dss.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <video/omapdss.h>
  33. #include <plat/cpu.h>
  34. #include <plat/clock.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static int dss_runtime_get(void);
  54. static void dss_runtime_put(void);
  55. static struct {
  56. struct platform_device *pdev;
  57. void __iomem *base;
  58. struct clk *dpll4_m4_ck;
  59. struct clk *dss_clk;
  60. unsigned long cache_req_pck;
  61. unsigned long cache_prate;
  62. struct dss_clock_info cache_dss_cinfo;
  63. struct dispc_clock_info cache_dispc_cinfo;
  64. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  65. enum omap_dss_clk_source dispc_clk_source;
  66. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  67. bool ctx_valid;
  68. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  69. } dss;
  70. static const char * const dss_generic_clk_source_names[] = {
  71. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  72. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  73. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  74. };
  75. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  76. {
  77. __raw_writel(val, dss.base + idx.idx);
  78. }
  79. static inline u32 dss_read_reg(const struct dss_reg idx)
  80. {
  81. return __raw_readl(dss.base + idx.idx);
  82. }
  83. #define SR(reg) \
  84. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  85. #define RR(reg) \
  86. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  87. static void dss_save_context(void)
  88. {
  89. DSSDBG("dss_save_context\n");
  90. SR(CONTROL);
  91. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  92. OMAP_DISPLAY_TYPE_SDI) {
  93. SR(SDI_CONTROL);
  94. SR(PLL_CONTROL);
  95. }
  96. dss.ctx_valid = true;
  97. DSSDBG("context saved\n");
  98. }
  99. static void dss_restore_context(void)
  100. {
  101. DSSDBG("dss_restore_context\n");
  102. if (!dss.ctx_valid)
  103. return;
  104. RR(CONTROL);
  105. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  106. OMAP_DISPLAY_TYPE_SDI) {
  107. RR(SDI_CONTROL);
  108. RR(PLL_CONTROL);
  109. }
  110. DSSDBG("context restored\n");
  111. }
  112. #undef SR
  113. #undef RR
  114. void dss_sdi_init(u8 datapairs)
  115. {
  116. u32 l;
  117. BUG_ON(datapairs > 3 || datapairs < 1);
  118. l = dss_read_reg(DSS_SDI_CONTROL);
  119. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  120. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  121. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  122. dss_write_reg(DSS_SDI_CONTROL, l);
  123. l = dss_read_reg(DSS_PLL_CONTROL);
  124. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  125. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  126. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  127. dss_write_reg(DSS_PLL_CONTROL, l);
  128. }
  129. int dss_sdi_enable(void)
  130. {
  131. unsigned long timeout;
  132. dispc_pck_free_enable(1);
  133. /* Reset SDI PLL */
  134. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  135. udelay(1); /* wait 2x PCLK */
  136. /* Lock SDI PLL */
  137. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  138. /* Waiting for PLL lock request to complete */
  139. timeout = jiffies + msecs_to_jiffies(500);
  140. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  141. if (time_after_eq(jiffies, timeout)) {
  142. DSSERR("PLL lock request timed out\n");
  143. goto err1;
  144. }
  145. }
  146. /* Clearing PLL_GO bit */
  147. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  148. /* Waiting for PLL to lock */
  149. timeout = jiffies + msecs_to_jiffies(500);
  150. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  151. if (time_after_eq(jiffies, timeout)) {
  152. DSSERR("PLL lock timed out\n");
  153. goto err1;
  154. }
  155. }
  156. dispc_lcd_enable_signal(1);
  157. /* Waiting for SDI reset to complete */
  158. timeout = jiffies + msecs_to_jiffies(500);
  159. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  160. if (time_after_eq(jiffies, timeout)) {
  161. DSSERR("SDI reset timed out\n");
  162. goto err2;
  163. }
  164. }
  165. return 0;
  166. err2:
  167. dispc_lcd_enable_signal(0);
  168. err1:
  169. /* Reset SDI PLL */
  170. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  171. dispc_pck_free_enable(0);
  172. return -ETIMEDOUT;
  173. }
  174. void dss_sdi_disable(void)
  175. {
  176. dispc_lcd_enable_signal(0);
  177. dispc_pck_free_enable(0);
  178. /* Reset SDI PLL */
  179. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  180. }
  181. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  182. {
  183. return dss_generic_clk_source_names[clk_src];
  184. }
  185. void dss_dump_clocks(struct seq_file *s)
  186. {
  187. unsigned long dpll4_ck_rate;
  188. unsigned long dpll4_m4_ck_rate;
  189. const char *fclk_name, *fclk_real_name;
  190. unsigned long fclk_rate;
  191. if (dss_runtime_get())
  192. return;
  193. seq_printf(s, "- DSS -\n");
  194. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  195. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  196. fclk_rate = clk_get_rate(dss.dss_clk);
  197. if (dss.dpll4_m4_ck) {
  198. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  199. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  200. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  201. if (cpu_is_omap3630() || cpu_is_omap44xx())
  202. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  203. fclk_name, fclk_real_name,
  204. dpll4_ck_rate,
  205. dpll4_ck_rate / dpll4_m4_ck_rate,
  206. fclk_rate);
  207. else
  208. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  209. fclk_name, fclk_real_name,
  210. dpll4_ck_rate,
  211. dpll4_ck_rate / dpll4_m4_ck_rate,
  212. fclk_rate);
  213. } else {
  214. seq_printf(s, "%s (%s) = %lu\n",
  215. fclk_name, fclk_real_name,
  216. fclk_rate);
  217. }
  218. dss_runtime_put();
  219. }
  220. static void dss_dump_regs(struct seq_file *s)
  221. {
  222. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  223. if (dss_runtime_get())
  224. return;
  225. DUMPREG(DSS_REVISION);
  226. DUMPREG(DSS_SYSCONFIG);
  227. DUMPREG(DSS_SYSSTATUS);
  228. DUMPREG(DSS_CONTROL);
  229. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  230. OMAP_DISPLAY_TYPE_SDI) {
  231. DUMPREG(DSS_SDI_CONTROL);
  232. DUMPREG(DSS_PLL_CONTROL);
  233. DUMPREG(DSS_SDI_STATUS);
  234. }
  235. dss_runtime_put();
  236. #undef DUMPREG
  237. }
  238. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  239. {
  240. struct platform_device *dsidev;
  241. int b;
  242. u8 start, end;
  243. switch (clk_src) {
  244. case OMAP_DSS_CLK_SRC_FCK:
  245. b = 0;
  246. break;
  247. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  248. b = 1;
  249. dsidev = dsi_get_dsidev_from_id(0);
  250. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  251. break;
  252. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  253. b = 2;
  254. dsidev = dsi_get_dsidev_from_id(1);
  255. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  256. break;
  257. default:
  258. BUG();
  259. return;
  260. }
  261. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  262. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  263. dss.dispc_clk_source = clk_src;
  264. }
  265. void dss_select_dsi_clk_source(int dsi_module,
  266. enum omap_dss_clk_source clk_src)
  267. {
  268. struct platform_device *dsidev;
  269. int b, pos;
  270. switch (clk_src) {
  271. case OMAP_DSS_CLK_SRC_FCK:
  272. b = 0;
  273. break;
  274. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  275. BUG_ON(dsi_module != 0);
  276. b = 1;
  277. dsidev = dsi_get_dsidev_from_id(0);
  278. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  279. break;
  280. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  281. BUG_ON(dsi_module != 1);
  282. b = 1;
  283. dsidev = dsi_get_dsidev_from_id(1);
  284. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  285. break;
  286. default:
  287. BUG();
  288. return;
  289. }
  290. pos = dsi_module == 0 ? 1 : 10;
  291. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  292. dss.dsi_clk_source[dsi_module] = clk_src;
  293. }
  294. void dss_select_lcd_clk_source(enum omap_channel channel,
  295. enum omap_dss_clk_source clk_src)
  296. {
  297. struct platform_device *dsidev;
  298. int b, ix, pos;
  299. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  300. return;
  301. switch (clk_src) {
  302. case OMAP_DSS_CLK_SRC_FCK:
  303. b = 0;
  304. break;
  305. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  306. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  307. b = 1;
  308. dsidev = dsi_get_dsidev_from_id(0);
  309. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  310. break;
  311. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  312. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  313. b = 1;
  314. dsidev = dsi_get_dsidev_from_id(1);
  315. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  316. break;
  317. default:
  318. BUG();
  319. return;
  320. }
  321. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  322. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  323. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  324. dss.lcd_clk_source[ix] = clk_src;
  325. }
  326. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  327. {
  328. return dss.dispc_clk_source;
  329. }
  330. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  331. {
  332. return dss.dsi_clk_source[dsi_module];
  333. }
  334. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  335. {
  336. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  337. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  338. return dss.lcd_clk_source[ix];
  339. } else {
  340. /* LCD_CLK source is the same as DISPC_FCLK source for
  341. * OMAP2 and OMAP3 */
  342. return dss.dispc_clk_source;
  343. }
  344. }
  345. /* calculate clock rates using dividers in cinfo */
  346. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  347. {
  348. if (dss.dpll4_m4_ck) {
  349. unsigned long prate;
  350. u16 fck_div_max = 16;
  351. if (cpu_is_omap3630() || cpu_is_omap44xx())
  352. fck_div_max = 32;
  353. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  354. return -EINVAL;
  355. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  356. cinfo->fck = prate / cinfo->fck_div;
  357. } else {
  358. if (cinfo->fck_div != 0)
  359. return -EINVAL;
  360. cinfo->fck = clk_get_rate(dss.dss_clk);
  361. }
  362. return 0;
  363. }
  364. int dss_set_clock_div(struct dss_clock_info *cinfo)
  365. {
  366. if (dss.dpll4_m4_ck) {
  367. unsigned long prate;
  368. int r;
  369. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  370. DSSDBG("dpll4_m4 = %ld\n", prate);
  371. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  372. if (r)
  373. return r;
  374. } else {
  375. if (cinfo->fck_div != 0)
  376. return -EINVAL;
  377. }
  378. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  379. return 0;
  380. }
  381. int dss_get_clock_div(struct dss_clock_info *cinfo)
  382. {
  383. cinfo->fck = clk_get_rate(dss.dss_clk);
  384. if (dss.dpll4_m4_ck) {
  385. unsigned long prate;
  386. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  387. if (cpu_is_omap3630() || cpu_is_omap44xx())
  388. cinfo->fck_div = prate / (cinfo->fck);
  389. else
  390. cinfo->fck_div = prate / (cinfo->fck / 2);
  391. } else {
  392. cinfo->fck_div = 0;
  393. }
  394. return 0;
  395. }
  396. unsigned long dss_get_dpll4_rate(void)
  397. {
  398. if (dss.dpll4_m4_ck)
  399. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  400. else
  401. return 0;
  402. }
  403. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  404. struct dss_clock_info *dss_cinfo,
  405. struct dispc_clock_info *dispc_cinfo)
  406. {
  407. unsigned long prate;
  408. struct dss_clock_info best_dss;
  409. struct dispc_clock_info best_dispc;
  410. unsigned long fck, max_dss_fck;
  411. u16 fck_div, fck_div_max = 16;
  412. int match = 0;
  413. int min_fck_per_pck;
  414. prate = dss_get_dpll4_rate();
  415. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  416. fck = clk_get_rate(dss.dss_clk);
  417. if (req_pck == dss.cache_req_pck &&
  418. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  419. dss.cache_dss_cinfo.fck == fck)) {
  420. DSSDBG("dispc clock info found from cache.\n");
  421. *dss_cinfo = dss.cache_dss_cinfo;
  422. *dispc_cinfo = dss.cache_dispc_cinfo;
  423. return 0;
  424. }
  425. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  426. if (min_fck_per_pck &&
  427. req_pck * min_fck_per_pck > max_dss_fck) {
  428. DSSERR("Requested pixel clock not possible with the current "
  429. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  430. "the constraint off.\n");
  431. min_fck_per_pck = 0;
  432. }
  433. retry:
  434. memset(&best_dss, 0, sizeof(best_dss));
  435. memset(&best_dispc, 0, sizeof(best_dispc));
  436. if (dss.dpll4_m4_ck == NULL) {
  437. struct dispc_clock_info cur_dispc;
  438. /* XXX can we change the clock on omap2? */
  439. fck = clk_get_rate(dss.dss_clk);
  440. fck_div = 1;
  441. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  442. match = 1;
  443. best_dss.fck = fck;
  444. best_dss.fck_div = fck_div;
  445. best_dispc = cur_dispc;
  446. goto found;
  447. } else {
  448. if (cpu_is_omap3630() || cpu_is_omap44xx())
  449. fck_div_max = 32;
  450. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  451. struct dispc_clock_info cur_dispc;
  452. if (fck_div_max == 32)
  453. fck = prate / fck_div;
  454. else
  455. fck = prate / fck_div * 2;
  456. if (fck > max_dss_fck)
  457. continue;
  458. if (min_fck_per_pck &&
  459. fck < req_pck * min_fck_per_pck)
  460. continue;
  461. match = 1;
  462. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  463. if (abs(cur_dispc.pck - req_pck) <
  464. abs(best_dispc.pck - req_pck)) {
  465. best_dss.fck = fck;
  466. best_dss.fck_div = fck_div;
  467. best_dispc = cur_dispc;
  468. if (cur_dispc.pck == req_pck)
  469. goto found;
  470. }
  471. }
  472. }
  473. found:
  474. if (!match) {
  475. if (min_fck_per_pck) {
  476. DSSERR("Could not find suitable clock settings.\n"
  477. "Turning FCK/PCK constraint off and"
  478. "trying again.\n");
  479. min_fck_per_pck = 0;
  480. goto retry;
  481. }
  482. DSSERR("Could not find suitable clock settings.\n");
  483. return -EINVAL;
  484. }
  485. if (dss_cinfo)
  486. *dss_cinfo = best_dss;
  487. if (dispc_cinfo)
  488. *dispc_cinfo = best_dispc;
  489. dss.cache_req_pck = req_pck;
  490. dss.cache_prate = prate;
  491. dss.cache_dss_cinfo = best_dss;
  492. dss.cache_dispc_cinfo = best_dispc;
  493. return 0;
  494. }
  495. void dss_set_venc_output(enum omap_dss_venc_type type)
  496. {
  497. int l = 0;
  498. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  499. l = 0;
  500. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  501. l = 1;
  502. else
  503. BUG();
  504. /* venc out selection. 0 = comp, 1 = svideo */
  505. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  506. }
  507. void dss_set_dac_pwrdn_bgz(bool enable)
  508. {
  509. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  510. }
  511. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  512. {
  513. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  514. }
  515. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  516. {
  517. enum omap_display_type displays;
  518. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  519. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  520. return DSS_VENC_TV_CLK;
  521. return REG_GET(DSS_CONTROL, 15, 15);
  522. }
  523. static int dss_get_clocks(void)
  524. {
  525. struct clk *clk;
  526. int r;
  527. clk = clk_get(&dss.pdev->dev, "fck");
  528. if (IS_ERR(clk)) {
  529. DSSERR("can't get clock fck\n");
  530. r = PTR_ERR(clk);
  531. goto err;
  532. }
  533. dss.dss_clk = clk;
  534. if (cpu_is_omap34xx()) {
  535. clk = clk_get(NULL, "dpll4_m4_ck");
  536. if (IS_ERR(clk)) {
  537. DSSERR("Failed to get dpll4_m4_ck\n");
  538. r = PTR_ERR(clk);
  539. goto err;
  540. }
  541. } else if (cpu_is_omap44xx()) {
  542. clk = clk_get(NULL, "dpll_per_m5x2_ck");
  543. if (IS_ERR(clk)) {
  544. DSSERR("Failed to get dpll_per_m5x2_ck\n");
  545. r = PTR_ERR(clk);
  546. goto err;
  547. }
  548. } else { /* omap24xx */
  549. clk = NULL;
  550. }
  551. dss.dpll4_m4_ck = clk;
  552. return 0;
  553. err:
  554. if (dss.dss_clk)
  555. clk_put(dss.dss_clk);
  556. if (dss.dpll4_m4_ck)
  557. clk_put(dss.dpll4_m4_ck);
  558. return r;
  559. }
  560. static void dss_put_clocks(void)
  561. {
  562. if (dss.dpll4_m4_ck)
  563. clk_put(dss.dpll4_m4_ck);
  564. clk_put(dss.dss_clk);
  565. }
  566. static int dss_runtime_get(void)
  567. {
  568. int r;
  569. DSSDBG("dss_runtime_get\n");
  570. r = pm_runtime_get_sync(&dss.pdev->dev);
  571. WARN_ON(r < 0);
  572. return r < 0 ? r : 0;
  573. }
  574. static void dss_runtime_put(void)
  575. {
  576. int r;
  577. DSSDBG("dss_runtime_put\n");
  578. r = pm_runtime_put_sync(&dss.pdev->dev);
  579. WARN_ON(r < 0);
  580. }
  581. /* DEBUGFS */
  582. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  583. void dss_debug_dump_clocks(struct seq_file *s)
  584. {
  585. dss_dump_clocks(s);
  586. dispc_dump_clocks(s);
  587. #ifdef CONFIG_OMAP2_DSS_DSI
  588. dsi_dump_clocks(s);
  589. #endif
  590. }
  591. #endif
  592. /* DSS HW IP initialisation */
  593. static int __init omap_dsshw_probe(struct platform_device *pdev)
  594. {
  595. struct resource *dss_mem;
  596. u32 rev;
  597. int r;
  598. dss.pdev = pdev;
  599. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  600. if (!dss_mem) {
  601. DSSERR("can't get IORESOURCE_MEM DSS\n");
  602. return -EINVAL;
  603. }
  604. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  605. resource_size(dss_mem));
  606. if (!dss.base) {
  607. DSSERR("can't ioremap DSS\n");
  608. return -ENOMEM;
  609. }
  610. r = dss_get_clocks();
  611. if (r)
  612. return r;
  613. pm_runtime_enable(&pdev->dev);
  614. r = dss_runtime_get();
  615. if (r)
  616. goto err_runtime_get;
  617. /* Select DPLL */
  618. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  619. #ifdef CONFIG_OMAP2_DSS_VENC
  620. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  621. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  622. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  623. #endif
  624. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  625. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  626. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  627. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  628. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  629. rev = dss_read_reg(DSS_REVISION);
  630. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  631. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  632. dss_runtime_put();
  633. dss_debugfs_create_file("dss", dss_dump_regs);
  634. return 0;
  635. err_runtime_get:
  636. pm_runtime_disable(&pdev->dev);
  637. dss_put_clocks();
  638. return r;
  639. }
  640. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  641. {
  642. pm_runtime_disable(&pdev->dev);
  643. dss_put_clocks();
  644. return 0;
  645. }
  646. static int dss_runtime_suspend(struct device *dev)
  647. {
  648. dss_save_context();
  649. dss_set_min_bus_tput(dev, 0);
  650. return 0;
  651. }
  652. static int dss_runtime_resume(struct device *dev)
  653. {
  654. int r;
  655. /*
  656. * Set an arbitrarily high tput request to ensure OPP100.
  657. * What we should really do is to make a request to stay in OPP100,
  658. * without any tput requirements, but that is not currently possible
  659. * via the PM layer.
  660. */
  661. r = dss_set_min_bus_tput(dev, 1000000000);
  662. if (r)
  663. return r;
  664. dss_restore_context();
  665. return 0;
  666. }
  667. static const struct dev_pm_ops dss_pm_ops = {
  668. .runtime_suspend = dss_runtime_suspend,
  669. .runtime_resume = dss_runtime_resume,
  670. };
  671. static struct platform_driver omap_dsshw_driver = {
  672. .remove = __exit_p(omap_dsshw_remove),
  673. .driver = {
  674. .name = "omapdss_dss",
  675. .owner = THIS_MODULE,
  676. .pm = &dss_pm_ops,
  677. },
  678. };
  679. int __init dss_init_platform_driver(void)
  680. {
  681. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  682. }
  683. void dss_uninit_platform_driver(void)
  684. {
  685. platform_driver_unregister(&omap_dsshw_driver);
  686. }