exynos_dp_reg.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208
  1. /*
  2. * Samsung DP (Display port) register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <video/exynos_dp.h>
  16. #include "exynos_dp_core.h"
  17. #include "exynos_dp_reg.h"
  18. #define COMMON_INT_MASK_1 (0)
  19. #define COMMON_INT_MASK_2 (0)
  20. #define COMMON_INT_MASK_3 (0)
  21. #define COMMON_INT_MASK_4 (0)
  22. #define INT_STA_MASK (0)
  23. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable)
  24. {
  25. u32 reg;
  26. if (enable) {
  27. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  28. reg |= HDCP_VIDEO_MUTE;
  29. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  30. } else {
  31. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  32. reg &= ~HDCP_VIDEO_MUTE;
  33. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  34. }
  35. }
  36. void exynos_dp_stop_video(struct exynos_dp_device *dp)
  37. {
  38. u32 reg;
  39. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  40. reg &= ~VIDEO_EN;
  41. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  42. }
  43. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable)
  44. {
  45. u32 reg;
  46. if (enable)
  47. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  48. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  49. else
  50. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  51. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  52. writel(reg, dp->reg_base + EXYNOS_DP_LANE_MAP);
  53. }
  54. void exynos_dp_init_analog_param(struct exynos_dp_device *dp)
  55. {
  56. u32 reg;
  57. reg = TX_TERMINAL_CTRL_50_OHM;
  58. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_1);
  59. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  60. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_2);
  61. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  62. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_3);
  63. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  64. TX_CUR1_2X | TX_CUR_8_MA;
  65. writel(reg, dp->reg_base + EXYNOS_DP_PLL_FILTER_CTL_1);
  66. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  67. CH1_AMP_400_MV | CH0_AMP_400_MV;
  68. writel(reg, dp->reg_base + EXYNOS_DP_TX_AMP_TUNING_CTL);
  69. }
  70. void exynos_dp_init_interrupt(struct exynos_dp_device *dp)
  71. {
  72. /* Set interrupt pin assertion polarity as high */
  73. writel(INT_POL, dp->reg_base + EXYNOS_DP_INT_CTL);
  74. /* Clear pending regisers */
  75. writel(0xff, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  76. writel(0x4f, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_2);
  77. writel(0xe0, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_3);
  78. writel(0xe7, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  79. writel(0x63, dp->reg_base + EXYNOS_DP_INT_STA);
  80. /* 0:mask,1: unmask */
  81. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  82. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  83. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  84. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  85. writel(0x00, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  86. }
  87. void exynos_dp_reset(struct exynos_dp_device *dp)
  88. {
  89. u32 reg;
  90. exynos_dp_stop_video(dp);
  91. exynos_dp_enable_video_mute(dp, 0);
  92. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  93. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  94. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  95. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  96. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  97. SERDES_FIFO_FUNC_EN_N |
  98. LS_CLK_DOMAIN_FUNC_EN_N;
  99. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  100. udelay(20);
  101. exynos_dp_lane_swap(dp, 0);
  102. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  103. writel(0x40, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  104. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  105. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  106. writel(0x0, dp->reg_base + EXYNOS_DP_PKT_SEND_CTL);
  107. writel(0x0, dp->reg_base + EXYNOS_DP_HDCP_CTL);
  108. writel(0x5e, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_L);
  109. writel(0x1a, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_H);
  110. writel(0x10, dp->reg_base + EXYNOS_DP_LINK_DEBUG_CTL);
  111. writel(0x0, dp->reg_base + EXYNOS_DP_PHY_TEST);
  112. writel(0x0, dp->reg_base + EXYNOS_DP_VIDEO_FIFO_THRD);
  113. writel(0x20, dp->reg_base + EXYNOS_DP_AUDIO_MARGIN);
  114. writel(0x4, dp->reg_base + EXYNOS_DP_M_VID_GEN_FILTER_TH);
  115. writel(0x2, dp->reg_base + EXYNOS_DP_M_AUD_GEN_FILTER_TH);
  116. writel(0x00000101, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  117. exynos_dp_init_analog_param(dp);
  118. exynos_dp_init_interrupt(dp);
  119. }
  120. void exynos_dp_swreset(struct exynos_dp_device *dp)
  121. {
  122. writel(RESET_DP_TX, dp->reg_base + EXYNOS_DP_TX_SW_RESET);
  123. }
  124. void exynos_dp_config_interrupt(struct exynos_dp_device *dp)
  125. {
  126. u32 reg;
  127. /* 0: mask, 1: unmask */
  128. reg = COMMON_INT_MASK_1;
  129. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  130. reg = COMMON_INT_MASK_2;
  131. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  132. reg = COMMON_INT_MASK_3;
  133. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  134. reg = COMMON_INT_MASK_4;
  135. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  136. reg = INT_STA_MASK;
  137. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  138. }
  139. u32 exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp)
  140. {
  141. u32 reg;
  142. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  143. if (reg & PLL_LOCK)
  144. return PLL_LOCKED;
  145. else
  146. return PLL_UNLOCKED;
  147. }
  148. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable)
  149. {
  150. u32 reg;
  151. if (enable) {
  152. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  153. reg |= DP_PLL_PD;
  154. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  155. } else {
  156. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  157. reg &= ~DP_PLL_PD;
  158. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  159. }
  160. }
  161. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  162. enum analog_power_block block,
  163. bool enable)
  164. {
  165. u32 reg;
  166. switch (block) {
  167. case AUX_BLOCK:
  168. if (enable) {
  169. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  170. reg |= AUX_PD;
  171. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  172. } else {
  173. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  174. reg &= ~AUX_PD;
  175. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  176. }
  177. break;
  178. case CH0_BLOCK:
  179. if (enable) {
  180. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  181. reg |= CH0_PD;
  182. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  183. } else {
  184. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  185. reg &= ~CH0_PD;
  186. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  187. }
  188. break;
  189. case CH1_BLOCK:
  190. if (enable) {
  191. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  192. reg |= CH1_PD;
  193. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  194. } else {
  195. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  196. reg &= ~CH1_PD;
  197. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  198. }
  199. break;
  200. case CH2_BLOCK:
  201. if (enable) {
  202. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  203. reg |= CH2_PD;
  204. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  205. } else {
  206. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  207. reg &= ~CH2_PD;
  208. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  209. }
  210. break;
  211. case CH3_BLOCK:
  212. if (enable) {
  213. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  214. reg |= CH3_PD;
  215. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  216. } else {
  217. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  218. reg &= ~CH3_PD;
  219. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  220. }
  221. break;
  222. case ANALOG_TOTAL:
  223. if (enable) {
  224. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  225. reg |= DP_PHY_PD;
  226. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  227. } else {
  228. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  229. reg &= ~DP_PHY_PD;
  230. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  231. }
  232. break;
  233. case POWER_ALL:
  234. if (enable) {
  235. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  236. CH1_PD | CH0_PD;
  237. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  238. } else {
  239. writel(0x00, dp->reg_base + EXYNOS_DP_PHY_PD);
  240. }
  241. break;
  242. default:
  243. break;
  244. }
  245. }
  246. void exynos_dp_init_analog_func(struct exynos_dp_device *dp)
  247. {
  248. u32 reg;
  249. int timeout_loop = 0;
  250. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  251. reg = PLL_LOCK_CHG;
  252. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  253. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  254. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  255. writel(reg, dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  256. /* Power up PLL */
  257. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  258. exynos_dp_set_pll_power_down(dp, 0);
  259. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  260. timeout_loop++;
  261. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  262. dev_err(dp->dev, "failed to get pll lock status\n");
  263. return;
  264. }
  265. usleep_range(10, 20);
  266. }
  267. }
  268. /* Enable Serdes FIFO function and Link symbol clock domain module */
  269. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  270. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  271. | AUX_FUNC_EN_N);
  272. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  273. }
  274. void exynos_dp_init_hpd(struct exynos_dp_device *dp)
  275. {
  276. u32 reg;
  277. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  278. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  279. reg = INT_HPD;
  280. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  281. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  282. reg &= ~(F_HPD | HPD_CTRL);
  283. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  284. }
  285. void exynos_dp_reset_aux(struct exynos_dp_device *dp)
  286. {
  287. u32 reg;
  288. /* Disable AUX channel module */
  289. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  290. reg |= AUX_FUNC_EN_N;
  291. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  292. }
  293. void exynos_dp_init_aux(struct exynos_dp_device *dp)
  294. {
  295. u32 reg;
  296. /* Clear inerrupts related to AUX channel */
  297. reg = RPLY_RECEIV | AUX_ERR;
  298. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  299. exynos_dp_reset_aux(dp);
  300. /* Disable AUX transaction H/W retry */
  301. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(0)|
  302. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  303. writel(reg, dp->reg_base + EXYNOS_DP_AUX_HW_RETRY_CTL) ;
  304. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  305. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  306. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_DEFER_CTL);
  307. /* Enable AUX channel module */
  308. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  309. reg &= ~AUX_FUNC_EN_N;
  310. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  311. }
  312. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp)
  313. {
  314. u32 reg;
  315. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  316. if (reg & HPD_STATUS)
  317. return 0;
  318. return -EINVAL;
  319. }
  320. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp)
  321. {
  322. u32 reg;
  323. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  324. reg &= ~SW_FUNC_EN_N;
  325. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  326. }
  327. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp)
  328. {
  329. int reg;
  330. int retval = 0;
  331. /* Enable AUX CH operation */
  332. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  333. reg |= AUX_EN;
  334. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  335. /* Is AUX CH command reply received? */
  336. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  337. while (!(reg & RPLY_RECEIV))
  338. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  339. /* Clear interrupt source for AUX CH command reply */
  340. writel(RPLY_RECEIV, dp->reg_base + EXYNOS_DP_INT_STA);
  341. /* Clear interrupt source for AUX CH access error */
  342. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  343. if (reg & AUX_ERR) {
  344. writel(AUX_ERR, dp->reg_base + EXYNOS_DP_INT_STA);
  345. return -EREMOTEIO;
  346. }
  347. /* Check AUX CH error access status */
  348. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_STA);
  349. if ((reg & AUX_STATUS_MASK) != 0) {
  350. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  351. reg & AUX_STATUS_MASK);
  352. return -EREMOTEIO;
  353. }
  354. return retval;
  355. }
  356. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  357. unsigned int reg_addr,
  358. unsigned char data)
  359. {
  360. u32 reg;
  361. int i;
  362. int retval;
  363. for (i = 0; i < 3; i++) {
  364. /* Clear AUX CH data buffer */
  365. reg = BUF_CLR;
  366. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  367. /* Select DPCD device address */
  368. reg = AUX_ADDR_7_0(reg_addr);
  369. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  370. reg = AUX_ADDR_15_8(reg_addr);
  371. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  372. reg = AUX_ADDR_19_16(reg_addr);
  373. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  374. /* Write data buffer */
  375. reg = (unsigned int)data;
  376. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  377. /*
  378. * Set DisplayPort transaction and write 1 byte
  379. * If bit 3 is 1, DisplayPort transaction.
  380. * If Bit 3 is 0, I2C transaction.
  381. */
  382. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  383. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  384. /* Start AUX transaction */
  385. retval = exynos_dp_start_aux_transaction(dp);
  386. if (retval == 0)
  387. break;
  388. else
  389. dev_err(dp->dev, "Aux Transaction fail!\n");
  390. }
  391. return retval;
  392. }
  393. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  394. unsigned int reg_addr,
  395. unsigned char *data)
  396. {
  397. u32 reg;
  398. int i;
  399. int retval;
  400. for (i = 0; i < 10; i++) {
  401. /* Clear AUX CH data buffer */
  402. reg = BUF_CLR;
  403. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  404. /* Select DPCD device address */
  405. reg = AUX_ADDR_7_0(reg_addr);
  406. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  407. reg = AUX_ADDR_15_8(reg_addr);
  408. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  409. reg = AUX_ADDR_19_16(reg_addr);
  410. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  411. /*
  412. * Set DisplayPort transaction and read 1 byte
  413. * If bit 3 is 1, DisplayPort transaction.
  414. * If Bit 3 is 0, I2C transaction.
  415. */
  416. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  417. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  418. /* Start AUX transaction */
  419. retval = exynos_dp_start_aux_transaction(dp);
  420. if (retval == 0)
  421. break;
  422. else
  423. dev_err(dp->dev, "Aux Transaction fail!\n");
  424. }
  425. /* Read data buffer */
  426. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  427. *data = (unsigned char)(reg & 0xff);
  428. return retval;
  429. }
  430. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  431. unsigned int reg_addr,
  432. unsigned int count,
  433. unsigned char data[])
  434. {
  435. u32 reg;
  436. unsigned int start_offset;
  437. unsigned int cur_data_count;
  438. unsigned int cur_data_idx;
  439. int i;
  440. int retval = 0;
  441. /* Clear AUX CH data buffer */
  442. reg = BUF_CLR;
  443. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  444. start_offset = 0;
  445. while (start_offset < count) {
  446. /* Buffer size of AUX CH is 16 * 4bytes */
  447. if ((count - start_offset) > 16)
  448. cur_data_count = 16;
  449. else
  450. cur_data_count = count - start_offset;
  451. for (i = 0; i < 10; i++) {
  452. /* Select DPCD device address */
  453. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  454. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  455. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  456. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  457. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  458. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  459. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  460. cur_data_idx++) {
  461. reg = data[start_offset + cur_data_idx];
  462. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0
  463. + 4 * cur_data_idx);
  464. }
  465. /*
  466. * Set DisplayPort transaction and write
  467. * If bit 3 is 1, DisplayPort transaction.
  468. * If Bit 3 is 0, I2C transaction.
  469. */
  470. reg = AUX_LENGTH(cur_data_count) |
  471. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  472. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  473. /* Start AUX transaction */
  474. retval = exynos_dp_start_aux_transaction(dp);
  475. if (retval == 0)
  476. break;
  477. else
  478. dev_err(dp->dev, "Aux Transaction fail!\n");
  479. }
  480. start_offset += cur_data_count;
  481. }
  482. return retval;
  483. }
  484. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  485. unsigned int reg_addr,
  486. unsigned int count,
  487. unsigned char data[])
  488. {
  489. u32 reg;
  490. unsigned int start_offset;
  491. unsigned int cur_data_count;
  492. unsigned int cur_data_idx;
  493. int i;
  494. int retval = 0;
  495. /* Clear AUX CH data buffer */
  496. reg = BUF_CLR;
  497. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  498. start_offset = 0;
  499. while (start_offset < count) {
  500. /* Buffer size of AUX CH is 16 * 4bytes */
  501. if ((count - start_offset) > 16)
  502. cur_data_count = 16;
  503. else
  504. cur_data_count = count - start_offset;
  505. /* AUX CH Request Transaction process */
  506. for (i = 0; i < 10; i++) {
  507. /* Select DPCD device address */
  508. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  509. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  510. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  511. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  512. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  513. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  514. /*
  515. * Set DisplayPort transaction and read
  516. * If bit 3 is 1, DisplayPort transaction.
  517. * If Bit 3 is 0, I2C transaction.
  518. */
  519. reg = AUX_LENGTH(cur_data_count) |
  520. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  521. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  522. /* Start AUX transaction */
  523. retval = exynos_dp_start_aux_transaction(dp);
  524. if (retval == 0)
  525. break;
  526. else
  527. dev_err(dp->dev, "Aux Transaction fail!\n");
  528. }
  529. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  530. cur_data_idx++) {
  531. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  532. + 4 * cur_data_idx);
  533. data[start_offset + cur_data_idx] =
  534. (unsigned char)reg;
  535. }
  536. start_offset += cur_data_count;
  537. }
  538. return retval;
  539. }
  540. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  541. unsigned int device_addr,
  542. unsigned int reg_addr)
  543. {
  544. u32 reg;
  545. int retval;
  546. /* Set EDID device address */
  547. reg = device_addr;
  548. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  549. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  550. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  551. /* Set offset from base address of EDID device */
  552. writel(reg_addr, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  553. /*
  554. * Set I2C transaction and write address
  555. * If bit 3 is 1, DisplayPort transaction.
  556. * If Bit 3 is 0, I2C transaction.
  557. */
  558. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  559. AUX_TX_COMM_WRITE;
  560. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  561. /* Start AUX transaction */
  562. retval = exynos_dp_start_aux_transaction(dp);
  563. if (retval != 0)
  564. dev_err(dp->dev, "Aux Transaction fail!\n");
  565. return retval;
  566. }
  567. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  568. unsigned int device_addr,
  569. unsigned int reg_addr,
  570. unsigned int *data)
  571. {
  572. u32 reg;
  573. int i;
  574. int retval;
  575. for (i = 0; i < 10; i++) {
  576. /* Clear AUX CH data buffer */
  577. reg = BUF_CLR;
  578. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  579. /* Select EDID device */
  580. retval = exynos_dp_select_i2c_device(dp, device_addr, reg_addr);
  581. if (retval != 0) {
  582. dev_err(dp->dev, "Select EDID device fail!\n");
  583. continue;
  584. }
  585. /*
  586. * Set I2C transaction and read data
  587. * If bit 3 is 1, DisplayPort transaction.
  588. * If Bit 3 is 0, I2C transaction.
  589. */
  590. reg = AUX_TX_COMM_I2C_TRANSACTION |
  591. AUX_TX_COMM_READ;
  592. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  593. /* Start AUX transaction */
  594. retval = exynos_dp_start_aux_transaction(dp);
  595. if (retval == 0)
  596. break;
  597. else
  598. dev_err(dp->dev, "Aux Transaction fail!\n");
  599. }
  600. /* Read data */
  601. if (retval == 0)
  602. *data = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  603. return retval;
  604. }
  605. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  606. unsigned int device_addr,
  607. unsigned int reg_addr,
  608. unsigned int count,
  609. unsigned char edid[])
  610. {
  611. u32 reg;
  612. unsigned int i, j;
  613. unsigned int cur_data_idx;
  614. unsigned int defer = 0;
  615. int retval = 0;
  616. for (i = 0; i < count; i += 16) {
  617. for (j = 0; j < 100; j++) {
  618. /* Clear AUX CH data buffer */
  619. reg = BUF_CLR;
  620. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  621. /* Set normal AUX CH command */
  622. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  623. reg &= ~ADDR_ONLY;
  624. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  625. /*
  626. * If Rx sends defer, Tx sends only reads
  627. * request without sending addres
  628. */
  629. if (!defer)
  630. retval = exynos_dp_select_i2c_device(dp,
  631. device_addr, reg_addr + i);
  632. else
  633. defer = 0;
  634. if (retval == 0) {
  635. /*
  636. * Set I2C transaction and write data
  637. * If bit 3 is 1, DisplayPort transaction.
  638. * If Bit 3 is 0, I2C transaction.
  639. */
  640. reg = AUX_LENGTH(16) |
  641. AUX_TX_COMM_I2C_TRANSACTION |
  642. AUX_TX_COMM_READ;
  643. writel(reg, dp->reg_base +
  644. EXYNOS_DP_AUX_CH_CTL_1);
  645. /* Start AUX transaction */
  646. retval = exynos_dp_start_aux_transaction(dp);
  647. if (retval == 0)
  648. break;
  649. else
  650. dev_err(dp->dev, "Aux Transaction fail!\n");
  651. }
  652. /* Check if Rx sends defer */
  653. reg = readl(dp->reg_base + EXYNOS_DP_AUX_RX_COMM);
  654. if (reg == AUX_RX_COMM_AUX_DEFER ||
  655. reg == AUX_RX_COMM_I2C_DEFER) {
  656. dev_err(dp->dev, "Defer: %d\n\n", reg);
  657. defer = 1;
  658. }
  659. }
  660. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  661. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  662. + 4 * cur_data_idx);
  663. edid[i + cur_data_idx] = (unsigned char)reg;
  664. }
  665. }
  666. return retval;
  667. }
  668. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype)
  669. {
  670. u32 reg;
  671. reg = bwtype;
  672. if ((bwtype == LINK_RATE_2_70GBPS) || (bwtype == LINK_RATE_1_62GBPS))
  673. writel(reg, dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  674. }
  675. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype)
  676. {
  677. u32 reg;
  678. reg = readl(dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  679. *bwtype = reg;
  680. }
  681. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count)
  682. {
  683. u32 reg;
  684. reg = count;
  685. writel(reg, dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  686. }
  687. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count)
  688. {
  689. u32 reg;
  690. reg = readl(dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  691. *count = reg;
  692. }
  693. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable)
  694. {
  695. u32 reg;
  696. if (enable) {
  697. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  698. reg |= ENHANCED;
  699. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  700. } else {
  701. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  702. reg &= ~ENHANCED;
  703. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  704. }
  705. }
  706. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  707. enum pattern_set pattern)
  708. {
  709. u32 reg;
  710. switch (pattern) {
  711. case PRBS7:
  712. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  713. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  714. break;
  715. case D10_2:
  716. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  717. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  718. break;
  719. case TRAINING_PTN1:
  720. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  721. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  722. break;
  723. case TRAINING_PTN2:
  724. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  725. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  726. break;
  727. case DP_NONE:
  728. reg = SCRAMBLING_ENABLE |
  729. LINK_QUAL_PATTERN_SET_DISABLE |
  730. SW_TRAINING_PATTERN_SET_NORMAL;
  731. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  732. break;
  733. default:
  734. break;
  735. }
  736. }
  737. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  738. {
  739. u32 reg;
  740. reg = level << PRE_EMPHASIS_SET_SHIFT;
  741. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  742. }
  743. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  744. {
  745. u32 reg;
  746. reg = level << PRE_EMPHASIS_SET_SHIFT;
  747. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  748. }
  749. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  750. {
  751. u32 reg;
  752. reg = level << PRE_EMPHASIS_SET_SHIFT;
  753. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  754. }
  755. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  756. {
  757. u32 reg;
  758. reg = level << PRE_EMPHASIS_SET_SHIFT;
  759. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  760. }
  761. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  762. u32 training_lane)
  763. {
  764. u32 reg;
  765. reg = training_lane;
  766. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  767. }
  768. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  769. u32 training_lane)
  770. {
  771. u32 reg;
  772. reg = training_lane;
  773. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  774. }
  775. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  776. u32 training_lane)
  777. {
  778. u32 reg;
  779. reg = training_lane;
  780. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  781. }
  782. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  783. u32 training_lane)
  784. {
  785. u32 reg;
  786. reg = training_lane;
  787. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  788. }
  789. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp)
  790. {
  791. u32 reg;
  792. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  793. return reg;
  794. }
  795. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp)
  796. {
  797. u32 reg;
  798. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  799. return reg;
  800. }
  801. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp)
  802. {
  803. u32 reg;
  804. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  805. return reg;
  806. }
  807. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp)
  808. {
  809. u32 reg;
  810. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  811. return reg;
  812. }
  813. void exynos_dp_reset_macro(struct exynos_dp_device *dp)
  814. {
  815. u32 reg;
  816. reg = readl(dp->reg_base + EXYNOS_DP_PHY_TEST);
  817. reg |= MACRO_RST;
  818. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  819. /* 10 us is the minimum reset time. */
  820. udelay(10);
  821. reg &= ~MACRO_RST;
  822. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  823. }
  824. int exynos_dp_init_video(struct exynos_dp_device *dp)
  825. {
  826. u32 reg;
  827. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  828. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  829. reg = 0x0;
  830. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  831. reg = CHA_CRI(4) | CHA_CTRL;
  832. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  833. reg = 0x0;
  834. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  835. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  836. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_8);
  837. return 0;
  838. }
  839. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp,
  840. u32 color_depth,
  841. u32 color_space,
  842. u32 dynamic_range,
  843. u32 ycbcr_coeff)
  844. {
  845. u32 reg;
  846. /* Configure the input color depth, color space, dynamic range */
  847. reg = (dynamic_range << IN_D_RANGE_SHIFT) |
  848. (color_depth << IN_BPC_SHIFT) |
  849. (color_space << IN_COLOR_F_SHIFT);
  850. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_2);
  851. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  852. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  853. reg &= ~IN_YC_COEFFI_MASK;
  854. if (ycbcr_coeff)
  855. reg |= IN_YC_COEFFI_ITU709;
  856. else
  857. reg |= IN_YC_COEFFI_ITU601;
  858. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  859. }
  860. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp)
  861. {
  862. u32 reg;
  863. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  864. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  865. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  866. if (!(reg & DET_STA)) {
  867. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  868. return -EINVAL;
  869. }
  870. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  871. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  872. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  873. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  874. if (reg & CHA_STA) {
  875. dev_dbg(dp->dev, "Input stream clk is changing\n");
  876. return -EINVAL;
  877. }
  878. return 0;
  879. }
  880. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  881. enum clock_recovery_m_value_type type,
  882. u32 m_value,
  883. u32 n_value)
  884. {
  885. u32 reg;
  886. if (type == REGISTER_M) {
  887. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  888. reg |= FIX_M_VID;
  889. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  890. reg = m_value & 0xff;
  891. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_0);
  892. reg = (m_value >> 8) & 0xff;
  893. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_1);
  894. reg = (m_value >> 16) & 0xff;
  895. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_2);
  896. reg = n_value & 0xff;
  897. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_0);
  898. reg = (n_value >> 8) & 0xff;
  899. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_1);
  900. reg = (n_value >> 16) & 0xff;
  901. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_2);
  902. } else {
  903. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  904. reg &= ~FIX_M_VID;
  905. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  906. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_0);
  907. writel(0x80, dp->reg_base + EXYNOS_DP_N_VID_1);
  908. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_2);
  909. }
  910. }
  911. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type)
  912. {
  913. u32 reg;
  914. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  915. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  916. reg &= ~FORMAT_SEL;
  917. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  918. } else {
  919. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  920. reg |= FORMAT_SEL;
  921. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  922. }
  923. }
  924. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable)
  925. {
  926. u32 reg;
  927. if (enable) {
  928. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  929. reg &= ~VIDEO_MODE_MASK;
  930. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  931. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  932. } else {
  933. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  934. reg &= ~VIDEO_MODE_MASK;
  935. reg |= VIDEO_MODE_SLAVE_MODE;
  936. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  937. }
  938. }
  939. void exynos_dp_start_video(struct exynos_dp_device *dp)
  940. {
  941. u32 reg;
  942. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  943. reg |= VIDEO_EN;
  944. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  945. }
  946. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp)
  947. {
  948. u32 reg;
  949. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  950. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  951. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  952. if (!(reg & STRM_VALID)) {
  953. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  954. return -EINVAL;
  955. }
  956. return 0;
  957. }
  958. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp,
  959. struct video_info *video_info)
  960. {
  961. u32 reg;
  962. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  963. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  964. reg |= MASTER_VID_FUNC_EN_N;
  965. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  966. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  967. reg &= ~INTERACE_SCAN_CFG;
  968. reg |= (video_info->interlaced << 2);
  969. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  970. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  971. reg &= ~VSYNC_POLARITY_CFG;
  972. reg |= (video_info->v_sync_polarity << 1);
  973. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  974. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  975. reg &= ~HSYNC_POLARITY_CFG;
  976. reg |= (video_info->h_sync_polarity << 0);
  977. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  978. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  979. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  980. }
  981. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp)
  982. {
  983. u32 reg;
  984. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  985. reg &= ~SCRAMBLING_DISABLE;
  986. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  987. }
  988. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp)
  989. {
  990. u32 reg;
  991. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  992. reg |= SCRAMBLING_DISABLE;
  993. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  994. }