ehci.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for tuning/monitoring */
  37. struct ehci_stats {
  38. /* irq usage */
  39. unsigned long normal;
  40. unsigned long error;
  41. unsigned long reclaim;
  42. unsigned long lost_iaa;
  43. /* termination of urbs from core */
  44. unsigned long complete;
  45. unsigned long unlink;
  46. };
  47. /* ehci_hcd->lock guards shared data against other CPUs:
  48. * ehci_hcd: async, reclaim, periodic (and shadow), ...
  49. * usb_host_endpoint: hcpriv
  50. * ehci_qh: qh_next, qtd_list
  51. * ehci_qtd: qtd_list
  52. *
  53. * Also, hold this lock when talking to HC registers or
  54. * when updating hw_* fields in shared qh/qtd/... structures.
  55. */
  56. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  57. enum ehci_rh_state {
  58. EHCI_RH_HALTED,
  59. EHCI_RH_SUSPENDED,
  60. EHCI_RH_RUNNING
  61. };
  62. struct ehci_hcd { /* one per controller */
  63. /* glue to PCI and HCD framework */
  64. struct ehci_caps __iomem *caps;
  65. struct ehci_regs __iomem *regs;
  66. struct ehci_dbg_port __iomem *debug;
  67. __u32 hcs_params; /* cached register copy */
  68. spinlock_t lock;
  69. enum ehci_rh_state rh_state;
  70. /* async schedule support */
  71. struct ehci_qh *async;
  72. struct ehci_qh *dummy; /* For AMD quirk use */
  73. struct ehci_qh *reclaim;
  74. struct ehci_qh *qh_scan_next;
  75. unsigned scanning : 1;
  76. /* periodic schedule support */
  77. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  78. unsigned periodic_size;
  79. __hc32 *periodic; /* hw periodic table */
  80. dma_addr_t periodic_dma;
  81. unsigned i_thresh; /* uframes HC might cache */
  82. union ehci_shadow *pshadow; /* mirror hw periodic table */
  83. int next_uframe; /* scan periodic, start here */
  84. unsigned periodic_sched; /* periodic activity count */
  85. unsigned uframe_periodic_max; /* max periodic time per uframe */
  86. /* list of itds & sitds completed while clock_frame was still active */
  87. struct list_head cached_itd_list;
  88. struct list_head cached_sitd_list;
  89. unsigned clock_frame;
  90. /* per root hub port */
  91. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  92. /* bit vectors (one bit per port) */
  93. unsigned long bus_suspended; /* which ports were
  94. already suspended at the start of a bus suspend */
  95. unsigned long companion_ports; /* which ports are
  96. dedicated to the companion controller */
  97. unsigned long owned_ports; /* which ports are
  98. owned by the companion during a bus suspend */
  99. unsigned long port_c_suspend; /* which ports have
  100. the change-suspend feature turned on */
  101. unsigned long suspended_ports; /* which ports are
  102. suspended */
  103. unsigned long resuming_ports; /* which ports have
  104. started to resume */
  105. /* per-HC memory pools (could be per-bus, but ...) */
  106. struct dma_pool *qh_pool; /* qh per active urb */
  107. struct dma_pool *qtd_pool; /* one or more per qh */
  108. struct dma_pool *itd_pool; /* itd per iso urb */
  109. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  110. struct timer_list iaa_watchdog;
  111. struct timer_list watchdog;
  112. unsigned long actions;
  113. unsigned periodic_stamp;
  114. unsigned random_frame;
  115. unsigned long next_statechange;
  116. ktime_t last_periodic_enable;
  117. u32 command;
  118. /* SILICON QUIRKS */
  119. unsigned no_selective_suspend:1;
  120. unsigned has_fsl_port_bug:1; /* FreeScale */
  121. unsigned big_endian_mmio:1;
  122. unsigned big_endian_desc:1;
  123. unsigned big_endian_capbase:1;
  124. unsigned has_amcc_usb23:1;
  125. unsigned need_io_watchdog:1;
  126. unsigned broken_periodic:1;
  127. unsigned amd_pll_fix:1;
  128. unsigned fs_i_thresh:1; /* Intel iso scheduling */
  129. unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
  130. unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
  131. unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
  132. /* required for usb32 quirk */
  133. #define OHCI_CTRL_HCFS (3 << 6)
  134. #define OHCI_USB_OPER (2 << 6)
  135. #define OHCI_USB_SUSPEND (3 << 6)
  136. #define OHCI_HCCTRL_OFFSET 0x4
  137. #define OHCI_HCCTRL_LEN 0x4
  138. __hc32 *ohci_hcctrl_reg;
  139. unsigned has_hostpc:1;
  140. unsigned has_lpm:1; /* support link power management */
  141. unsigned has_ppcd:1; /* support per-port change bits */
  142. u8 sbrn; /* packed release number */
  143. /* irq statistics */
  144. #ifdef EHCI_STATS
  145. struct ehci_stats stats;
  146. # define COUNT(x) do { (x)++; } while (0)
  147. #else
  148. # define COUNT(x) do {} while (0)
  149. #endif
  150. /* debug files */
  151. #ifdef DEBUG
  152. struct dentry *debug_dir;
  153. #endif
  154. /*
  155. * OTG controllers and transceivers need software interaction
  156. */
  157. struct usb_phy *transceiver;
  158. };
  159. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  160. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  161. {
  162. return (struct ehci_hcd *) (hcd->hcd_priv);
  163. }
  164. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  165. {
  166. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  167. }
  168. static inline void
  169. iaa_watchdog_start(struct ehci_hcd *ehci)
  170. {
  171. WARN_ON(timer_pending(&ehci->iaa_watchdog));
  172. mod_timer(&ehci->iaa_watchdog,
  173. jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
  174. }
  175. static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
  176. {
  177. del_timer(&ehci->iaa_watchdog);
  178. }
  179. enum ehci_timer_action {
  180. TIMER_IO_WATCHDOG,
  181. TIMER_ASYNC_SHRINK,
  182. TIMER_ASYNC_OFF,
  183. };
  184. static inline void
  185. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  186. {
  187. clear_bit (action, &ehci->actions);
  188. }
  189. static void free_cached_lists(struct ehci_hcd *ehci);
  190. /*-------------------------------------------------------------------------*/
  191. #include <linux/usb/ehci_def.h>
  192. /*-------------------------------------------------------------------------*/
  193. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  194. /*
  195. * EHCI Specification 0.95 Section 3.5
  196. * QTD: describe data transfer components (buffer, direction, ...)
  197. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  198. *
  199. * These are associated only with "QH" (Queue Head) structures,
  200. * used with control, bulk, and interrupt transfers.
  201. */
  202. struct ehci_qtd {
  203. /* first part defined by EHCI spec */
  204. __hc32 hw_next; /* see EHCI 3.5.1 */
  205. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  206. __hc32 hw_token; /* see EHCI 3.5.3 */
  207. #define QTD_TOGGLE (1 << 31) /* data toggle */
  208. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  209. #define QTD_IOC (1 << 15) /* interrupt on complete */
  210. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  211. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  212. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  213. #define QTD_STS_HALT (1 << 6) /* halted on error */
  214. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  215. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  216. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  217. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  218. #define QTD_STS_STS (1 << 1) /* split transaction state */
  219. #define QTD_STS_PING (1 << 0) /* issue PING? */
  220. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  221. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  222. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  223. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  224. __hc32 hw_buf_hi [5]; /* Appendix B */
  225. /* the rest is HCD-private */
  226. dma_addr_t qtd_dma; /* qtd address */
  227. struct list_head qtd_list; /* sw qtd list */
  228. struct urb *urb; /* qtd's urb */
  229. size_t length; /* length of buffer */
  230. } __attribute__ ((aligned (32)));
  231. /* mask NakCnt+T in qh->hw_alt_next */
  232. #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
  233. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  234. /*-------------------------------------------------------------------------*/
  235. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  236. #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  237. /*
  238. * Now the following defines are not converted using the
  239. * cpu_to_le32() macro anymore, since we have to support
  240. * "dynamic" switching between be and le support, so that the driver
  241. * can be used on one system with SoC EHCI controller using big-endian
  242. * descriptors as well as a normal little-endian PCI EHCI controller.
  243. */
  244. /* values for that type tag */
  245. #define Q_TYPE_ITD (0 << 1)
  246. #define Q_TYPE_QH (1 << 1)
  247. #define Q_TYPE_SITD (2 << 1)
  248. #define Q_TYPE_FSTN (3 << 1)
  249. /* next async queue entry, or pointer to interrupt/periodic QH */
  250. #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  251. /* for periodic/async schedules and qtd lists, mark end of list */
  252. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  253. /*
  254. * Entries in periodic shadow table are pointers to one of four kinds
  255. * of data structure. That's dictated by the hardware; a type tag is
  256. * encoded in the low bits of the hardware's periodic schedule. Use
  257. * Q_NEXT_TYPE to get the tag.
  258. *
  259. * For entries in the async schedule, the type tag always says "qh".
  260. */
  261. union ehci_shadow {
  262. struct ehci_qh *qh; /* Q_TYPE_QH */
  263. struct ehci_itd *itd; /* Q_TYPE_ITD */
  264. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  265. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  266. __hc32 *hw_next; /* (all types) */
  267. void *ptr;
  268. };
  269. /*-------------------------------------------------------------------------*/
  270. /*
  271. * EHCI Specification 0.95 Section 3.6
  272. * QH: describes control/bulk/interrupt endpoints
  273. * See Fig 3-7 "Queue Head Structure Layout".
  274. *
  275. * These appear in both the async and (for interrupt) periodic schedules.
  276. */
  277. /* first part defined by EHCI spec */
  278. struct ehci_qh_hw {
  279. __hc32 hw_next; /* see EHCI 3.6.1 */
  280. __hc32 hw_info1; /* see EHCI 3.6.2 */
  281. #define QH_HEAD 0x00008000
  282. __hc32 hw_info2; /* see EHCI 3.6.2 */
  283. #define QH_SMASK 0x000000ff
  284. #define QH_CMASK 0x0000ff00
  285. #define QH_HUBADDR 0x007f0000
  286. #define QH_HUBPORT 0x3f800000
  287. #define QH_MULT 0xc0000000
  288. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  289. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  290. __hc32 hw_qtd_next;
  291. __hc32 hw_alt_next;
  292. __hc32 hw_token;
  293. __hc32 hw_buf [5];
  294. __hc32 hw_buf_hi [5];
  295. } __attribute__ ((aligned(32)));
  296. struct ehci_qh {
  297. struct ehci_qh_hw *hw;
  298. /* the rest is HCD-private */
  299. dma_addr_t qh_dma; /* address of qh */
  300. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  301. struct list_head qtd_list; /* sw qtd list */
  302. struct ehci_qtd *dummy;
  303. struct ehci_qh *reclaim; /* next to reclaim */
  304. struct ehci_hcd *ehci;
  305. unsigned long unlink_time;
  306. /*
  307. * Do NOT use atomic operations for QH refcounting. On some CPUs
  308. * (PPC7448 for example), atomic operations cannot be performed on
  309. * memory that is cache-inhibited (i.e. being used for DMA).
  310. * Spinlocks are used to protect all QH fields.
  311. */
  312. u32 refcount;
  313. unsigned stamp;
  314. u8 needs_rescan; /* Dequeue during giveback */
  315. u8 qh_state;
  316. #define QH_STATE_LINKED 1 /* HC sees this */
  317. #define QH_STATE_UNLINK 2 /* HC may still see this */
  318. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  319. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
  320. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  321. u8 xacterrs; /* XactErr retry counter */
  322. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  323. /* periodic schedule info */
  324. u8 usecs; /* intr bandwidth */
  325. u8 gap_uf; /* uframes split/csplit gap */
  326. u8 c_usecs; /* ... split completion bw */
  327. u16 tt_usecs; /* tt downstream bandwidth */
  328. unsigned short period; /* polling interval */
  329. unsigned short start; /* where polling starts */
  330. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  331. struct usb_device *dev; /* access to TT */
  332. unsigned is_out:1; /* bulk or intr OUT */
  333. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  334. };
  335. /*-------------------------------------------------------------------------*/
  336. /* description of one iso transaction (up to 3 KB data if highspeed) */
  337. struct ehci_iso_packet {
  338. /* These will be copied to iTD when scheduling */
  339. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  340. __hc32 transaction; /* itd->hw_transaction[i] |= */
  341. u8 cross; /* buf crosses pages */
  342. /* for full speed OUT splits */
  343. u32 buf1;
  344. };
  345. /* temporary schedule data for packets from iso urbs (both speeds)
  346. * each packet is one logical usb transaction to the device (not TT),
  347. * beginning at stream->next_uframe
  348. */
  349. struct ehci_iso_sched {
  350. struct list_head td_list;
  351. unsigned span;
  352. struct ehci_iso_packet packet [0];
  353. };
  354. /*
  355. * ehci_iso_stream - groups all (s)itds for this endpoint.
  356. * acts like a qh would, if EHCI had them for ISO.
  357. */
  358. struct ehci_iso_stream {
  359. /* first field matches ehci_hq, but is NULL */
  360. struct ehci_qh_hw *hw;
  361. u32 refcount;
  362. u8 bEndpointAddress;
  363. u8 highspeed;
  364. struct list_head td_list; /* queued itds/sitds */
  365. struct list_head free_list; /* list of unused itds/sitds */
  366. struct usb_device *udev;
  367. struct usb_host_endpoint *ep;
  368. /* output of (re)scheduling */
  369. int next_uframe;
  370. __hc32 splits;
  371. /* the rest is derived from the endpoint descriptor,
  372. * trusting urb->interval == f(epdesc->bInterval) and
  373. * including the extra info for hw_bufp[0..2]
  374. */
  375. u8 usecs, c_usecs;
  376. u16 interval;
  377. u16 tt_usecs;
  378. u16 maxp;
  379. u16 raw_mask;
  380. unsigned bandwidth;
  381. /* This is used to initialize iTD's hw_bufp fields */
  382. __hc32 buf0;
  383. __hc32 buf1;
  384. __hc32 buf2;
  385. /* this is used to initialize sITD's tt info */
  386. __hc32 address;
  387. };
  388. /*-------------------------------------------------------------------------*/
  389. /*
  390. * EHCI Specification 0.95 Section 3.3
  391. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  392. *
  393. * Schedule records for high speed iso xfers
  394. */
  395. struct ehci_itd {
  396. /* first part defined by EHCI spec */
  397. __hc32 hw_next; /* see EHCI 3.3.1 */
  398. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  399. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  400. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  401. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  402. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  403. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  404. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  405. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  406. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  407. __hc32 hw_bufp_hi [7]; /* Appendix B */
  408. /* the rest is HCD-private */
  409. dma_addr_t itd_dma; /* for this itd */
  410. union ehci_shadow itd_next; /* ptr to periodic q entry */
  411. struct urb *urb;
  412. struct ehci_iso_stream *stream; /* endpoint's queue */
  413. struct list_head itd_list; /* list of stream's itds */
  414. /* any/all hw_transactions here may be used by that urb */
  415. unsigned frame; /* where scheduled */
  416. unsigned pg;
  417. unsigned index[8]; /* in urb->iso_frame_desc */
  418. } __attribute__ ((aligned (32)));
  419. /*-------------------------------------------------------------------------*/
  420. /*
  421. * EHCI Specification 0.95 Section 3.4
  422. * siTD, aka split-transaction isochronous Transfer Descriptor
  423. * ... describe full speed iso xfers through TT in hubs
  424. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  425. */
  426. struct ehci_sitd {
  427. /* first part defined by EHCI spec */
  428. __hc32 hw_next;
  429. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  430. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  431. __hc32 hw_uframe; /* EHCI table 3-10 */
  432. __hc32 hw_results; /* EHCI table 3-11 */
  433. #define SITD_IOC (1 << 31) /* interrupt on completion */
  434. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  435. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  436. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  437. #define SITD_STS_ERR (1 << 6) /* error from TT */
  438. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  439. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  440. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  441. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  442. #define SITD_STS_STS (1 << 1) /* split transaction state */
  443. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  444. __hc32 hw_buf [2]; /* EHCI table 3-12 */
  445. __hc32 hw_backpointer; /* EHCI table 3-13 */
  446. __hc32 hw_buf_hi [2]; /* Appendix B */
  447. /* the rest is HCD-private */
  448. dma_addr_t sitd_dma;
  449. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  450. struct urb *urb;
  451. struct ehci_iso_stream *stream; /* endpoint's queue */
  452. struct list_head sitd_list; /* list of stream's sitds */
  453. unsigned frame;
  454. unsigned index;
  455. } __attribute__ ((aligned (32)));
  456. /*-------------------------------------------------------------------------*/
  457. /*
  458. * EHCI Specification 0.96 Section 3.7
  459. * Periodic Frame Span Traversal Node (FSTN)
  460. *
  461. * Manages split interrupt transactions (using TT) that span frame boundaries
  462. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  463. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  464. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  465. */
  466. struct ehci_fstn {
  467. __hc32 hw_next; /* any periodic q entry */
  468. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  469. /* the rest is HCD-private */
  470. dma_addr_t fstn_dma;
  471. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  472. } __attribute__ ((aligned (32)));
  473. /*-------------------------------------------------------------------------*/
  474. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  475. #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
  476. ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
  477. #define ehci_prepare_ports_for_controller_resume(ehci) \
  478. ehci_adjust_port_wakeup_flags(ehci, false, false);
  479. /*-------------------------------------------------------------------------*/
  480. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  481. /*
  482. * Some EHCI controllers have a Transaction Translator built into the
  483. * root hub. This is a non-standard feature. Each controller will need
  484. * to add code to the following inline functions, and call them as
  485. * needed (mostly in root hub code).
  486. */
  487. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  488. /* Returns the speed of a device attached to a port on the root hub. */
  489. static inline unsigned int
  490. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  491. {
  492. if (ehci_is_TDI(ehci)) {
  493. switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
  494. case 0:
  495. return 0;
  496. case 1:
  497. return USB_PORT_STAT_LOW_SPEED;
  498. case 2:
  499. default:
  500. return USB_PORT_STAT_HIGH_SPEED;
  501. }
  502. }
  503. return USB_PORT_STAT_HIGH_SPEED;
  504. }
  505. #else
  506. #define ehci_is_TDI(e) (0)
  507. #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
  508. #endif
  509. /*-------------------------------------------------------------------------*/
  510. #ifdef CONFIG_PPC_83xx
  511. /* Some Freescale processors have an erratum in which the TT
  512. * port number in the queue head was 0..N-1 instead of 1..N.
  513. */
  514. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  515. #else
  516. #define ehci_has_fsl_portno_bug(e) (0)
  517. #endif
  518. /*
  519. * While most USB host controllers implement their registers in
  520. * little-endian format, a minority (celleb companion chip) implement
  521. * them in big endian format.
  522. *
  523. * This attempts to support either format at compile time without a
  524. * runtime penalty, or both formats with the additional overhead
  525. * of checking a flag bit.
  526. *
  527. * ehci_big_endian_capbase is a special quirk for controllers that
  528. * implement the HC capability registers as separate registers and not
  529. * as fields of a 32-bit register.
  530. */
  531. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  532. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  533. #define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
  534. #else
  535. #define ehci_big_endian_mmio(e) 0
  536. #define ehci_big_endian_capbase(e) 0
  537. #endif
  538. /*
  539. * Big-endian read/write functions are arch-specific.
  540. * Other arches can be added if/when they're needed.
  541. */
  542. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  543. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  544. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  545. #endif
  546. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  547. __u32 __iomem * regs)
  548. {
  549. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  550. return ehci_big_endian_mmio(ehci) ?
  551. readl_be(regs) :
  552. readl(regs);
  553. #else
  554. return readl(regs);
  555. #endif
  556. }
  557. static inline void ehci_writel(const struct ehci_hcd *ehci,
  558. const unsigned int val, __u32 __iomem *regs)
  559. {
  560. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  561. ehci_big_endian_mmio(ehci) ?
  562. writel_be(val, regs) :
  563. writel(val, regs);
  564. #else
  565. writel(val, regs);
  566. #endif
  567. }
  568. /*
  569. * On certain ppc-44x SoC there is a HW issue, that could only worked around with
  570. * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
  571. * Other common bits are dependent on has_amcc_usb23 quirk flag.
  572. */
  573. #ifdef CONFIG_44x
  574. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  575. {
  576. u32 hc_control;
  577. hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
  578. if (operational)
  579. hc_control |= OHCI_USB_OPER;
  580. else
  581. hc_control |= OHCI_USB_SUSPEND;
  582. writel_be(hc_control, ehci->ohci_hcctrl_reg);
  583. (void) readl_be(ehci->ohci_hcctrl_reg);
  584. }
  585. #else
  586. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  587. { }
  588. #endif
  589. /*-------------------------------------------------------------------------*/
  590. /*
  591. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  592. * format, but also its DMA data structures (descriptors).
  593. *
  594. * EHCI controllers accessed through PCI work normally (little-endian
  595. * everywhere), so we won't bother supporting a BE-only mode for now.
  596. */
  597. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  598. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  599. /* cpu to ehci */
  600. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  601. {
  602. return ehci_big_endian_desc(ehci)
  603. ? (__force __hc32)cpu_to_be32(x)
  604. : (__force __hc32)cpu_to_le32(x);
  605. }
  606. /* ehci to cpu */
  607. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  608. {
  609. return ehci_big_endian_desc(ehci)
  610. ? be32_to_cpu((__force __be32)x)
  611. : le32_to_cpu((__force __le32)x);
  612. }
  613. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  614. {
  615. return ehci_big_endian_desc(ehci)
  616. ? be32_to_cpup((__force __be32 *)x)
  617. : le32_to_cpup((__force __le32 *)x);
  618. }
  619. #else
  620. /* cpu to ehci */
  621. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  622. {
  623. return cpu_to_le32(x);
  624. }
  625. /* ehci to cpu */
  626. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  627. {
  628. return le32_to_cpu(x);
  629. }
  630. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  631. {
  632. return le32_to_cpup(x);
  633. }
  634. #endif
  635. /*-------------------------------------------------------------------------*/
  636. #ifdef CONFIG_PCI
  637. /* For working around the MosChip frame-index-register bug */
  638. static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
  639. #else
  640. static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
  641. {
  642. return ehci_readl(ehci, &ehci->regs->frame_index);
  643. }
  644. #endif
  645. /*-------------------------------------------------------------------------*/
  646. #ifndef DEBUG
  647. #define STUB_DEBUG_FILES
  648. #endif /* DEBUG */
  649. /*-------------------------------------------------------------------------*/
  650. #endif /* __LINUX_EHCI_HCD_H */