ehci-pci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * EHCI HCD (Host Controller Driver) PCI Bus Glue.
  3. *
  4. * Copyright (c) 2000-2004 by David Brownell
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  13. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #ifndef CONFIG_PCI
  21. #error "This file is PCI bus glue. CONFIG_PCI must be defined."
  22. #endif
  23. /* defined here to avoid adding to pci_ids.h for single instance use */
  24. #define PCI_DEVICE_ID_INTEL_CE4100_USB 0x2e70
  25. /*-------------------------------------------------------------------------*/
  26. /* called after powerup, by probe or system-pm "wakeup" */
  27. static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
  28. {
  29. int retval;
  30. /* we expect static quirk code to handle the "extended capabilities"
  31. * (currently just BIOS handoff) allowed starting with EHCI 0.96
  32. */
  33. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  34. retval = pci_set_mwi(pdev);
  35. if (!retval)
  36. ehci_dbg(ehci, "MWI active\n");
  37. return 0;
  38. }
  39. /* called during probe() after chip reset completes */
  40. static int ehci_pci_setup(struct usb_hcd *hcd)
  41. {
  42. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  43. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  44. struct pci_dev *p_smbus;
  45. u8 rev;
  46. u32 temp;
  47. int retval;
  48. switch (pdev->vendor) {
  49. case PCI_VENDOR_ID_TOSHIBA_2:
  50. /* celleb's companion chip */
  51. if (pdev->device == 0x01b5) {
  52. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  53. ehci->big_endian_mmio = 1;
  54. #else
  55. ehci_warn(ehci,
  56. "unsupported big endian Toshiba quirk\n");
  57. #endif
  58. }
  59. break;
  60. }
  61. ehci->caps = hcd->regs;
  62. ehci->regs = hcd->regs +
  63. HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  64. dbg_hcs_params(ehci, "reset");
  65. dbg_hcc_params(ehci, "reset");
  66. /* ehci_init() causes memory for DMA transfers to be
  67. * allocated. Thus, any vendor-specific workarounds based on
  68. * limiting the type of memory used for DMA transfers must
  69. * happen before ehci_init() is called. */
  70. switch (pdev->vendor) {
  71. case PCI_VENDOR_ID_NVIDIA:
  72. /* NVidia reports that certain chips don't handle
  73. * QH, ITD, or SITD addresses above 2GB. (But TD,
  74. * data buffer, and periodic schedule are normal.)
  75. */
  76. switch (pdev->device) {
  77. case 0x003c: /* MCP04 */
  78. case 0x005b: /* CK804 */
  79. case 0x00d8: /* CK8 */
  80. case 0x00e8: /* CK8S */
  81. if (pci_set_consistent_dma_mask(pdev,
  82. DMA_BIT_MASK(31)) < 0)
  83. ehci_warn(ehci, "can't enable NVidia "
  84. "workaround for >2GB RAM\n");
  85. break;
  86. }
  87. break;
  88. }
  89. /* cache this readonly data; minimize chip reads */
  90. ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
  91. retval = ehci_halt(ehci);
  92. if (retval)
  93. return retval;
  94. if ((pdev->vendor == PCI_VENDOR_ID_AMD && pdev->device == 0x7808) ||
  95. (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x4396)) {
  96. /* EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
  97. * read/write memory space which does not belong to it when
  98. * there is NULL pointer with T-bit set to 1 in the frame list
  99. * table. To avoid the issue, the frame list link pointer
  100. * should always contain a valid pointer to a inactive qh.
  101. */
  102. ehci->use_dummy_qh = 1;
  103. ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI "
  104. "dummy qh workaround\n");
  105. }
  106. /* data structure init */
  107. retval = ehci_init(hcd);
  108. if (retval)
  109. return retval;
  110. switch (pdev->vendor) {
  111. case PCI_VENDOR_ID_NEC:
  112. ehci->need_io_watchdog = 0;
  113. break;
  114. case PCI_VENDOR_ID_INTEL:
  115. ehci->need_io_watchdog = 0;
  116. ehci->fs_i_thresh = 1;
  117. if (pdev->device == 0x27cc) {
  118. ehci->broken_periodic = 1;
  119. ehci_info(ehci, "using broken periodic workaround\n");
  120. }
  121. if (pdev->device == 0x0806 || pdev->device == 0x0811
  122. || pdev->device == 0x0829) {
  123. ehci_info(ehci, "disable lpm for langwell/penwell\n");
  124. ehci->has_lpm = 0;
  125. }
  126. if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB) {
  127. hcd->has_tt = 1;
  128. tdi_reset(ehci);
  129. }
  130. if (pdev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK) {
  131. /* EHCI #1 or #2 on 6 Series/C200 Series chipset */
  132. if (pdev->device == 0x1c26 || pdev->device == 0x1c2d) {
  133. ehci_info(ehci, "broken D3 during system sleep on ASUS\n");
  134. hcd->broken_pci_sleep = 1;
  135. device_set_wakeup_capable(&pdev->dev, false);
  136. }
  137. }
  138. break;
  139. case PCI_VENDOR_ID_TDI:
  140. if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
  141. hcd->has_tt = 1;
  142. tdi_reset(ehci);
  143. }
  144. break;
  145. case PCI_VENDOR_ID_AMD:
  146. /* AMD PLL quirk */
  147. if (usb_amd_find_chipset_info())
  148. ehci->amd_pll_fix = 1;
  149. /* AMD8111 EHCI doesn't work, according to AMD errata */
  150. if (pdev->device == 0x7463) {
  151. ehci_info(ehci, "ignoring AMD8111 (errata)\n");
  152. retval = -EIO;
  153. goto done;
  154. }
  155. break;
  156. case PCI_VENDOR_ID_NVIDIA:
  157. switch (pdev->device) {
  158. /* Some NForce2 chips have problems with selective suspend;
  159. * fixed in newer silicon.
  160. */
  161. case 0x0068:
  162. if (pdev->revision < 0xa4)
  163. ehci->no_selective_suspend = 1;
  164. break;
  165. /* MCP89 chips on the MacBookAir3,1 give EPROTO when
  166. * fetching device descriptors unless LPM is disabled.
  167. * There are also intermittent problems enumerating
  168. * devices with PPCD enabled.
  169. */
  170. case 0x0d9d:
  171. ehci_info(ehci, "disable lpm/ppcd for nvidia mcp89");
  172. ehci->has_lpm = 0;
  173. ehci->has_ppcd = 0;
  174. ehci->command &= ~CMD_PPCEE;
  175. break;
  176. }
  177. break;
  178. case PCI_VENDOR_ID_VIA:
  179. if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
  180. u8 tmp;
  181. /* The VT6212 defaults to a 1 usec EHCI sleep time which
  182. * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
  183. * that sleep time use the conventional 10 usec.
  184. */
  185. pci_read_config_byte(pdev, 0x4b, &tmp);
  186. if (tmp & 0x20)
  187. break;
  188. pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
  189. }
  190. break;
  191. case PCI_VENDOR_ID_ATI:
  192. /* AMD PLL quirk */
  193. if (usb_amd_find_chipset_info())
  194. ehci->amd_pll_fix = 1;
  195. /* SB600 and old version of SB700 have a bug in EHCI controller,
  196. * which causes usb devices lose response in some cases.
  197. */
  198. if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
  199. p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
  200. PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  201. NULL);
  202. if (!p_smbus)
  203. break;
  204. rev = p_smbus->revision;
  205. if ((pdev->device == 0x4386) || (rev == 0x3a)
  206. || (rev == 0x3b)) {
  207. u8 tmp;
  208. ehci_info(ehci, "applying AMD SB600/SB700 USB "
  209. "freeze workaround\n");
  210. pci_read_config_byte(pdev, 0x53, &tmp);
  211. pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
  212. }
  213. pci_dev_put(p_smbus);
  214. }
  215. break;
  216. case PCI_VENDOR_ID_NETMOS:
  217. /* MosChip frame-index-register bug */
  218. ehci_info(ehci, "applying MosChip frame-index workaround\n");
  219. ehci->frame_index_bug = 1;
  220. break;
  221. }
  222. /* optional debug port, normally in the first BAR */
  223. temp = pci_find_capability(pdev, 0x0a);
  224. if (temp) {
  225. pci_read_config_dword(pdev, temp, &temp);
  226. temp >>= 16;
  227. if ((temp & (3 << 13)) == (1 << 13)) {
  228. temp &= 0x1fff;
  229. ehci->debug = ehci_to_hcd(ehci)->regs + temp;
  230. temp = ehci_readl(ehci, &ehci->debug->control);
  231. ehci_info(ehci, "debug port %d%s\n",
  232. HCS_DEBUG_PORT(ehci->hcs_params),
  233. (temp & DBGP_ENABLED)
  234. ? " IN USE"
  235. : "");
  236. if (!(temp & DBGP_ENABLED))
  237. ehci->debug = NULL;
  238. }
  239. }
  240. ehci_reset(ehci);
  241. /* at least the Genesys GL880S needs fixup here */
  242. temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
  243. temp &= 0x0f;
  244. if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
  245. ehci_dbg(ehci, "bogus port configuration: "
  246. "cc=%d x pcc=%d < ports=%d\n",
  247. HCS_N_CC(ehci->hcs_params),
  248. HCS_N_PCC(ehci->hcs_params),
  249. HCS_N_PORTS(ehci->hcs_params));
  250. switch (pdev->vendor) {
  251. case 0x17a0: /* GENESYS */
  252. /* GL880S: should be PORTS=2 */
  253. temp |= (ehci->hcs_params & ~0xf);
  254. ehci->hcs_params = temp;
  255. break;
  256. case PCI_VENDOR_ID_NVIDIA:
  257. /* NF4: should be PCC=10 */
  258. break;
  259. }
  260. }
  261. /* Serial Bus Release Number is at PCI 0x60 offset */
  262. pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
  263. if (pdev->vendor == PCI_VENDOR_ID_STMICRO
  264. && pdev->device == PCI_DEVICE_ID_STMICRO_USB_HOST)
  265. ehci->sbrn = 0x20; /* ConneXT has no sbrn register */
  266. /* Keep this around for a while just in case some EHCI
  267. * implementation uses legacy PCI PM support. This test
  268. * can be removed on 17 Dec 2009 if the dev_warn() hasn't
  269. * been triggered by then.
  270. */
  271. if (!device_can_wakeup(&pdev->dev)) {
  272. u16 port_wake;
  273. pci_read_config_word(pdev, 0x62, &port_wake);
  274. if (port_wake & 0x0001) {
  275. dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
  276. device_set_wakeup_capable(&pdev->dev, 1);
  277. }
  278. }
  279. #ifdef CONFIG_USB_SUSPEND
  280. /* REVISIT: the controller works fine for wakeup iff the root hub
  281. * itself is "globally" suspended, but usbcore currently doesn't
  282. * understand such things.
  283. *
  284. * System suspend currently expects to be able to suspend the entire
  285. * device tree, device-at-a-time. If we failed selective suspend
  286. * reports, system suspend would fail; so the root hub code must claim
  287. * success. That's lying to usbcore, and it matters for runtime
  288. * PM scenarios with selective suspend and remote wakeup...
  289. */
  290. if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
  291. ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
  292. #endif
  293. ehci_port_power(ehci, 1);
  294. retval = ehci_pci_reinit(ehci, pdev);
  295. done:
  296. return retval;
  297. }
  298. /*-------------------------------------------------------------------------*/
  299. #ifdef CONFIG_PM
  300. /* suspend/resume, section 4.3 */
  301. /* These routines rely on the PCI bus glue
  302. * to handle powerdown and wakeup, and currently also on
  303. * transceivers that don't need any software attention to set up
  304. * the right sort of wakeup.
  305. * Also they depend on separate root hub suspend/resume.
  306. */
  307. static int ehci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  308. {
  309. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  310. unsigned long flags;
  311. int rc = 0;
  312. if (time_before(jiffies, ehci->next_statechange))
  313. msleep(10);
  314. /* Root hub was already suspended. Disable irq emission and
  315. * mark HW unaccessible. The PM and USB cores make sure that
  316. * the root hub is either suspended or stopped.
  317. */
  318. ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup);
  319. spin_lock_irqsave (&ehci->lock, flags);
  320. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  321. (void)ehci_readl(ehci, &ehci->regs->intr_enable);
  322. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  323. spin_unlock_irqrestore (&ehci->lock, flags);
  324. // could save FLADJ in case of Vaux power loss
  325. // ... we'd only use it to handle clock skew
  326. return rc;
  327. }
  328. static bool usb_is_intel_switchable_ehci(struct pci_dev *pdev)
  329. {
  330. return pdev->class == PCI_CLASS_SERIAL_USB_EHCI &&
  331. pdev->vendor == PCI_VENDOR_ID_INTEL &&
  332. (pdev->device == 0x1E26 ||
  333. pdev->device == 0x8C2D ||
  334. pdev->device == 0x8C26);
  335. }
  336. static void ehci_enable_xhci_companion(void)
  337. {
  338. struct pci_dev *companion = NULL;
  339. /* The xHCI and EHCI controllers are not on the same PCI slot */
  340. for_each_pci_dev(companion) {
  341. if (!usb_is_intel_switchable_xhci(companion))
  342. continue;
  343. usb_enable_xhci_ports(companion);
  344. return;
  345. }
  346. }
  347. static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
  348. {
  349. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  350. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  351. /* The BIOS on systems with the Intel Panther Point chipset may or may
  352. * not support xHCI natively. That means that during system resume, it
  353. * may switch the ports back to EHCI so that users can use their
  354. * keyboard to select a kernel from GRUB after resume from hibernate.
  355. *
  356. * The BIOS is supposed to remember whether the OS had xHCI ports
  357. * enabled before resume, and switch the ports back to xHCI when the
  358. * BIOS/OS semaphore is written, but we all know we can't trust BIOS
  359. * writers.
  360. *
  361. * Unconditionally switch the ports back to xHCI after a system resume.
  362. * We can't tell whether the EHCI or xHCI controller will be resumed
  363. * first, so we have to do the port switchover in both drivers. Writing
  364. * a '1' to the port switchover registers should have no effect if the
  365. * port was already switched over.
  366. */
  367. if (usb_is_intel_switchable_ehci(pdev))
  368. ehci_enable_xhci_companion();
  369. // maybe restore FLADJ
  370. if (time_before(jiffies, ehci->next_statechange))
  371. msleep(100);
  372. /* Mark hardware accessible again as we are out of D3 state by now */
  373. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  374. /* If CF is still set and we aren't resuming from hibernation
  375. * then we maintained PCI Vaux power.
  376. * Just undo the effect of ehci_pci_suspend().
  377. */
  378. if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
  379. !hibernated) {
  380. int mask = INTR_MASK;
  381. ehci_prepare_ports_for_controller_resume(ehci);
  382. if (!hcd->self.root_hub->do_remote_wakeup)
  383. mask &= ~STS_PCD;
  384. ehci_writel(ehci, mask, &ehci->regs->intr_enable);
  385. ehci_readl(ehci, &ehci->regs->intr_enable);
  386. return 0;
  387. }
  388. usb_root_hub_lost_power(hcd->self.root_hub);
  389. /* Else reset, to cope with power loss or flush-to-storage
  390. * style "resume" having let BIOS kick in during reboot.
  391. */
  392. (void) ehci_halt(ehci);
  393. (void) ehci_reset(ehci);
  394. (void) ehci_pci_reinit(ehci, pdev);
  395. /* emptying the schedule aborts any urbs */
  396. spin_lock_irq(&ehci->lock);
  397. if (ehci->reclaim)
  398. end_unlink_async(ehci);
  399. ehci_work(ehci);
  400. spin_unlock_irq(&ehci->lock);
  401. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  402. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  403. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  404. /* here we "know" root ports should always stay powered */
  405. ehci_port_power(ehci, 1);
  406. ehci->rh_state = EHCI_RH_SUSPENDED;
  407. return 0;
  408. }
  409. #endif
  410. static int ehci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
  411. {
  412. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  413. int rc = 0;
  414. if (!udev->parent) /* udev is root hub itself, impossible */
  415. rc = -1;
  416. /* we only support lpm device connected to root hub yet */
  417. if (ehci->has_lpm && !udev->parent->parent) {
  418. rc = ehci_lpm_set_da(ehci, udev->devnum, udev->portnum);
  419. if (!rc)
  420. rc = ehci_lpm_check(ehci, udev->portnum);
  421. }
  422. return rc;
  423. }
  424. static const struct hc_driver ehci_pci_hc_driver = {
  425. .description = hcd_name,
  426. .product_desc = "EHCI Host Controller",
  427. .hcd_priv_size = sizeof(struct ehci_hcd),
  428. /*
  429. * generic hardware linkage
  430. */
  431. .irq = ehci_irq,
  432. .flags = HCD_MEMORY | HCD_USB2,
  433. /*
  434. * basic lifecycle operations
  435. */
  436. .reset = ehci_pci_setup,
  437. .start = ehci_run,
  438. #ifdef CONFIG_PM
  439. .pci_suspend = ehci_pci_suspend,
  440. .pci_resume = ehci_pci_resume,
  441. #endif
  442. .stop = ehci_stop,
  443. .shutdown = ehci_shutdown,
  444. /*
  445. * managing i/o requests and associated device resources
  446. */
  447. .urb_enqueue = ehci_urb_enqueue,
  448. .urb_dequeue = ehci_urb_dequeue,
  449. .endpoint_disable = ehci_endpoint_disable,
  450. .endpoint_reset = ehci_endpoint_reset,
  451. /*
  452. * scheduling support
  453. */
  454. .get_frame_number = ehci_get_frame,
  455. /*
  456. * root hub support
  457. */
  458. .hub_status_data = ehci_hub_status_data,
  459. .hub_control = ehci_hub_control,
  460. .bus_suspend = ehci_bus_suspend,
  461. .bus_resume = ehci_bus_resume,
  462. .relinquish_port = ehci_relinquish_port,
  463. .port_handed_over = ehci_port_handed_over,
  464. /*
  465. * call back when device connected and addressed
  466. */
  467. .update_device = ehci_update_device,
  468. .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
  469. };
  470. /*-------------------------------------------------------------------------*/
  471. /* PCI driver selection metadata; PCI hotplugging uses this */
  472. static const struct pci_device_id pci_ids [] = { {
  473. /* handle any USB 2.0 EHCI controller */
  474. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
  475. .driver_data = (unsigned long) &ehci_pci_hc_driver,
  476. }, {
  477. PCI_VDEVICE(STMICRO, PCI_DEVICE_ID_STMICRO_USB_HOST),
  478. .driver_data = (unsigned long) &ehci_pci_hc_driver,
  479. },
  480. { /* end: all zeroes */ }
  481. };
  482. MODULE_DEVICE_TABLE(pci, pci_ids);
  483. /* pci driver glue; this is a "new style" PCI driver module */
  484. static struct pci_driver ehci_pci_driver = {
  485. .name = (char *) hcd_name,
  486. .id_table = pci_ids,
  487. .probe = usb_hcd_pci_probe,
  488. .remove = usb_hcd_pci_remove,
  489. .shutdown = usb_hcd_pci_shutdown,
  490. #ifdef CONFIG_PM_SLEEP
  491. .driver = {
  492. .pm = &usb_hcd_pci_pm_ops
  493. },
  494. #endif
  495. };