ehci-hcd.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513
  1. /*
  2. * Enhanced Host Controller Interface (EHCI) driver for USB.
  3. *
  4. * Maintainer: Alan Stern <stern@rowland.harvard.edu>
  5. *
  6. * Copyright (c) 2000-2004 by David Brownell
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/module.h>
  23. #include <linux/pci.h>
  24. #include <linux/dmapool.h>
  25. #include <linux/kernel.h>
  26. #include <linux/delay.h>
  27. #include <linux/ioport.h>
  28. #include <linux/sched.h>
  29. #include <linux/vmalloc.h>
  30. #include <linux/errno.h>
  31. #include <linux/init.h>
  32. #include <linux/timer.h>
  33. #include <linux/ktime.h>
  34. #include <linux/list.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/usb.h>
  37. #include <linux/usb/hcd.h>
  38. #include <linux/moduleparam.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/slab.h>
  42. #include <linux/uaccess.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/io.h>
  45. #include <asm/irq.h>
  46. #include <asm/unaligned.h>
  47. #if defined(CONFIG_PPC_PS3)
  48. #include <asm/firmware.h>
  49. #endif
  50. /*-------------------------------------------------------------------------*/
  51. /*
  52. * EHCI hc_driver implementation ... experimental, incomplete.
  53. * Based on the final 1.0 register interface specification.
  54. *
  55. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  56. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  57. * Next comes "CardBay", using USB 2.0 signals.
  58. *
  59. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  60. * Special thanks to Intel and VIA for providing host controllers to
  61. * test this driver on, and Cypress (including In-System Design) for
  62. * providing early devices for those host controllers to talk to!
  63. */
  64. #define DRIVER_AUTHOR "David Brownell"
  65. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  66. static const char hcd_name [] = "ehci_hcd";
  67. #undef VERBOSE_DEBUG
  68. #undef EHCI_URB_TRACE
  69. #ifdef DEBUG
  70. #define EHCI_STATS
  71. #endif
  72. /* magic numbers that can affect system performance */
  73. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  74. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  75. #define EHCI_TUNE_RL_TT 0
  76. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  77. #define EHCI_TUNE_MULT_TT 1
  78. /*
  79. * Some drivers think it's safe to schedule isochronous transfers more than
  80. * 256 ms into the future (partly as a result of an old bug in the scheduling
  81. * code). In an attempt to avoid trouble, we will use a minimum scheduling
  82. * length of 512 frames instead of 256.
  83. */
  84. #define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
  85. #define EHCI_IAA_MSECS 10 /* arbitrary */
  86. #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
  87. #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
  88. #define EHCI_SHRINK_JIFFIES (DIV_ROUND_UP(HZ, 200) + 1)
  89. /* 5-ms async qh unlink delay */
  90. /* Initial IRQ latency: faster than hw default */
  91. static int log2_irq_thresh = 0; // 0 to 6
  92. module_param (log2_irq_thresh, int, S_IRUGO);
  93. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  94. /* initial park setting: slower than hw default */
  95. static unsigned park = 0;
  96. module_param (park, uint, S_IRUGO);
  97. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  98. /* for flakey hardware, ignore overcurrent indicators */
  99. static bool ignore_oc = 0;
  100. module_param (ignore_oc, bool, S_IRUGO);
  101. MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
  102. /* for link power management(LPM) feature */
  103. static unsigned int hird;
  104. module_param(hird, int, S_IRUGO);
  105. MODULE_PARM_DESC(hird, "host initiated resume duration, +1 for each 75us");
  106. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  107. /*-------------------------------------------------------------------------*/
  108. #include "ehci.h"
  109. #include "ehci-dbg.c"
  110. #include "pci-quirks.h"
  111. /*-------------------------------------------------------------------------*/
  112. static void
  113. timer_action(struct ehci_hcd *ehci, enum ehci_timer_action action)
  114. {
  115. /* Don't override timeouts which shrink or (later) disable
  116. * the async ring; just the I/O watchdog. Note that if a
  117. * SHRINK were pending, OFF would never be requested.
  118. */
  119. if (timer_pending(&ehci->watchdog)
  120. && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
  121. & ehci->actions))
  122. return;
  123. if (!test_and_set_bit(action, &ehci->actions)) {
  124. unsigned long t;
  125. switch (action) {
  126. case TIMER_IO_WATCHDOG:
  127. if (!ehci->need_io_watchdog)
  128. return;
  129. t = EHCI_IO_JIFFIES;
  130. break;
  131. case TIMER_ASYNC_OFF:
  132. t = EHCI_ASYNC_JIFFIES;
  133. break;
  134. /* case TIMER_ASYNC_SHRINK: */
  135. default:
  136. t = EHCI_SHRINK_JIFFIES;
  137. break;
  138. }
  139. mod_timer(&ehci->watchdog, t + jiffies);
  140. }
  141. }
  142. /*-------------------------------------------------------------------------*/
  143. /*
  144. * handshake - spin reading hc until handshake completes or fails
  145. * @ptr: address of hc register to be read
  146. * @mask: bits to look at in result of read
  147. * @done: value of those bits when handshake succeeds
  148. * @usec: timeout in microseconds
  149. *
  150. * Returns negative errno, or zero on success
  151. *
  152. * Success happens when the "mask" bits have the specified value (hardware
  153. * handshake done). There are two failure modes: "usec" have passed (major
  154. * hardware flakeout), or the register reads as all-ones (hardware removed).
  155. *
  156. * That last failure should_only happen in cases like physical cardbus eject
  157. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  158. * bridge shutdown: shutting down the bridge before the devices using it.
  159. */
  160. static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
  161. u32 mask, u32 done, int usec)
  162. {
  163. u32 result;
  164. do {
  165. result = ehci_readl(ehci, ptr);
  166. if (result == ~(u32)0) /* card removed */
  167. return -ENODEV;
  168. result &= mask;
  169. if (result == done)
  170. return 0;
  171. udelay (1);
  172. usec--;
  173. } while (usec > 0);
  174. return -ETIMEDOUT;
  175. }
  176. /* check TDI/ARC silicon is in host mode */
  177. static int tdi_in_host_mode (struct ehci_hcd *ehci)
  178. {
  179. u32 __iomem *reg_ptr;
  180. u32 tmp;
  181. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
  182. tmp = ehci_readl(ehci, reg_ptr);
  183. return (tmp & 3) == USBMODE_CM_HC;
  184. }
  185. /* force HC to halt state from unknown (EHCI spec section 2.3) */
  186. static int ehci_halt (struct ehci_hcd *ehci)
  187. {
  188. u32 temp = ehci_readl(ehci, &ehci->regs->status);
  189. /* disable any irqs left enabled by previous code */
  190. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  191. if (ehci_is_TDI(ehci) && tdi_in_host_mode(ehci) == 0) {
  192. return 0;
  193. }
  194. if ((temp & STS_HALT) != 0)
  195. return 0;
  196. /*
  197. * This routine gets called during probe before ehci->command
  198. * has been initialized, so we can't rely on its value.
  199. */
  200. ehci->command &= ~CMD_RUN;
  201. temp = ehci_readl(ehci, &ehci->regs->command);
  202. temp &= ~(CMD_RUN | CMD_IAAD);
  203. ehci_writel(ehci, temp, &ehci->regs->command);
  204. return handshake (ehci, &ehci->regs->status,
  205. STS_HALT, STS_HALT, 16 * 125);
  206. }
  207. #if defined(CONFIG_USB_SUSPEND) && defined(CONFIG_PPC_PS3)
  208. /*
  209. * The EHCI controller of the Cell Super Companion Chip used in the
  210. * PS3 will stop the root hub after all root hub ports are suspended.
  211. * When in this condition handshake will return -ETIMEDOUT. The
  212. * STS_HLT bit will not be set, so inspection of the frame index is
  213. * used here to test for the condition. If the condition is found
  214. * return success to allow the USB suspend to complete.
  215. */
  216. static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
  217. void __iomem *ptr, u32 mask, u32 done,
  218. int usec)
  219. {
  220. unsigned int old_index;
  221. int error;
  222. if (!firmware_has_feature(FW_FEATURE_PS3_LV1))
  223. return -ETIMEDOUT;
  224. old_index = ehci_read_frame_index(ehci);
  225. error = handshake(ehci, ptr, mask, done, usec);
  226. if (error == -ETIMEDOUT && ehci_read_frame_index(ehci) == old_index)
  227. return 0;
  228. return error;
  229. }
  230. #else
  231. static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
  232. void __iomem *ptr, u32 mask, u32 done,
  233. int usec)
  234. {
  235. return -ETIMEDOUT;
  236. }
  237. #endif
  238. static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
  239. u32 mask, u32 done, int usec)
  240. {
  241. int error;
  242. error = handshake(ehci, ptr, mask, done, usec);
  243. if (error == -ETIMEDOUT)
  244. error = handshake_for_broken_root_hub(ehci, ptr, mask, done,
  245. usec);
  246. if (error) {
  247. ehci_halt(ehci);
  248. ehci->rh_state = EHCI_RH_HALTED;
  249. ehci_err(ehci, "force halt; handshake %p %08x %08x -> %d\n",
  250. ptr, mask, done, error);
  251. }
  252. return error;
  253. }
  254. /* put TDI/ARC silicon into EHCI mode */
  255. static void tdi_reset (struct ehci_hcd *ehci)
  256. {
  257. u32 __iomem *reg_ptr;
  258. u32 tmp;
  259. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
  260. tmp = ehci_readl(ehci, reg_ptr);
  261. tmp |= USBMODE_CM_HC;
  262. /* The default byte access to MMR space is LE after
  263. * controller reset. Set the required endian mode
  264. * for transfer buffers to match the host microprocessor
  265. */
  266. if (ehci_big_endian_mmio(ehci))
  267. tmp |= USBMODE_BE;
  268. ehci_writel(ehci, tmp, reg_ptr);
  269. }
  270. /* reset a non-running (STS_HALT == 1) controller */
  271. static int ehci_reset (struct ehci_hcd *ehci)
  272. {
  273. int retval;
  274. u32 command = ehci_readl(ehci, &ehci->regs->command);
  275. /* If the EHCI debug controller is active, special care must be
  276. * taken before and after a host controller reset */
  277. if (ehci->debug && !dbgp_reset_prep())
  278. ehci->debug = NULL;
  279. command |= CMD_RESET;
  280. dbg_cmd (ehci, "reset", command);
  281. ehci_writel(ehci, command, &ehci->regs->command);
  282. ehci->rh_state = EHCI_RH_HALTED;
  283. ehci->next_statechange = jiffies;
  284. retval = handshake (ehci, &ehci->regs->command,
  285. CMD_RESET, 0, 250 * 1000);
  286. if (ehci->has_hostpc) {
  287. ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
  288. (u32 __iomem *)(((u8 *)ehci->regs) + USBMODE_EX));
  289. ehci_writel(ehci, TXFIFO_DEFAULT,
  290. (u32 __iomem *)(((u8 *)ehci->regs) + TXFILLTUNING));
  291. }
  292. if (retval)
  293. return retval;
  294. if (ehci_is_TDI(ehci))
  295. tdi_reset (ehci);
  296. if (ehci->debug)
  297. dbgp_external_startup();
  298. ehci->port_c_suspend = ehci->suspended_ports =
  299. ehci->resuming_ports = 0;
  300. return retval;
  301. }
  302. /* idle the controller (from running) */
  303. static void ehci_quiesce (struct ehci_hcd *ehci)
  304. {
  305. u32 temp;
  306. #ifdef DEBUG
  307. if (ehci->rh_state != EHCI_RH_RUNNING)
  308. BUG ();
  309. #endif
  310. /* wait for any schedule enables/disables to take effect */
  311. temp = (ehci->command << 10) & (STS_ASS | STS_PSS);
  312. if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
  313. STS_ASS | STS_PSS, temp, 16 * 125))
  314. return;
  315. /* then disable anything that's still active */
  316. ehci->command &= ~(CMD_ASE | CMD_PSE);
  317. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  318. /* hardware can take 16 microframes to turn off ... */
  319. handshake_on_error_set_halt(ehci, &ehci->regs->status,
  320. STS_ASS | STS_PSS, 0, 16 * 125);
  321. }
  322. /*-------------------------------------------------------------------------*/
  323. static void end_unlink_async(struct ehci_hcd *ehci);
  324. static void ehci_work(struct ehci_hcd *ehci);
  325. #include "ehci-hub.c"
  326. #include "ehci-lpm.c"
  327. #include "ehci-mem.c"
  328. #include "ehci-q.c"
  329. #include "ehci-sched.c"
  330. #include "ehci-sysfs.c"
  331. /*-------------------------------------------------------------------------*/
  332. static void ehci_iaa_watchdog(unsigned long param)
  333. {
  334. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  335. unsigned long flags;
  336. spin_lock_irqsave (&ehci->lock, flags);
  337. /* Lost IAA irqs wedge things badly; seen first with a vt8235.
  338. * So we need this watchdog, but must protect it against both
  339. * (a) SMP races against real IAA firing and retriggering, and
  340. * (b) clean HC shutdown, when IAA watchdog was pending.
  341. */
  342. if (ehci->reclaim
  343. && !timer_pending(&ehci->iaa_watchdog)
  344. && ehci->rh_state == EHCI_RH_RUNNING) {
  345. u32 cmd, status;
  346. /* If we get here, IAA is *REALLY* late. It's barely
  347. * conceivable that the system is so busy that CMD_IAAD
  348. * is still legitimately set, so let's be sure it's
  349. * clear before we read STS_IAA. (The HC should clear
  350. * CMD_IAAD when it sets STS_IAA.)
  351. */
  352. cmd = ehci_readl(ehci, &ehci->regs->command);
  353. /* If IAA is set here it either legitimately triggered
  354. * before we cleared IAAD above (but _way_ late, so we'll
  355. * still count it as lost) ... or a silicon erratum:
  356. * - VIA seems to set IAA without triggering the IRQ;
  357. * - IAAD potentially cleared without setting IAA.
  358. */
  359. status = ehci_readl(ehci, &ehci->regs->status);
  360. if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
  361. COUNT (ehci->stats.lost_iaa);
  362. ehci_writel(ehci, STS_IAA, &ehci->regs->status);
  363. }
  364. ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
  365. status, cmd);
  366. end_unlink_async(ehci);
  367. }
  368. spin_unlock_irqrestore(&ehci->lock, flags);
  369. }
  370. static void ehci_watchdog(unsigned long param)
  371. {
  372. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  373. unsigned long flags;
  374. spin_lock_irqsave(&ehci->lock, flags);
  375. /* stop async processing after it's idled a bit */
  376. if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
  377. start_unlink_async (ehci, ehci->async);
  378. /* ehci could run by timer, without IRQs ... */
  379. ehci_work (ehci);
  380. spin_unlock_irqrestore (&ehci->lock, flags);
  381. }
  382. /* On some systems, leaving remote wakeup enabled prevents system shutdown.
  383. * The firmware seems to think that powering off is a wakeup event!
  384. * This routine turns off remote wakeup and everything else, on all ports.
  385. */
  386. static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
  387. {
  388. int port = HCS_N_PORTS(ehci->hcs_params);
  389. while (port--)
  390. ehci_writel(ehci, PORT_RWC_BITS,
  391. &ehci->regs->port_status[port]);
  392. }
  393. /*
  394. * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
  395. * Should be called with ehci->lock held.
  396. */
  397. static void ehci_silence_controller(struct ehci_hcd *ehci)
  398. {
  399. ehci_halt(ehci);
  400. ehci_turn_off_all_ports(ehci);
  401. /* make BIOS/etc use companion controller during reboot */
  402. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  403. /* unblock posted writes */
  404. ehci_readl(ehci, &ehci->regs->configured_flag);
  405. }
  406. /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
  407. * This forcibly disables dma and IRQs, helping kexec and other cases
  408. * where the next system software may expect clean state.
  409. */
  410. static void ehci_shutdown(struct usb_hcd *hcd)
  411. {
  412. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  413. del_timer_sync(&ehci->watchdog);
  414. del_timer_sync(&ehci->iaa_watchdog);
  415. spin_lock_irq(&ehci->lock);
  416. ehci_silence_controller(ehci);
  417. spin_unlock_irq(&ehci->lock);
  418. }
  419. static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
  420. {
  421. unsigned port;
  422. if (!HCS_PPC (ehci->hcs_params))
  423. return;
  424. ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
  425. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  426. (void) ehci_hub_control(ehci_to_hcd(ehci),
  427. is_on ? SetPortFeature : ClearPortFeature,
  428. USB_PORT_FEAT_POWER,
  429. port--, NULL, 0);
  430. /* Flush those writes */
  431. ehci_readl(ehci, &ehci->regs->command);
  432. msleep(20);
  433. }
  434. /*-------------------------------------------------------------------------*/
  435. /*
  436. * ehci_work is called from some interrupts, timers, and so on.
  437. * it calls driver completion functions, after dropping ehci->lock.
  438. */
  439. static void ehci_work (struct ehci_hcd *ehci)
  440. {
  441. timer_action_done (ehci, TIMER_IO_WATCHDOG);
  442. /* another CPU may drop ehci->lock during a schedule scan while
  443. * it reports urb completions. this flag guards against bogus
  444. * attempts at re-entrant schedule scanning.
  445. */
  446. if (ehci->scanning)
  447. return;
  448. ehci->scanning = 1;
  449. scan_async (ehci);
  450. if (ehci->next_uframe != -1)
  451. scan_periodic (ehci);
  452. ehci->scanning = 0;
  453. /* the IO watchdog guards against hardware or driver bugs that
  454. * misplace IRQs, and should let us run completely without IRQs.
  455. * such lossage has been observed on both VT6202 and VT8235.
  456. */
  457. if (ehci->rh_state == EHCI_RH_RUNNING &&
  458. (ehci->async->qh_next.ptr != NULL ||
  459. ehci->periodic_sched != 0))
  460. timer_action (ehci, TIMER_IO_WATCHDOG);
  461. }
  462. /*
  463. * Called when the ehci_hcd module is removed.
  464. */
  465. static void ehci_stop (struct usb_hcd *hcd)
  466. {
  467. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  468. ehci_dbg (ehci, "stop\n");
  469. /* no more interrupts ... */
  470. del_timer_sync (&ehci->watchdog);
  471. del_timer_sync(&ehci->iaa_watchdog);
  472. spin_lock_irq(&ehci->lock);
  473. if (ehci->rh_state == EHCI_RH_RUNNING)
  474. ehci_quiesce (ehci);
  475. ehci_silence_controller(ehci);
  476. ehci_reset (ehci);
  477. spin_unlock_irq(&ehci->lock);
  478. remove_sysfs_files(ehci);
  479. remove_debug_files (ehci);
  480. /* root hub is shut down separately (first, when possible) */
  481. spin_lock_irq (&ehci->lock);
  482. if (ehci->async)
  483. ehci_work (ehci);
  484. spin_unlock_irq (&ehci->lock);
  485. ehci_mem_cleanup (ehci);
  486. if (ehci->amd_pll_fix == 1)
  487. usb_amd_dev_put();
  488. #ifdef EHCI_STATS
  489. ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
  490. ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
  491. ehci->stats.lost_iaa);
  492. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  493. ehci->stats.complete, ehci->stats.unlink);
  494. #endif
  495. dbg_status (ehci, "ehci_stop completed",
  496. ehci_readl(ehci, &ehci->regs->status));
  497. }
  498. /* one-time init, only for memory state */
  499. static int ehci_init(struct usb_hcd *hcd)
  500. {
  501. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  502. u32 temp;
  503. int retval;
  504. u32 hcc_params;
  505. struct ehci_qh_hw *hw;
  506. spin_lock_init(&ehci->lock);
  507. /*
  508. * keep io watchdog by default, those good HCDs could turn off it later
  509. */
  510. ehci->need_io_watchdog = 1;
  511. init_timer(&ehci->watchdog);
  512. ehci->watchdog.function = ehci_watchdog;
  513. ehci->watchdog.data = (unsigned long) ehci;
  514. init_timer(&ehci->iaa_watchdog);
  515. ehci->iaa_watchdog.function = ehci_iaa_watchdog;
  516. ehci->iaa_watchdog.data = (unsigned long) ehci;
  517. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  518. /*
  519. * by default set standard 80% (== 100 usec/uframe) max periodic
  520. * bandwidth as required by USB 2.0
  521. */
  522. ehci->uframe_periodic_max = 100;
  523. /*
  524. * hw default: 1K periodic list heads, one per frame.
  525. * periodic_size can shrink by USBCMD update if hcc_params allows.
  526. */
  527. ehci->periodic_size = DEFAULT_I_TDPS;
  528. INIT_LIST_HEAD(&ehci->cached_itd_list);
  529. INIT_LIST_HEAD(&ehci->cached_sitd_list);
  530. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  531. /* periodic schedule size can be smaller than default */
  532. switch (EHCI_TUNE_FLS) {
  533. case 0: ehci->periodic_size = 1024; break;
  534. case 1: ehci->periodic_size = 512; break;
  535. case 2: ehci->periodic_size = 256; break;
  536. default: BUG();
  537. }
  538. }
  539. if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
  540. return retval;
  541. /* controllers may cache some of the periodic schedule ... */
  542. if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
  543. ehci->i_thresh = 2 + 8;
  544. else // N microframes cached
  545. ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
  546. ehci->reclaim = NULL;
  547. ehci->next_uframe = -1;
  548. ehci->clock_frame = -1;
  549. /*
  550. * dedicate a qh for the async ring head, since we couldn't unlink
  551. * a 'real' qh without stopping the async schedule [4.8]. use it
  552. * as the 'reclamation list head' too.
  553. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  554. * from automatically advancing to the next td after short reads.
  555. */
  556. ehci->async->qh_next.qh = NULL;
  557. hw = ehci->async->hw;
  558. hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
  559. hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
  560. hw->hw_info1 |= cpu_to_hc32(ehci, (1 << 7)); /* I = 1 */
  561. hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
  562. hw->hw_qtd_next = EHCI_LIST_END(ehci);
  563. ehci->async->qh_state = QH_STATE_LINKED;
  564. hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
  565. /* clear interrupt enables, set irq latency */
  566. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  567. log2_irq_thresh = 0;
  568. temp = 1 << (16 + log2_irq_thresh);
  569. if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
  570. ehci->has_ppcd = 1;
  571. ehci_dbg(ehci, "enable per-port change event\n");
  572. temp |= CMD_PPCEE;
  573. }
  574. if (HCC_CANPARK(hcc_params)) {
  575. /* HW default park == 3, on hardware that supports it (like
  576. * NVidia and ALI silicon), maximizes throughput on the async
  577. * schedule by avoiding QH fetches between transfers.
  578. *
  579. * With fast usb storage devices and NForce2, "park" seems to
  580. * make problems: throughput reduction (!), data errors...
  581. */
  582. if (park) {
  583. park = min(park, (unsigned) 3);
  584. temp |= CMD_PARK;
  585. temp |= park << 8;
  586. }
  587. ehci_dbg(ehci, "park %d\n", park);
  588. }
  589. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  590. /* periodic schedule size can be smaller than default */
  591. temp &= ~(3 << 2);
  592. temp |= (EHCI_TUNE_FLS << 2);
  593. }
  594. if (HCC_LPM(hcc_params)) {
  595. /* support link power management EHCI 1.1 addendum */
  596. ehci_dbg(ehci, "support lpm\n");
  597. ehci->has_lpm = 1;
  598. if (hird > 0xf) {
  599. ehci_dbg(ehci, "hird %d invalid, use default 0",
  600. hird);
  601. hird = 0;
  602. }
  603. temp |= hird << 24;
  604. }
  605. ehci->command = temp;
  606. /* Accept arbitrarily long scatter-gather lists */
  607. if (!(hcd->driver->flags & HCD_LOCAL_MEM))
  608. hcd->self.sg_tablesize = ~0;
  609. return 0;
  610. }
  611. /* start HC running; it's halted, ehci_init() has been run (once) */
  612. static int ehci_run (struct usb_hcd *hcd)
  613. {
  614. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  615. u32 temp;
  616. u32 hcc_params;
  617. hcd->uses_new_polling = 1;
  618. /* EHCI spec section 4.1 */
  619. ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
  620. ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
  621. /*
  622. * hcc_params controls whether ehci->regs->segment must (!!!)
  623. * be used; it constrains QH/ITD/SITD and QTD locations.
  624. * pci_pool consistent memory always uses segment zero.
  625. * streaming mappings for I/O buffers, like pci_map_single(),
  626. * can return segments above 4GB, if the device allows.
  627. *
  628. * NOTE: the dma mask is visible through dma_supported(), so
  629. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  630. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  631. * host side drivers though.
  632. */
  633. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  634. if (HCC_64BIT_ADDR(hcc_params)) {
  635. ehci_writel(ehci, 0, &ehci->regs->segment);
  636. #if 0
  637. // this is deeply broken on almost all architectures
  638. if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
  639. ehci_info(ehci, "enabled 64bit DMA\n");
  640. #endif
  641. }
  642. // Philips, Intel, and maybe others need CMD_RUN before the
  643. // root hub will detect new devices (why?); NEC doesn't
  644. ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  645. ehci->command |= CMD_RUN;
  646. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  647. dbg_cmd (ehci, "init", ehci->command);
  648. /*
  649. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  650. * are explicitly handed to companion controller(s), so no TT is
  651. * involved with the root hub. (Except where one is integrated,
  652. * and there's no companion controller unless maybe for USB OTG.)
  653. *
  654. * Turning on the CF flag will transfer ownership of all ports
  655. * from the companions to the EHCI controller. If any of the
  656. * companions are in the middle of a port reset at the time, it
  657. * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
  658. * guarantees that no resets are in progress. After we set CF,
  659. * a short delay lets the hardware catch up; new resets shouldn't
  660. * be started before the port switching actions could complete.
  661. */
  662. down_write(&ehci_cf_port_reset_rwsem);
  663. ehci->rh_state = EHCI_RH_RUNNING;
  664. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  665. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  666. msleep(5);
  667. up_write(&ehci_cf_port_reset_rwsem);
  668. ehci->last_periodic_enable = ktime_get_real();
  669. temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  670. ehci_info (ehci,
  671. "USB %x.%x started, EHCI %x.%02x%s\n",
  672. ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
  673. temp >> 8, temp & 0xff,
  674. ignore_oc ? ", overcurrent ignored" : "");
  675. ehci_writel(ehci, INTR_MASK,
  676. &ehci->regs->intr_enable); /* Turn On Interrupts */
  677. /* GRR this is run-once init(), being done every time the HC starts.
  678. * So long as they're part of class devices, we can't do it init()
  679. * since the class device isn't created that early.
  680. */
  681. create_debug_files(ehci);
  682. create_sysfs_files(ehci);
  683. return 0;
  684. }
  685. static int __maybe_unused ehci_setup (struct usb_hcd *hcd)
  686. {
  687. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  688. int retval;
  689. ehci->regs = (void __iomem *)ehci->caps +
  690. HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  691. dbg_hcs_params(ehci, "reset");
  692. dbg_hcc_params(ehci, "reset");
  693. /* cache this readonly data; minimize chip reads */
  694. ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
  695. ehci->sbrn = HCD_USB2;
  696. retval = ehci_halt(ehci);
  697. if (retval)
  698. return retval;
  699. /* data structure init */
  700. retval = ehci_init(hcd);
  701. if (retval)
  702. return retval;
  703. ehci_reset(ehci);
  704. return 0;
  705. }
  706. /*-------------------------------------------------------------------------*/
  707. static irqreturn_t ehci_irq (struct usb_hcd *hcd)
  708. {
  709. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  710. u32 status, masked_status, pcd_status = 0, cmd;
  711. int bh;
  712. spin_lock (&ehci->lock);
  713. status = ehci_readl(ehci, &ehci->regs->status);
  714. /* e.g. cardbus physical eject */
  715. if (status == ~(u32) 0) {
  716. ehci_dbg (ehci, "device removed\n");
  717. goto dead;
  718. }
  719. /*
  720. * We don't use STS_FLR, but some controllers don't like it to
  721. * remain on, so mask it out along with the other status bits.
  722. */
  723. masked_status = status & (INTR_MASK | STS_FLR);
  724. /* Shared IRQ? */
  725. if (!masked_status || unlikely(ehci->rh_state == EHCI_RH_HALTED)) {
  726. spin_unlock(&ehci->lock);
  727. return IRQ_NONE;
  728. }
  729. /* clear (just) interrupts */
  730. ehci_writel(ehci, masked_status, &ehci->regs->status);
  731. cmd = ehci_readl(ehci, &ehci->regs->command);
  732. bh = 0;
  733. #ifdef VERBOSE_DEBUG
  734. /* unrequested/ignored: Frame List Rollover */
  735. dbg_status (ehci, "irq", status);
  736. #endif
  737. /* INT, ERR, and IAA interrupt rates can be throttled */
  738. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  739. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  740. if (likely ((status & STS_ERR) == 0))
  741. COUNT (ehci->stats.normal);
  742. else
  743. COUNT (ehci->stats.error);
  744. bh = 1;
  745. }
  746. /* complete the unlinking of some qh [4.15.2.3] */
  747. if (status & STS_IAA) {
  748. /* guard against (alleged) silicon errata */
  749. if (cmd & CMD_IAAD)
  750. ehci_dbg(ehci, "IAA with IAAD still set?\n");
  751. if (ehci->reclaim) {
  752. COUNT(ehci->stats.reclaim);
  753. end_unlink_async(ehci);
  754. } else
  755. ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
  756. }
  757. /* remote wakeup [4.3.1] */
  758. if (status & STS_PCD) {
  759. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  760. u32 ppcd = 0;
  761. /* kick root hub later */
  762. pcd_status = status;
  763. /* resume root hub? */
  764. if (ehci->rh_state == EHCI_RH_SUSPENDED)
  765. usb_hcd_resume_root_hub(hcd);
  766. /* get per-port change detect bits */
  767. if (ehci->has_ppcd)
  768. ppcd = status >> 16;
  769. while (i--) {
  770. int pstatus;
  771. /* leverage per-port change bits feature */
  772. if (ehci->has_ppcd && !(ppcd & (1 << i)))
  773. continue;
  774. pstatus = ehci_readl(ehci,
  775. &ehci->regs->port_status[i]);
  776. if (pstatus & PORT_OWNER)
  777. continue;
  778. if (!(test_bit(i, &ehci->suspended_ports) &&
  779. ((pstatus & PORT_RESUME) ||
  780. !(pstatus & PORT_SUSPEND)) &&
  781. (pstatus & PORT_PE) &&
  782. ehci->reset_done[i] == 0))
  783. continue;
  784. /* start 20 msec resume signaling from this port,
  785. * and make khubd collect PORT_STAT_C_SUSPEND to
  786. * stop that signaling. Use 5 ms extra for safety,
  787. * like usb_port_resume() does.
  788. */
  789. ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
  790. set_bit(i, &ehci->resuming_ports);
  791. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  792. mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
  793. }
  794. }
  795. /* PCI errors [4.15.2.4] */
  796. if (unlikely ((status & STS_FATAL) != 0)) {
  797. ehci_err(ehci, "fatal error\n");
  798. dbg_cmd(ehci, "fatal", cmd);
  799. dbg_status(ehci, "fatal", status);
  800. ehci_halt(ehci);
  801. dead:
  802. ehci_reset(ehci);
  803. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  804. usb_hc_died(hcd);
  805. /* generic layer kills/unlinks all urbs, then
  806. * uses ehci_stop to clean up the rest
  807. */
  808. bh = 1;
  809. }
  810. if (bh)
  811. ehci_work (ehci);
  812. spin_unlock (&ehci->lock);
  813. if (pcd_status)
  814. usb_hcd_poll_rh_status(hcd);
  815. return IRQ_HANDLED;
  816. }
  817. /*-------------------------------------------------------------------------*/
  818. /*
  819. * non-error returns are a promise to giveback() the urb later
  820. * we drop ownership so next owner (or urb unlink) can get it
  821. *
  822. * urb + dev is in hcd.self.controller.urb_list
  823. * we're queueing TDs onto software and hardware lists
  824. *
  825. * hcd-specific init for hcpriv hasn't been done yet
  826. *
  827. * NOTE: control, bulk, and interrupt share the same code to append TDs
  828. * to a (possibly active) QH, and the same QH scanning code.
  829. */
  830. static int ehci_urb_enqueue (
  831. struct usb_hcd *hcd,
  832. struct urb *urb,
  833. gfp_t mem_flags
  834. ) {
  835. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  836. struct list_head qtd_list;
  837. INIT_LIST_HEAD (&qtd_list);
  838. switch (usb_pipetype (urb->pipe)) {
  839. case PIPE_CONTROL:
  840. /* qh_completions() code doesn't handle all the fault cases
  841. * in multi-TD control transfers. Even 1KB is rare anyway.
  842. */
  843. if (urb->transfer_buffer_length > (16 * 1024))
  844. return -EMSGSIZE;
  845. /* FALLTHROUGH */
  846. /* case PIPE_BULK: */
  847. default:
  848. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  849. return -ENOMEM;
  850. return submit_async(ehci, urb, &qtd_list, mem_flags);
  851. case PIPE_INTERRUPT:
  852. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  853. return -ENOMEM;
  854. return intr_submit(ehci, urb, &qtd_list, mem_flags);
  855. case PIPE_ISOCHRONOUS:
  856. if (urb->dev->speed == USB_SPEED_HIGH)
  857. return itd_submit (ehci, urb, mem_flags);
  858. else
  859. return sitd_submit (ehci, urb, mem_flags);
  860. }
  861. }
  862. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  863. {
  864. /* failfast */
  865. if (ehci->rh_state != EHCI_RH_RUNNING && ehci->reclaim)
  866. end_unlink_async(ehci);
  867. /* If the QH isn't linked then there's nothing we can do
  868. * unless we were called during a giveback, in which case
  869. * qh_completions() has to deal with it.
  870. */
  871. if (qh->qh_state != QH_STATE_LINKED) {
  872. if (qh->qh_state == QH_STATE_COMPLETING)
  873. qh->needs_rescan = 1;
  874. return;
  875. }
  876. /* defer till later if busy */
  877. if (ehci->reclaim) {
  878. struct ehci_qh *last;
  879. for (last = ehci->reclaim;
  880. last->reclaim;
  881. last = last->reclaim)
  882. continue;
  883. qh->qh_state = QH_STATE_UNLINK_WAIT;
  884. last->reclaim = qh;
  885. /* start IAA cycle */
  886. } else
  887. start_unlink_async (ehci, qh);
  888. }
  889. /* remove from hardware lists
  890. * completions normally happen asynchronously
  891. */
  892. static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  893. {
  894. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  895. struct ehci_qh *qh;
  896. unsigned long flags;
  897. int rc;
  898. spin_lock_irqsave (&ehci->lock, flags);
  899. rc = usb_hcd_check_unlink_urb(hcd, urb, status);
  900. if (rc)
  901. goto done;
  902. switch (usb_pipetype (urb->pipe)) {
  903. // case PIPE_CONTROL:
  904. // case PIPE_BULK:
  905. default:
  906. qh = (struct ehci_qh *) urb->hcpriv;
  907. if (!qh)
  908. break;
  909. switch (qh->qh_state) {
  910. case QH_STATE_LINKED:
  911. case QH_STATE_COMPLETING:
  912. unlink_async(ehci, qh);
  913. break;
  914. case QH_STATE_UNLINK:
  915. case QH_STATE_UNLINK_WAIT:
  916. /* already started */
  917. break;
  918. case QH_STATE_IDLE:
  919. /* QH might be waiting for a Clear-TT-Buffer */
  920. qh_completions(ehci, qh);
  921. break;
  922. }
  923. break;
  924. case PIPE_INTERRUPT:
  925. qh = (struct ehci_qh *) urb->hcpriv;
  926. if (!qh)
  927. break;
  928. switch (qh->qh_state) {
  929. case QH_STATE_LINKED:
  930. case QH_STATE_COMPLETING:
  931. intr_deschedule (ehci, qh);
  932. break;
  933. case QH_STATE_IDLE:
  934. qh_completions (ehci, qh);
  935. break;
  936. default:
  937. ehci_dbg (ehci, "bogus qh %p state %d\n",
  938. qh, qh->qh_state);
  939. goto done;
  940. }
  941. break;
  942. case PIPE_ISOCHRONOUS:
  943. // itd or sitd ...
  944. // wait till next completion, do it then.
  945. // completion irqs can wait up to 1024 msec,
  946. break;
  947. }
  948. done:
  949. spin_unlock_irqrestore (&ehci->lock, flags);
  950. return rc;
  951. }
  952. /*-------------------------------------------------------------------------*/
  953. // bulk qh holds the data toggle
  954. static void
  955. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  956. {
  957. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  958. unsigned long flags;
  959. struct ehci_qh *qh, *tmp;
  960. /* ASSERT: any requests/urbs are being unlinked */
  961. /* ASSERT: nobody can be submitting urbs for this any more */
  962. rescan:
  963. spin_lock_irqsave (&ehci->lock, flags);
  964. qh = ep->hcpriv;
  965. if (!qh)
  966. goto done;
  967. /* endpoints can be iso streams. for now, we don't
  968. * accelerate iso completions ... so spin a while.
  969. */
  970. if (qh->hw == NULL) {
  971. ehci_vdbg (ehci, "iso delay\n");
  972. goto idle_timeout;
  973. }
  974. if (ehci->rh_state != EHCI_RH_RUNNING)
  975. qh->qh_state = QH_STATE_IDLE;
  976. switch (qh->qh_state) {
  977. case QH_STATE_LINKED:
  978. case QH_STATE_COMPLETING:
  979. for (tmp = ehci->async->qh_next.qh;
  980. tmp && tmp != qh;
  981. tmp = tmp->qh_next.qh)
  982. continue;
  983. /* periodic qh self-unlinks on empty, and a COMPLETING qh
  984. * may already be unlinked.
  985. */
  986. if (tmp)
  987. unlink_async(ehci, qh);
  988. /* FALL THROUGH */
  989. case QH_STATE_UNLINK: /* wait for hw to finish? */
  990. case QH_STATE_UNLINK_WAIT:
  991. idle_timeout:
  992. spin_unlock_irqrestore (&ehci->lock, flags);
  993. schedule_timeout_uninterruptible(1);
  994. goto rescan;
  995. case QH_STATE_IDLE: /* fully unlinked */
  996. if (qh->clearing_tt)
  997. goto idle_timeout;
  998. if (list_empty (&qh->qtd_list)) {
  999. qh_put (qh);
  1000. break;
  1001. }
  1002. /* else FALL THROUGH */
  1003. default:
  1004. /* caller was supposed to have unlinked any requests;
  1005. * that's not our job. just leak this memory.
  1006. */
  1007. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  1008. qh, ep->desc.bEndpointAddress, qh->qh_state,
  1009. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  1010. break;
  1011. }
  1012. ep->hcpriv = NULL;
  1013. done:
  1014. spin_unlock_irqrestore (&ehci->lock, flags);
  1015. }
  1016. static void
  1017. ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  1018. {
  1019. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  1020. struct ehci_qh *qh;
  1021. int eptype = usb_endpoint_type(&ep->desc);
  1022. int epnum = usb_endpoint_num(&ep->desc);
  1023. int is_out = usb_endpoint_dir_out(&ep->desc);
  1024. unsigned long flags;
  1025. if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
  1026. return;
  1027. spin_lock_irqsave(&ehci->lock, flags);
  1028. qh = ep->hcpriv;
  1029. /* For Bulk and Interrupt endpoints we maintain the toggle state
  1030. * in the hardware; the toggle bits in udev aren't used at all.
  1031. * When an endpoint is reset by usb_clear_halt() we must reset
  1032. * the toggle bit in the QH.
  1033. */
  1034. if (qh) {
  1035. usb_settoggle(qh->dev, epnum, is_out, 0);
  1036. if (!list_empty(&qh->qtd_list)) {
  1037. WARN_ONCE(1, "clear_halt for a busy endpoint\n");
  1038. } else if (qh->qh_state == QH_STATE_LINKED ||
  1039. qh->qh_state == QH_STATE_COMPLETING) {
  1040. /* The toggle value in the QH can't be updated
  1041. * while the QH is active. Unlink it now;
  1042. * re-linking will call qh_refresh().
  1043. */
  1044. if (eptype == USB_ENDPOINT_XFER_BULK)
  1045. unlink_async(ehci, qh);
  1046. else
  1047. intr_deschedule(ehci, qh);
  1048. }
  1049. }
  1050. spin_unlock_irqrestore(&ehci->lock, flags);
  1051. }
  1052. static int ehci_get_frame (struct usb_hcd *hcd)
  1053. {
  1054. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  1055. return (ehci_read_frame_index(ehci) >> 3) % ehci->periodic_size;
  1056. }
  1057. /*-------------------------------------------------------------------------*/
  1058. /*
  1059. * The EHCI in ChipIdea HDRC cannot be a separate module or device,
  1060. * because its registers (and irq) are shared between host/gadget/otg
  1061. * functions and in order to facilitate role switching we cannot
  1062. * give the ehci driver exclusive access to those.
  1063. */
  1064. #ifndef CHIPIDEA_EHCI
  1065. MODULE_DESCRIPTION(DRIVER_DESC);
  1066. MODULE_AUTHOR (DRIVER_AUTHOR);
  1067. MODULE_LICENSE ("GPL");
  1068. #ifdef CONFIG_PCI
  1069. #include "ehci-pci.c"
  1070. #define PCI_DRIVER ehci_pci_driver
  1071. #endif
  1072. #ifdef CONFIG_USB_EHCI_FSL
  1073. #include "ehci-fsl.c"
  1074. #define PLATFORM_DRIVER ehci_fsl_driver
  1075. #endif
  1076. #ifdef CONFIG_USB_EHCI_MXC
  1077. #include "ehci-mxc.c"
  1078. #define PLATFORM_DRIVER ehci_mxc_driver
  1079. #endif
  1080. #ifdef CONFIG_USB_EHCI_SH
  1081. #include "ehci-sh.c"
  1082. #define PLATFORM_DRIVER ehci_hcd_sh_driver
  1083. #endif
  1084. #ifdef CONFIG_MIPS_ALCHEMY
  1085. #include "ehci-au1xxx.c"
  1086. #define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
  1087. #endif
  1088. #ifdef CONFIG_USB_EHCI_HCD_OMAP
  1089. #include "ehci-omap.c"
  1090. #define PLATFORM_DRIVER ehci_hcd_omap_driver
  1091. #endif
  1092. #ifdef CONFIG_PPC_PS3
  1093. #include "ehci-ps3.c"
  1094. #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
  1095. #endif
  1096. #ifdef CONFIG_USB_EHCI_HCD_PPC_OF
  1097. #include "ehci-ppc-of.c"
  1098. #define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
  1099. #endif
  1100. #ifdef CONFIG_XPS_USB_HCD_XILINX
  1101. #include "ehci-xilinx-of.c"
  1102. #define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
  1103. #endif
  1104. #ifdef CONFIG_PLAT_ORION
  1105. #include "ehci-orion.c"
  1106. #define PLATFORM_DRIVER ehci_orion_driver
  1107. #endif
  1108. #ifdef CONFIG_ARCH_IXP4XX
  1109. #include "ehci-ixp4xx.c"
  1110. #define PLATFORM_DRIVER ixp4xx_ehci_driver
  1111. #endif
  1112. #ifdef CONFIG_USB_W90X900_EHCI
  1113. #include "ehci-w90x900.c"
  1114. #define PLATFORM_DRIVER ehci_hcd_w90x900_driver
  1115. #endif
  1116. #ifdef CONFIG_ARCH_AT91
  1117. #include "ehci-atmel.c"
  1118. #define PLATFORM_DRIVER ehci_atmel_driver
  1119. #endif
  1120. #ifdef CONFIG_USB_OCTEON_EHCI
  1121. #include "ehci-octeon.c"
  1122. #define PLATFORM_DRIVER ehci_octeon_driver
  1123. #endif
  1124. #ifdef CONFIG_USB_CNS3XXX_EHCI
  1125. #include "ehci-cns3xxx.c"
  1126. #define PLATFORM_DRIVER cns3xxx_ehci_driver
  1127. #endif
  1128. #ifdef CONFIG_ARCH_VT8500
  1129. #include "ehci-vt8500.c"
  1130. #define PLATFORM_DRIVER vt8500_ehci_driver
  1131. #endif
  1132. #ifdef CONFIG_PLAT_SPEAR
  1133. #include "ehci-spear.c"
  1134. #define PLATFORM_DRIVER spear_ehci_hcd_driver
  1135. #endif
  1136. #ifdef CONFIG_USB_EHCI_MSM
  1137. #include "ehci-msm.c"
  1138. #define PLATFORM_DRIVER ehci_msm_driver
  1139. #endif
  1140. #ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
  1141. #include "ehci-pmcmsp.c"
  1142. #define PLATFORM_DRIVER ehci_hcd_msp_driver
  1143. #endif
  1144. #ifdef CONFIG_USB_EHCI_TEGRA
  1145. #include "ehci-tegra.c"
  1146. #define PLATFORM_DRIVER tegra_ehci_driver
  1147. #endif
  1148. #ifdef CONFIG_USB_EHCI_S5P
  1149. #include "ehci-s5p.c"
  1150. #define PLATFORM_DRIVER s5p_ehci_driver
  1151. #endif
  1152. #ifdef CONFIG_SPARC_LEON
  1153. #include "ehci-grlib.c"
  1154. #define PLATFORM_DRIVER ehci_grlib_driver
  1155. #endif
  1156. #ifdef CONFIG_CPU_XLR
  1157. #include "ehci-xls.c"
  1158. #define PLATFORM_DRIVER ehci_xls_driver
  1159. #endif
  1160. #ifdef CONFIG_USB_EHCI_MV
  1161. #include "ehci-mv.c"
  1162. #define PLATFORM_DRIVER ehci_mv_driver
  1163. #endif
  1164. #ifdef CONFIG_MACH_LOONGSON1
  1165. #include "ehci-ls1x.c"
  1166. #define PLATFORM_DRIVER ehci_ls1x_driver
  1167. #endif
  1168. #ifdef CONFIG_MIPS_SEAD3
  1169. #include "ehci-sead3.c"
  1170. #define PLATFORM_DRIVER ehci_hcd_sead3_driver
  1171. #endif
  1172. #ifdef CONFIG_USB_EHCI_HCD_PLATFORM
  1173. #include "ehci-platform.c"
  1174. #define PLATFORM_DRIVER ehci_platform_driver
  1175. #endif
  1176. #if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
  1177. !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER) && \
  1178. !defined(XILINX_OF_PLATFORM_DRIVER)
  1179. #error "missing bus glue for ehci-hcd"
  1180. #endif
  1181. static int __init ehci_hcd_init(void)
  1182. {
  1183. int retval = 0;
  1184. if (usb_disabled())
  1185. return -ENODEV;
  1186. printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
  1187. set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1188. if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
  1189. test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
  1190. printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
  1191. " before uhci_hcd and ohci_hcd, not after\n");
  1192. pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  1193. hcd_name,
  1194. sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
  1195. sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
  1196. #ifdef DEBUG
  1197. ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
  1198. if (!ehci_debug_root) {
  1199. retval = -ENOENT;
  1200. goto err_debug;
  1201. }
  1202. #endif
  1203. #ifdef PLATFORM_DRIVER
  1204. retval = platform_driver_register(&PLATFORM_DRIVER);
  1205. if (retval < 0)
  1206. goto clean0;
  1207. #endif
  1208. #ifdef PCI_DRIVER
  1209. retval = pci_register_driver(&PCI_DRIVER);
  1210. if (retval < 0)
  1211. goto clean1;
  1212. #endif
  1213. #ifdef PS3_SYSTEM_BUS_DRIVER
  1214. retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
  1215. if (retval < 0)
  1216. goto clean2;
  1217. #endif
  1218. #ifdef OF_PLATFORM_DRIVER
  1219. retval = platform_driver_register(&OF_PLATFORM_DRIVER);
  1220. if (retval < 0)
  1221. goto clean3;
  1222. #endif
  1223. #ifdef XILINX_OF_PLATFORM_DRIVER
  1224. retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER);
  1225. if (retval < 0)
  1226. goto clean4;
  1227. #endif
  1228. return retval;
  1229. #ifdef XILINX_OF_PLATFORM_DRIVER
  1230. /* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */
  1231. clean4:
  1232. #endif
  1233. #ifdef OF_PLATFORM_DRIVER
  1234. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1235. clean3:
  1236. #endif
  1237. #ifdef PS3_SYSTEM_BUS_DRIVER
  1238. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1239. clean2:
  1240. #endif
  1241. #ifdef PCI_DRIVER
  1242. pci_unregister_driver(&PCI_DRIVER);
  1243. clean1:
  1244. #endif
  1245. #ifdef PLATFORM_DRIVER
  1246. platform_driver_unregister(&PLATFORM_DRIVER);
  1247. clean0:
  1248. #endif
  1249. #ifdef DEBUG
  1250. debugfs_remove(ehci_debug_root);
  1251. ehci_debug_root = NULL;
  1252. err_debug:
  1253. #endif
  1254. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1255. return retval;
  1256. }
  1257. module_init(ehci_hcd_init);
  1258. static void __exit ehci_hcd_cleanup(void)
  1259. {
  1260. #ifdef XILINX_OF_PLATFORM_DRIVER
  1261. platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER);
  1262. #endif
  1263. #ifdef OF_PLATFORM_DRIVER
  1264. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1265. #endif
  1266. #ifdef PLATFORM_DRIVER
  1267. platform_driver_unregister(&PLATFORM_DRIVER);
  1268. #endif
  1269. #ifdef PCI_DRIVER
  1270. pci_unregister_driver(&PCI_DRIVER);
  1271. #endif
  1272. #ifdef PS3_SYSTEM_BUS_DRIVER
  1273. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1274. #endif
  1275. #ifdef DEBUG
  1276. debugfs_remove(ehci_debug_root);
  1277. #endif
  1278. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1279. }
  1280. module_exit(ehci_hcd_cleanup);
  1281. #endif /* CHIPIDEA_EHCI */