gadget.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. /**
  54. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  55. * @dwc: pointer to our context structure
  56. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  57. *
  58. * Caller should take care of locking. This function will
  59. * return 0 on success or -EINVAL if wrong Test Selector
  60. * is passed
  61. */
  62. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  63. {
  64. u32 reg;
  65. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  66. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  67. switch (mode) {
  68. case TEST_J:
  69. case TEST_K:
  70. case TEST_SE0_NAK:
  71. case TEST_PACKET:
  72. case TEST_FORCE_EN:
  73. reg |= mode << 1;
  74. break;
  75. default:
  76. return -EINVAL;
  77. }
  78. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  79. return 0;
  80. }
  81. /**
  82. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  83. * @dwc: pointer to our context structure
  84. * @state: the state to put link into
  85. *
  86. * Caller should take care of locking. This function will
  87. * return 0 on success or -ETIMEDOUT.
  88. */
  89. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  90. {
  91. int retries = 10000;
  92. u32 reg;
  93. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  94. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  95. /* set requested state */
  96. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  97. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  98. /* wait for a change in DSTS */
  99. while (--retries) {
  100. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  101. if (DWC3_DSTS_USBLNKST(reg) == state)
  102. return 0;
  103. udelay(5);
  104. }
  105. dev_vdbg(dwc->dev, "link state change request timed out\n");
  106. return -ETIMEDOUT;
  107. }
  108. /**
  109. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  110. * @dwc: pointer to our context structure
  111. *
  112. * This function will a best effort FIFO allocation in order
  113. * to improve FIFO usage and throughput, while still allowing
  114. * us to enable as many endpoints as possible.
  115. *
  116. * Keep in mind that this operation will be highly dependent
  117. * on the configured size for RAM1 - which contains TxFifo -,
  118. * the amount of endpoints enabled on coreConsultant tool, and
  119. * the width of the Master Bus.
  120. *
  121. * In the ideal world, we would always be able to satisfy the
  122. * following equation:
  123. *
  124. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  125. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  126. *
  127. * Unfortunately, due to many variables that's not always the case.
  128. */
  129. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  130. {
  131. int last_fifo_depth = 0;
  132. int ram1_depth;
  133. int fifo_size;
  134. int mdwidth;
  135. int num;
  136. if (!dwc->needs_fifo_resize)
  137. return 0;
  138. ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
  139. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  140. /* MDWIDTH is represented in bits, we need it in bytes */
  141. mdwidth >>= 3;
  142. /*
  143. * FIXME For now we will only allocate 1 wMaxPacketSize space
  144. * for each enabled endpoint, later patches will come to
  145. * improve this algorithm so that we better use the internal
  146. * FIFO space
  147. */
  148. for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) {
  149. struct dwc3_ep *dep = dwc->eps[num];
  150. int fifo_number = dep->number >> 1;
  151. int mult = 1;
  152. int tmp;
  153. if (!(dep->number & 1))
  154. continue;
  155. if (!(dep->flags & DWC3_EP_ENABLED))
  156. continue;
  157. if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
  158. || usb_endpoint_xfer_isoc(dep->endpoint.desc))
  159. mult = 3;
  160. /*
  161. * REVISIT: the following assumes we will always have enough
  162. * space available on the FIFO RAM for all possible use cases.
  163. * Make sure that's true somehow and change FIFO allocation
  164. * accordingly.
  165. *
  166. * If we have Bulk or Isochronous endpoints, we want
  167. * them to be able to be very, very fast. So we're giving
  168. * those endpoints a fifo_size which is enough for 3 full
  169. * packets
  170. */
  171. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  172. tmp += mdwidth;
  173. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  174. fifo_size |= (last_fifo_depth << 16);
  175. dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
  176. dep->name, last_fifo_depth, fifo_size & 0xffff);
  177. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number),
  178. fifo_size);
  179. last_fifo_depth += (fifo_size & 0xffff);
  180. }
  181. return 0;
  182. }
  183. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  184. int status)
  185. {
  186. struct dwc3 *dwc = dep->dwc;
  187. if (req->queued) {
  188. if (req->request.num_mapped_sgs)
  189. dep->busy_slot += req->request.num_mapped_sgs;
  190. else
  191. dep->busy_slot++;
  192. /*
  193. * Skip LINK TRB. We can't use req->trb and check for
  194. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  195. * completed (not the LINK TRB).
  196. */
  197. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  198. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  199. dep->busy_slot++;
  200. }
  201. list_del(&req->list);
  202. req->trb = NULL;
  203. if (req->request.status == -EINPROGRESS)
  204. req->request.status = status;
  205. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  206. req->direction);
  207. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  208. req, dep->name, req->request.actual,
  209. req->request.length, status);
  210. spin_unlock(&dwc->lock);
  211. req->request.complete(&dep->endpoint, &req->request);
  212. spin_lock(&dwc->lock);
  213. }
  214. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  215. {
  216. switch (cmd) {
  217. case DWC3_DEPCMD_DEPSTARTCFG:
  218. return "Start New Configuration";
  219. case DWC3_DEPCMD_ENDTRANSFER:
  220. return "End Transfer";
  221. case DWC3_DEPCMD_UPDATETRANSFER:
  222. return "Update Transfer";
  223. case DWC3_DEPCMD_STARTTRANSFER:
  224. return "Start Transfer";
  225. case DWC3_DEPCMD_CLEARSTALL:
  226. return "Clear Stall";
  227. case DWC3_DEPCMD_SETSTALL:
  228. return "Set Stall";
  229. case DWC3_DEPCMD_GETSEQNUMBER:
  230. return "Get Data Sequence Number";
  231. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  232. return "Set Endpoint Transfer Resource";
  233. case DWC3_DEPCMD_SETEPCONFIG:
  234. return "Set Endpoint Configuration";
  235. default:
  236. return "UNKNOWN command";
  237. }
  238. }
  239. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, int cmd, u32 param)
  240. {
  241. u32 timeout = 500;
  242. u32 reg;
  243. dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
  244. dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
  245. do {
  246. reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
  247. if (!(reg & DWC3_DGCMD_CMDACT)) {
  248. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  249. DWC3_DGCMD_STATUS(reg));
  250. return 0;
  251. }
  252. /*
  253. * We can't sleep here, because it's also called from
  254. * interrupt context.
  255. */
  256. timeout--;
  257. if (!timeout)
  258. return -ETIMEDOUT;
  259. udelay(1);
  260. } while (1);
  261. }
  262. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  263. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  264. {
  265. struct dwc3_ep *dep = dwc->eps[ep];
  266. u32 timeout = 500;
  267. u32 reg;
  268. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  269. dep->name,
  270. dwc3_gadget_ep_cmd_string(cmd), params->param0,
  271. params->param1, params->param2);
  272. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  273. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  274. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  275. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  276. do {
  277. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  278. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  279. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  280. DWC3_DEPCMD_STATUS(reg));
  281. return 0;
  282. }
  283. /*
  284. * We can't sleep here, because it is also called from
  285. * interrupt context.
  286. */
  287. timeout--;
  288. if (!timeout)
  289. return -ETIMEDOUT;
  290. udelay(1);
  291. } while (1);
  292. }
  293. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  294. struct dwc3_trb *trb)
  295. {
  296. u32 offset = (char *) trb - (char *) dep->trb_pool;
  297. return dep->trb_pool_dma + offset;
  298. }
  299. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  300. {
  301. struct dwc3 *dwc = dep->dwc;
  302. if (dep->trb_pool)
  303. return 0;
  304. if (dep->number == 0 || dep->number == 1)
  305. return 0;
  306. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  307. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  308. &dep->trb_pool_dma, GFP_KERNEL);
  309. if (!dep->trb_pool) {
  310. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  311. dep->name);
  312. return -ENOMEM;
  313. }
  314. return 0;
  315. }
  316. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  317. {
  318. struct dwc3 *dwc = dep->dwc;
  319. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  320. dep->trb_pool, dep->trb_pool_dma);
  321. dep->trb_pool = NULL;
  322. dep->trb_pool_dma = 0;
  323. }
  324. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  325. {
  326. struct dwc3_gadget_ep_cmd_params params;
  327. u32 cmd;
  328. memset(&params, 0x00, sizeof(params));
  329. if (dep->number != 1) {
  330. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  331. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  332. if (dep->number > 1) {
  333. if (dwc->start_config_issued)
  334. return 0;
  335. dwc->start_config_issued = true;
  336. cmd |= DWC3_DEPCMD_PARAM(2);
  337. }
  338. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  339. }
  340. return 0;
  341. }
  342. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  343. const struct usb_endpoint_descriptor *desc,
  344. const struct usb_ss_ep_comp_descriptor *comp_desc)
  345. {
  346. struct dwc3_gadget_ep_cmd_params params;
  347. memset(&params, 0x00, sizeof(params));
  348. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  349. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc))
  350. | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst);
  351. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  352. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  353. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  354. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  355. | DWC3_DEPCFG_STREAM_EVENT_EN;
  356. dep->stream_capable = true;
  357. }
  358. if (usb_endpoint_xfer_isoc(desc))
  359. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  360. /*
  361. * We are doing 1:1 mapping for endpoints, meaning
  362. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  363. * so on. We consider the direction bit as part of the physical
  364. * endpoint number. So USB endpoint 0x81 is 0x03.
  365. */
  366. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  367. /*
  368. * We must use the lower 16 TX FIFOs even though
  369. * HW might have more
  370. */
  371. if (dep->direction)
  372. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  373. if (desc->bInterval) {
  374. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  375. dep->interval = 1 << (desc->bInterval - 1);
  376. }
  377. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  378. DWC3_DEPCMD_SETEPCONFIG, &params);
  379. }
  380. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  381. {
  382. struct dwc3_gadget_ep_cmd_params params;
  383. memset(&params, 0x00, sizeof(params));
  384. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  385. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  386. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  387. }
  388. /**
  389. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  390. * @dep: endpoint to be initialized
  391. * @desc: USB Endpoint Descriptor
  392. *
  393. * Caller should take care of locking
  394. */
  395. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  396. const struct usb_endpoint_descriptor *desc,
  397. const struct usb_ss_ep_comp_descriptor *comp_desc)
  398. {
  399. struct dwc3 *dwc = dep->dwc;
  400. u32 reg;
  401. int ret = -ENOMEM;
  402. if (!(dep->flags & DWC3_EP_ENABLED)) {
  403. ret = dwc3_gadget_start_config(dwc, dep);
  404. if (ret)
  405. return ret;
  406. }
  407. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc);
  408. if (ret)
  409. return ret;
  410. if (!(dep->flags & DWC3_EP_ENABLED)) {
  411. struct dwc3_trb *trb_st_hw;
  412. struct dwc3_trb *trb_link;
  413. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  414. if (ret)
  415. return ret;
  416. dep->endpoint.desc = desc;
  417. dep->comp_desc = comp_desc;
  418. dep->type = usb_endpoint_type(desc);
  419. dep->flags |= DWC3_EP_ENABLED;
  420. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  421. reg |= DWC3_DALEPENA_EP(dep->number);
  422. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  423. if (!usb_endpoint_xfer_isoc(desc))
  424. return 0;
  425. memset(&trb_link, 0, sizeof(trb_link));
  426. /* Link TRB for ISOC. The HWO bit is never reset */
  427. trb_st_hw = &dep->trb_pool[0];
  428. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  429. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  430. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  431. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  432. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  433. }
  434. return 0;
  435. }
  436. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  437. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  438. {
  439. struct dwc3_request *req;
  440. if (!list_empty(&dep->req_queued))
  441. dwc3_stop_active_transfer(dwc, dep->number);
  442. while (!list_empty(&dep->request_list)) {
  443. req = next_request(&dep->request_list);
  444. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  445. }
  446. }
  447. /**
  448. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  449. * @dep: the endpoint to disable
  450. *
  451. * This function also removes requests which are currently processed ny the
  452. * hardware and those which are not yet scheduled.
  453. * Caller should take care of locking.
  454. */
  455. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  456. {
  457. struct dwc3 *dwc = dep->dwc;
  458. u32 reg;
  459. dwc3_remove_requests(dwc, dep);
  460. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  461. reg &= ~DWC3_DALEPENA_EP(dep->number);
  462. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  463. dep->stream_capable = false;
  464. dep->endpoint.desc = NULL;
  465. dep->comp_desc = NULL;
  466. dep->type = 0;
  467. dep->flags = 0;
  468. return 0;
  469. }
  470. /* -------------------------------------------------------------------------- */
  471. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  472. const struct usb_endpoint_descriptor *desc)
  473. {
  474. return -EINVAL;
  475. }
  476. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  477. {
  478. return -EINVAL;
  479. }
  480. /* -------------------------------------------------------------------------- */
  481. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  482. const struct usb_endpoint_descriptor *desc)
  483. {
  484. struct dwc3_ep *dep;
  485. struct dwc3 *dwc;
  486. unsigned long flags;
  487. int ret;
  488. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  489. pr_debug("dwc3: invalid parameters\n");
  490. return -EINVAL;
  491. }
  492. if (!desc->wMaxPacketSize) {
  493. pr_debug("dwc3: missing wMaxPacketSize\n");
  494. return -EINVAL;
  495. }
  496. dep = to_dwc3_ep(ep);
  497. dwc = dep->dwc;
  498. switch (usb_endpoint_type(desc)) {
  499. case USB_ENDPOINT_XFER_CONTROL:
  500. strlcat(dep->name, "-control", sizeof(dep->name));
  501. break;
  502. case USB_ENDPOINT_XFER_ISOC:
  503. strlcat(dep->name, "-isoc", sizeof(dep->name));
  504. break;
  505. case USB_ENDPOINT_XFER_BULK:
  506. strlcat(dep->name, "-bulk", sizeof(dep->name));
  507. break;
  508. case USB_ENDPOINT_XFER_INT:
  509. strlcat(dep->name, "-int", sizeof(dep->name));
  510. break;
  511. default:
  512. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  513. }
  514. if (dep->flags & DWC3_EP_ENABLED) {
  515. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  516. dep->name);
  517. return 0;
  518. }
  519. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  520. spin_lock_irqsave(&dwc->lock, flags);
  521. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc);
  522. spin_unlock_irqrestore(&dwc->lock, flags);
  523. return ret;
  524. }
  525. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  526. {
  527. struct dwc3_ep *dep;
  528. struct dwc3 *dwc;
  529. unsigned long flags;
  530. int ret;
  531. if (!ep) {
  532. pr_debug("dwc3: invalid parameters\n");
  533. return -EINVAL;
  534. }
  535. dep = to_dwc3_ep(ep);
  536. dwc = dep->dwc;
  537. if (!(dep->flags & DWC3_EP_ENABLED)) {
  538. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  539. dep->name);
  540. return 0;
  541. }
  542. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  543. dep->number >> 1,
  544. (dep->number & 1) ? "in" : "out");
  545. spin_lock_irqsave(&dwc->lock, flags);
  546. ret = __dwc3_gadget_ep_disable(dep);
  547. spin_unlock_irqrestore(&dwc->lock, flags);
  548. return ret;
  549. }
  550. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  551. gfp_t gfp_flags)
  552. {
  553. struct dwc3_request *req;
  554. struct dwc3_ep *dep = to_dwc3_ep(ep);
  555. struct dwc3 *dwc = dep->dwc;
  556. req = kzalloc(sizeof(*req), gfp_flags);
  557. if (!req) {
  558. dev_err(dwc->dev, "not enough memory\n");
  559. return NULL;
  560. }
  561. req->epnum = dep->number;
  562. req->dep = dep;
  563. return &req->request;
  564. }
  565. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  566. struct usb_request *request)
  567. {
  568. struct dwc3_request *req = to_dwc3_request(request);
  569. kfree(req);
  570. }
  571. /**
  572. * dwc3_prepare_one_trb - setup one TRB from one request
  573. * @dep: endpoint for which this request is prepared
  574. * @req: dwc3_request pointer
  575. */
  576. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  577. struct dwc3_request *req, dma_addr_t dma,
  578. unsigned length, unsigned last, unsigned chain)
  579. {
  580. struct dwc3 *dwc = dep->dwc;
  581. struct dwc3_trb *trb;
  582. unsigned int cur_slot;
  583. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  584. dep->name, req, (unsigned long long) dma,
  585. length, last ? " last" : "",
  586. chain ? " chain" : "");
  587. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  588. cur_slot = dep->free_slot;
  589. dep->free_slot++;
  590. /* Skip the LINK-TRB on ISOC */
  591. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  592. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  593. return;
  594. if (!req->trb) {
  595. dwc3_gadget_move_request_queued(req);
  596. req->trb = trb;
  597. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  598. }
  599. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  600. trb->bpl = lower_32_bits(dma);
  601. trb->bph = upper_32_bits(dma);
  602. switch (usb_endpoint_type(dep->endpoint.desc)) {
  603. case USB_ENDPOINT_XFER_CONTROL:
  604. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  605. break;
  606. case USB_ENDPOINT_XFER_ISOC:
  607. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  608. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  609. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  610. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  611. break;
  612. case USB_ENDPOINT_XFER_BULK:
  613. case USB_ENDPOINT_XFER_INT:
  614. trb->ctrl = DWC3_TRBCTL_NORMAL;
  615. break;
  616. default:
  617. /*
  618. * This is only possible with faulty memory because we
  619. * checked it already :)
  620. */
  621. BUG();
  622. }
  623. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  624. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  625. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  626. } else {
  627. if (chain)
  628. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  629. if (last)
  630. trb->ctrl |= DWC3_TRB_CTRL_LST;
  631. }
  632. if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
  633. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  634. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  635. }
  636. /*
  637. * dwc3_prepare_trbs - setup TRBs from requests
  638. * @dep: endpoint for which requests are being prepared
  639. * @starting: true if the endpoint is idle and no requests are queued.
  640. *
  641. * The function goes through the requests list and sets up TRBs for the
  642. * transfers. The function returns once there are no more TRBs available or
  643. * it runs out of requests.
  644. */
  645. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  646. {
  647. struct dwc3_request *req, *n;
  648. u32 trbs_left;
  649. u32 max;
  650. unsigned int last_one = 0;
  651. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  652. /* the first request must not be queued */
  653. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  654. /* Can't wrap around on a non-isoc EP since there's no link TRB */
  655. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  656. max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
  657. if (trbs_left > max)
  658. trbs_left = max;
  659. }
  660. /*
  661. * If busy & slot are equal than it is either full or empty. If we are
  662. * starting to process requests then we are empty. Otherwise we are
  663. * full and don't do anything
  664. */
  665. if (!trbs_left) {
  666. if (!starting)
  667. return;
  668. trbs_left = DWC3_TRB_NUM;
  669. /*
  670. * In case we start from scratch, we queue the ISOC requests
  671. * starting from slot 1. This is done because we use ring
  672. * buffer and have no LST bit to stop us. Instead, we place
  673. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  674. * after the first request so we start at slot 1 and have
  675. * 7 requests proceed before we hit the first IOC.
  676. * Other transfer types don't use the ring buffer and are
  677. * processed from the first TRB until the last one. Since we
  678. * don't wrap around we have to start at the beginning.
  679. */
  680. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  681. dep->busy_slot = 1;
  682. dep->free_slot = 1;
  683. } else {
  684. dep->busy_slot = 0;
  685. dep->free_slot = 0;
  686. }
  687. }
  688. /* The last TRB is a link TRB, not used for xfer */
  689. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
  690. return;
  691. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  692. unsigned length;
  693. dma_addr_t dma;
  694. if (req->request.num_mapped_sgs > 0) {
  695. struct usb_request *request = &req->request;
  696. struct scatterlist *sg = request->sg;
  697. struct scatterlist *s;
  698. int i;
  699. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  700. unsigned chain = true;
  701. length = sg_dma_len(s);
  702. dma = sg_dma_address(s);
  703. if (i == (request->num_mapped_sgs - 1) ||
  704. sg_is_last(s)) {
  705. last_one = true;
  706. chain = false;
  707. }
  708. trbs_left--;
  709. if (!trbs_left)
  710. last_one = true;
  711. if (last_one)
  712. chain = false;
  713. dwc3_prepare_one_trb(dep, req, dma, length,
  714. last_one, chain);
  715. if (last_one)
  716. break;
  717. }
  718. } else {
  719. dma = req->request.dma;
  720. length = req->request.length;
  721. trbs_left--;
  722. if (!trbs_left)
  723. last_one = 1;
  724. /* Is this the last request? */
  725. if (list_is_last(&req->list, &dep->request_list))
  726. last_one = 1;
  727. dwc3_prepare_one_trb(dep, req, dma, length,
  728. last_one, false);
  729. if (last_one)
  730. break;
  731. }
  732. }
  733. }
  734. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  735. int start_new)
  736. {
  737. struct dwc3_gadget_ep_cmd_params params;
  738. struct dwc3_request *req;
  739. struct dwc3 *dwc = dep->dwc;
  740. int ret;
  741. u32 cmd;
  742. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  743. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  744. return -EBUSY;
  745. }
  746. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  747. /*
  748. * If we are getting here after a short-out-packet we don't enqueue any
  749. * new requests as we try to set the IOC bit only on the last request.
  750. */
  751. if (start_new) {
  752. if (list_empty(&dep->req_queued))
  753. dwc3_prepare_trbs(dep, start_new);
  754. /* req points to the first request which will be sent */
  755. req = next_request(&dep->req_queued);
  756. } else {
  757. dwc3_prepare_trbs(dep, start_new);
  758. /*
  759. * req points to the first request where HWO changed from 0 to 1
  760. */
  761. req = next_request(&dep->req_queued);
  762. }
  763. if (!req) {
  764. dep->flags |= DWC3_EP_PENDING_REQUEST;
  765. return 0;
  766. }
  767. memset(&params, 0, sizeof(params));
  768. params.param0 = upper_32_bits(req->trb_dma);
  769. params.param1 = lower_32_bits(req->trb_dma);
  770. if (start_new)
  771. cmd = DWC3_DEPCMD_STARTTRANSFER;
  772. else
  773. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  774. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  775. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  776. if (ret < 0) {
  777. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  778. /*
  779. * FIXME we need to iterate over the list of requests
  780. * here and stop, unmap, free and del each of the linked
  781. * requests instead of what we do now.
  782. */
  783. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  784. req->direction);
  785. list_del(&req->list);
  786. return ret;
  787. }
  788. dep->flags |= DWC3_EP_BUSY;
  789. if (start_new) {
  790. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  791. dep->number);
  792. WARN_ON_ONCE(!dep->res_trans_idx);
  793. }
  794. return 0;
  795. }
  796. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  797. {
  798. struct dwc3 *dwc = dep->dwc;
  799. int ret;
  800. req->request.actual = 0;
  801. req->request.status = -EINPROGRESS;
  802. req->direction = dep->direction;
  803. req->epnum = dep->number;
  804. /*
  805. * We only add to our list of requests now and
  806. * start consuming the list once we get XferNotReady
  807. * IRQ.
  808. *
  809. * That way, we avoid doing anything that we don't need
  810. * to do now and defer it until the point we receive a
  811. * particular token from the Host side.
  812. *
  813. * This will also avoid Host cancelling URBs due to too
  814. * many NAKs.
  815. */
  816. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  817. dep->direction);
  818. if (ret)
  819. return ret;
  820. list_add_tail(&req->list, &dep->request_list);
  821. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && (dep->flags & DWC3_EP_BUSY))
  822. dep->flags |= DWC3_EP_PENDING_REQUEST;
  823. /*
  824. * There are two special cases:
  825. *
  826. * 1. XferNotReady with empty list of requests. We need to kick the
  827. * transfer here in that situation, otherwise we will be NAKing
  828. * forever. If we get XferNotReady before gadget driver has a
  829. * chance to queue a request, we will ACK the IRQ but won't be
  830. * able to receive the data until the next request is queued.
  831. * The following code is handling exactly that.
  832. *
  833. * 2. XferInProgress on Isoc EP with an active transfer. We need to
  834. * kick the transfer here after queuing a request, otherwise the
  835. * core may not see the modified TRB(s).
  836. */
  837. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  838. int ret;
  839. int start_trans = 1;
  840. u8 trans_idx = dep->res_trans_idx;
  841. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  842. (dep->flags & DWC3_EP_BUSY)) {
  843. start_trans = 0;
  844. WARN_ON_ONCE(!trans_idx);
  845. } else {
  846. trans_idx = 0;
  847. }
  848. ret = __dwc3_gadget_kick_transfer(dep, trans_idx, start_trans);
  849. if (ret && ret != -EBUSY) {
  850. struct dwc3 *dwc = dep->dwc;
  851. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  852. dep->name);
  853. }
  854. };
  855. return 0;
  856. }
  857. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  858. gfp_t gfp_flags)
  859. {
  860. struct dwc3_request *req = to_dwc3_request(request);
  861. struct dwc3_ep *dep = to_dwc3_ep(ep);
  862. struct dwc3 *dwc = dep->dwc;
  863. unsigned long flags;
  864. int ret;
  865. if (!dep->endpoint.desc) {
  866. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  867. request, ep->name);
  868. return -ESHUTDOWN;
  869. }
  870. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  871. request, ep->name, request->length);
  872. spin_lock_irqsave(&dwc->lock, flags);
  873. ret = __dwc3_gadget_ep_queue(dep, req);
  874. spin_unlock_irqrestore(&dwc->lock, flags);
  875. return ret;
  876. }
  877. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  878. struct usb_request *request)
  879. {
  880. struct dwc3_request *req = to_dwc3_request(request);
  881. struct dwc3_request *r = NULL;
  882. struct dwc3_ep *dep = to_dwc3_ep(ep);
  883. struct dwc3 *dwc = dep->dwc;
  884. unsigned long flags;
  885. int ret = 0;
  886. spin_lock_irqsave(&dwc->lock, flags);
  887. list_for_each_entry(r, &dep->request_list, list) {
  888. if (r == req)
  889. break;
  890. }
  891. if (r != req) {
  892. list_for_each_entry(r, &dep->req_queued, list) {
  893. if (r == req)
  894. break;
  895. }
  896. if (r == req) {
  897. /* wait until it is processed */
  898. dwc3_stop_active_transfer(dwc, dep->number);
  899. goto out0;
  900. }
  901. dev_err(dwc->dev, "request %p was not queued to %s\n",
  902. request, ep->name);
  903. ret = -EINVAL;
  904. goto out0;
  905. }
  906. /* giveback the request */
  907. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  908. out0:
  909. spin_unlock_irqrestore(&dwc->lock, flags);
  910. return ret;
  911. }
  912. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  913. {
  914. struct dwc3_gadget_ep_cmd_params params;
  915. struct dwc3 *dwc = dep->dwc;
  916. int ret;
  917. memset(&params, 0x00, sizeof(params));
  918. if (value) {
  919. if (dep->number == 0 || dep->number == 1) {
  920. /*
  921. * Whenever EP0 is stalled, we will restart
  922. * the state machine, thus moving back to
  923. * Setup Phase
  924. */
  925. dwc->ep0state = EP0_SETUP_PHASE;
  926. }
  927. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  928. DWC3_DEPCMD_SETSTALL, &params);
  929. if (ret)
  930. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  931. value ? "set" : "clear",
  932. dep->name);
  933. else
  934. dep->flags |= DWC3_EP_STALL;
  935. } else {
  936. if (dep->flags & DWC3_EP_WEDGE)
  937. return 0;
  938. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  939. DWC3_DEPCMD_CLEARSTALL, &params);
  940. if (ret)
  941. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  942. value ? "set" : "clear",
  943. dep->name);
  944. else
  945. dep->flags &= ~DWC3_EP_STALL;
  946. }
  947. return ret;
  948. }
  949. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  950. {
  951. struct dwc3_ep *dep = to_dwc3_ep(ep);
  952. struct dwc3 *dwc = dep->dwc;
  953. unsigned long flags;
  954. int ret;
  955. spin_lock_irqsave(&dwc->lock, flags);
  956. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  957. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  958. ret = -EINVAL;
  959. goto out;
  960. }
  961. ret = __dwc3_gadget_ep_set_halt(dep, value);
  962. out:
  963. spin_unlock_irqrestore(&dwc->lock, flags);
  964. return ret;
  965. }
  966. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  967. {
  968. struct dwc3_ep *dep = to_dwc3_ep(ep);
  969. struct dwc3 *dwc = dep->dwc;
  970. unsigned long flags;
  971. spin_lock_irqsave(&dwc->lock, flags);
  972. dep->flags |= DWC3_EP_WEDGE;
  973. spin_unlock_irqrestore(&dwc->lock, flags);
  974. return dwc3_gadget_ep_set_halt(ep, 1);
  975. }
  976. /* -------------------------------------------------------------------------- */
  977. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  978. .bLength = USB_DT_ENDPOINT_SIZE,
  979. .bDescriptorType = USB_DT_ENDPOINT,
  980. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  981. };
  982. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  983. .enable = dwc3_gadget_ep0_enable,
  984. .disable = dwc3_gadget_ep0_disable,
  985. .alloc_request = dwc3_gadget_ep_alloc_request,
  986. .free_request = dwc3_gadget_ep_free_request,
  987. .queue = dwc3_gadget_ep0_queue,
  988. .dequeue = dwc3_gadget_ep_dequeue,
  989. .set_halt = dwc3_gadget_ep_set_halt,
  990. .set_wedge = dwc3_gadget_ep_set_wedge,
  991. };
  992. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  993. .enable = dwc3_gadget_ep_enable,
  994. .disable = dwc3_gadget_ep_disable,
  995. .alloc_request = dwc3_gadget_ep_alloc_request,
  996. .free_request = dwc3_gadget_ep_free_request,
  997. .queue = dwc3_gadget_ep_queue,
  998. .dequeue = dwc3_gadget_ep_dequeue,
  999. .set_halt = dwc3_gadget_ep_set_halt,
  1000. .set_wedge = dwc3_gadget_ep_set_wedge,
  1001. };
  1002. /* -------------------------------------------------------------------------- */
  1003. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  1004. {
  1005. struct dwc3 *dwc = gadget_to_dwc(g);
  1006. u32 reg;
  1007. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1008. return DWC3_DSTS_SOFFN(reg);
  1009. }
  1010. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1011. {
  1012. struct dwc3 *dwc = gadget_to_dwc(g);
  1013. unsigned long timeout;
  1014. unsigned long flags;
  1015. u32 reg;
  1016. int ret = 0;
  1017. u8 link_state;
  1018. u8 speed;
  1019. spin_lock_irqsave(&dwc->lock, flags);
  1020. /*
  1021. * According to the Databook Remote wakeup request should
  1022. * be issued only when the device is in early suspend state.
  1023. *
  1024. * We can check that via USB Link State bits in DSTS register.
  1025. */
  1026. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1027. speed = reg & DWC3_DSTS_CONNECTSPD;
  1028. if (speed == DWC3_DSTS_SUPERSPEED) {
  1029. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  1030. ret = -EINVAL;
  1031. goto out;
  1032. }
  1033. link_state = DWC3_DSTS_USBLNKST(reg);
  1034. switch (link_state) {
  1035. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1036. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1037. break;
  1038. default:
  1039. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  1040. link_state);
  1041. ret = -EINVAL;
  1042. goto out;
  1043. }
  1044. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1045. if (ret < 0) {
  1046. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1047. goto out;
  1048. }
  1049. /* write zeroes to Link Change Request */
  1050. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1051. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1052. /* poll until Link State changes to ON */
  1053. timeout = jiffies + msecs_to_jiffies(100);
  1054. while (!time_after(jiffies, timeout)) {
  1055. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1056. /* in HS, means ON */
  1057. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1058. break;
  1059. }
  1060. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1061. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1062. ret = -EINVAL;
  1063. }
  1064. out:
  1065. spin_unlock_irqrestore(&dwc->lock, flags);
  1066. return ret;
  1067. }
  1068. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1069. int is_selfpowered)
  1070. {
  1071. struct dwc3 *dwc = gadget_to_dwc(g);
  1072. unsigned long flags;
  1073. spin_lock_irqsave(&dwc->lock, flags);
  1074. dwc->is_selfpowered = !!is_selfpowered;
  1075. spin_unlock_irqrestore(&dwc->lock, flags);
  1076. return 0;
  1077. }
  1078. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  1079. {
  1080. u32 reg;
  1081. u32 timeout = 500;
  1082. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1083. if (is_on) {
  1084. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1085. reg |= (DWC3_DCTL_RUN_STOP
  1086. | DWC3_DCTL_TRGTULST_RX_DET);
  1087. } else {
  1088. reg &= ~DWC3_DCTL_RUN_STOP;
  1089. }
  1090. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1091. do {
  1092. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1093. if (is_on) {
  1094. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1095. break;
  1096. } else {
  1097. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1098. break;
  1099. }
  1100. timeout--;
  1101. if (!timeout)
  1102. break;
  1103. udelay(1);
  1104. } while (1);
  1105. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  1106. dwc->gadget_driver
  1107. ? dwc->gadget_driver->function : "no-function",
  1108. is_on ? "connect" : "disconnect");
  1109. }
  1110. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1111. {
  1112. struct dwc3 *dwc = gadget_to_dwc(g);
  1113. unsigned long flags;
  1114. is_on = !!is_on;
  1115. spin_lock_irqsave(&dwc->lock, flags);
  1116. dwc3_gadget_run_stop(dwc, is_on);
  1117. spin_unlock_irqrestore(&dwc->lock, flags);
  1118. return 0;
  1119. }
  1120. static int dwc3_gadget_start(struct usb_gadget *g,
  1121. struct usb_gadget_driver *driver)
  1122. {
  1123. struct dwc3 *dwc = gadget_to_dwc(g);
  1124. struct dwc3_ep *dep;
  1125. unsigned long flags;
  1126. int ret = 0;
  1127. u32 reg;
  1128. spin_lock_irqsave(&dwc->lock, flags);
  1129. if (dwc->gadget_driver) {
  1130. dev_err(dwc->dev, "%s is already bound to %s\n",
  1131. dwc->gadget.name,
  1132. dwc->gadget_driver->driver.name);
  1133. ret = -EBUSY;
  1134. goto err0;
  1135. }
  1136. dwc->gadget_driver = driver;
  1137. dwc->gadget.dev.driver = &driver->driver;
  1138. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1139. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1140. /**
  1141. * WORKAROUND: DWC3 revision < 2.20a have an issue
  1142. * which would cause metastability state on Run/Stop
  1143. * bit if we try to force the IP to USB2-only mode.
  1144. *
  1145. * Because of that, we cannot configure the IP to any
  1146. * speed other than the SuperSpeed
  1147. *
  1148. * Refers to:
  1149. *
  1150. * STAR#9000525659: Clock Domain Crossing on DCTL in
  1151. * USB 2.0 Mode
  1152. */
  1153. if (dwc->revision < DWC3_REVISION_220A)
  1154. reg |= DWC3_DCFG_SUPERSPEED;
  1155. else
  1156. reg |= dwc->maximum_speed;
  1157. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1158. dwc->start_config_issued = false;
  1159. /* Start with SuperSpeed Default */
  1160. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1161. dep = dwc->eps[0];
  1162. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1163. if (ret) {
  1164. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1165. goto err0;
  1166. }
  1167. dep = dwc->eps[1];
  1168. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1169. if (ret) {
  1170. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1171. goto err1;
  1172. }
  1173. /* begin to receive SETUP packets */
  1174. dwc->ep0state = EP0_SETUP_PHASE;
  1175. dwc3_ep0_out_start(dwc);
  1176. spin_unlock_irqrestore(&dwc->lock, flags);
  1177. return 0;
  1178. err1:
  1179. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1180. err0:
  1181. spin_unlock_irqrestore(&dwc->lock, flags);
  1182. return ret;
  1183. }
  1184. static int dwc3_gadget_stop(struct usb_gadget *g,
  1185. struct usb_gadget_driver *driver)
  1186. {
  1187. struct dwc3 *dwc = gadget_to_dwc(g);
  1188. unsigned long flags;
  1189. spin_lock_irqsave(&dwc->lock, flags);
  1190. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1191. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1192. dwc->gadget_driver = NULL;
  1193. dwc->gadget.dev.driver = NULL;
  1194. spin_unlock_irqrestore(&dwc->lock, flags);
  1195. return 0;
  1196. }
  1197. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1198. .get_frame = dwc3_gadget_get_frame,
  1199. .wakeup = dwc3_gadget_wakeup,
  1200. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1201. .pullup = dwc3_gadget_pullup,
  1202. .udc_start = dwc3_gadget_start,
  1203. .udc_stop = dwc3_gadget_stop,
  1204. };
  1205. /* -------------------------------------------------------------------------- */
  1206. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1207. {
  1208. struct dwc3_ep *dep;
  1209. u8 epnum;
  1210. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1211. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1212. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1213. if (!dep) {
  1214. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1215. epnum);
  1216. return -ENOMEM;
  1217. }
  1218. dep->dwc = dwc;
  1219. dep->number = epnum;
  1220. dwc->eps[epnum] = dep;
  1221. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1222. (epnum & 1) ? "in" : "out");
  1223. dep->endpoint.name = dep->name;
  1224. dep->direction = (epnum & 1);
  1225. if (epnum == 0 || epnum == 1) {
  1226. dep->endpoint.maxpacket = 512;
  1227. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1228. if (!epnum)
  1229. dwc->gadget.ep0 = &dep->endpoint;
  1230. } else {
  1231. int ret;
  1232. dep->endpoint.maxpacket = 1024;
  1233. dep->endpoint.max_streams = 15;
  1234. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1235. list_add_tail(&dep->endpoint.ep_list,
  1236. &dwc->gadget.ep_list);
  1237. ret = dwc3_alloc_trb_pool(dep);
  1238. if (ret)
  1239. return ret;
  1240. }
  1241. INIT_LIST_HEAD(&dep->request_list);
  1242. INIT_LIST_HEAD(&dep->req_queued);
  1243. }
  1244. return 0;
  1245. }
  1246. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1247. {
  1248. struct dwc3_ep *dep;
  1249. u8 epnum;
  1250. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1251. dep = dwc->eps[epnum];
  1252. dwc3_free_trb_pool(dep);
  1253. if (epnum != 0 && epnum != 1)
  1254. list_del(&dep->endpoint.ep_list);
  1255. kfree(dep);
  1256. }
  1257. }
  1258. static void dwc3_gadget_release(struct device *dev)
  1259. {
  1260. dev_dbg(dev, "%s\n", __func__);
  1261. }
  1262. /* -------------------------------------------------------------------------- */
  1263. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1264. const struct dwc3_event_depevt *event, int status)
  1265. {
  1266. struct dwc3_request *req;
  1267. struct dwc3_trb *trb;
  1268. unsigned int count;
  1269. unsigned int s_pkt = 0;
  1270. do {
  1271. req = next_request(&dep->req_queued);
  1272. if (!req) {
  1273. WARN_ON_ONCE(1);
  1274. return 1;
  1275. }
  1276. trb = req->trb;
  1277. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1278. /*
  1279. * We continue despite the error. There is not much we
  1280. * can do. If we don't clean it up we loop forever. If
  1281. * we skip the TRB then it gets overwritten after a
  1282. * while since we use them in a ring buffer. A BUG()
  1283. * would help. Lets hope that if this occurs, someone
  1284. * fixes the root cause instead of looking away :)
  1285. */
  1286. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1287. dep->name, req->trb);
  1288. count = trb->size & DWC3_TRB_SIZE_MASK;
  1289. if (dep->direction) {
  1290. if (count) {
  1291. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1292. dep->name);
  1293. status = -ECONNRESET;
  1294. }
  1295. } else {
  1296. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1297. s_pkt = 1;
  1298. }
  1299. /*
  1300. * We assume here we will always receive the entire data block
  1301. * which we should receive. Meaning, if we program RX to
  1302. * receive 4K but we receive only 2K, we assume that's all we
  1303. * should receive and we simply bounce the request back to the
  1304. * gadget driver for further processing.
  1305. */
  1306. req->request.actual += req->request.length - count;
  1307. dwc3_gadget_giveback(dep, req, status);
  1308. if (s_pkt)
  1309. break;
  1310. if ((event->status & DEPEVT_STATUS_LST) &&
  1311. (trb->ctrl & DWC3_TRB_CTRL_LST))
  1312. break;
  1313. if ((event->status & DEPEVT_STATUS_IOC) &&
  1314. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1315. break;
  1316. } while (1);
  1317. if ((event->status & DEPEVT_STATUS_IOC) &&
  1318. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1319. return 0;
  1320. return 1;
  1321. }
  1322. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1323. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1324. int start_new)
  1325. {
  1326. unsigned status = 0;
  1327. int clean_busy;
  1328. if (event->status & DEPEVT_STATUS_BUSERR)
  1329. status = -ECONNRESET;
  1330. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1331. if (clean_busy)
  1332. dep->flags &= ~DWC3_EP_BUSY;
  1333. /*
  1334. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1335. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1336. */
  1337. if (dwc->revision < DWC3_REVISION_183A) {
  1338. u32 reg;
  1339. int i;
  1340. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1341. struct dwc3_ep *dep = dwc->eps[i];
  1342. if (!(dep->flags & DWC3_EP_ENABLED))
  1343. continue;
  1344. if (!list_empty(&dep->req_queued))
  1345. return;
  1346. }
  1347. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1348. reg |= dwc->u1u2;
  1349. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1350. dwc->u1u2 = 0;
  1351. }
  1352. }
  1353. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1354. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1355. {
  1356. u32 uf, mask;
  1357. if (list_empty(&dep->request_list)) {
  1358. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1359. dep->name);
  1360. return;
  1361. }
  1362. mask = ~(dep->interval - 1);
  1363. uf = event->parameters & mask;
  1364. /* 4 micro frames in the future */
  1365. uf += dep->interval * 4;
  1366. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1367. }
  1368. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1369. const struct dwc3_event_depevt *event)
  1370. {
  1371. struct dwc3 *dwc = dep->dwc;
  1372. struct dwc3_event_depevt mod_ev = *event;
  1373. /*
  1374. * We were asked to remove one request. It is possible that this
  1375. * request and a few others were started together and have the same
  1376. * transfer index. Since we stopped the complete endpoint we don't
  1377. * know how many requests were already completed (and not yet)
  1378. * reported and how could be done (later). We purge them all until
  1379. * the end of the list.
  1380. */
  1381. mod_ev.status = DEPEVT_STATUS_LST;
  1382. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1383. dep->flags &= ~DWC3_EP_BUSY;
  1384. /* pending requests are ignored and are queued on XferNotReady */
  1385. }
  1386. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1387. const struct dwc3_event_depevt *event)
  1388. {
  1389. u32 param = event->parameters;
  1390. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1391. switch (cmd_type) {
  1392. case DWC3_DEPCMD_ENDTRANSFER:
  1393. dwc3_process_ep_cmd_complete(dep, event);
  1394. break;
  1395. case DWC3_DEPCMD_STARTTRANSFER:
  1396. dep->res_trans_idx = param & 0x7f;
  1397. break;
  1398. default:
  1399. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1400. __func__, cmd_type);
  1401. break;
  1402. };
  1403. }
  1404. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1405. const struct dwc3_event_depevt *event)
  1406. {
  1407. struct dwc3_ep *dep;
  1408. u8 epnum = event->endpoint_number;
  1409. dep = dwc->eps[epnum];
  1410. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1411. dwc3_ep_event_string(event->endpoint_event));
  1412. if (epnum == 0 || epnum == 1) {
  1413. dwc3_ep0_interrupt(dwc, event);
  1414. return;
  1415. }
  1416. switch (event->endpoint_event) {
  1417. case DWC3_DEPEVT_XFERCOMPLETE:
  1418. dep->res_trans_idx = 0;
  1419. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1420. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1421. dep->name);
  1422. return;
  1423. }
  1424. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1425. break;
  1426. case DWC3_DEPEVT_XFERINPROGRESS:
  1427. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1428. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1429. dep->name);
  1430. return;
  1431. }
  1432. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1433. break;
  1434. case DWC3_DEPEVT_XFERNOTREADY:
  1435. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1436. dwc3_gadget_start_isoc(dwc, dep, event);
  1437. } else {
  1438. int ret;
  1439. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1440. dep->name, event->status &
  1441. DEPEVT_STATUS_TRANSFER_ACTIVE
  1442. ? "Transfer Active"
  1443. : "Transfer Not Active");
  1444. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1445. if (!ret || ret == -EBUSY)
  1446. return;
  1447. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1448. dep->name);
  1449. }
  1450. break;
  1451. case DWC3_DEPEVT_STREAMEVT:
  1452. if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
  1453. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1454. dep->name);
  1455. return;
  1456. }
  1457. switch (event->status) {
  1458. case DEPEVT_STREAMEVT_FOUND:
  1459. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1460. event->parameters);
  1461. break;
  1462. case DEPEVT_STREAMEVT_NOTFOUND:
  1463. /* FALLTHROUGH */
  1464. default:
  1465. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1466. }
  1467. break;
  1468. case DWC3_DEPEVT_RXTXFIFOEVT:
  1469. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1470. break;
  1471. case DWC3_DEPEVT_EPCMDCMPLT:
  1472. dwc3_ep_cmd_compl(dep, event);
  1473. break;
  1474. }
  1475. }
  1476. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1477. {
  1478. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1479. spin_unlock(&dwc->lock);
  1480. dwc->gadget_driver->disconnect(&dwc->gadget);
  1481. spin_lock(&dwc->lock);
  1482. }
  1483. }
  1484. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1485. {
  1486. struct dwc3_ep *dep;
  1487. struct dwc3_gadget_ep_cmd_params params;
  1488. u32 cmd;
  1489. int ret;
  1490. dep = dwc->eps[epnum];
  1491. WARN_ON(!dep->res_trans_idx);
  1492. if (dep->res_trans_idx) {
  1493. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1494. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1495. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1496. memset(&params, 0, sizeof(params));
  1497. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1498. WARN_ON_ONCE(ret);
  1499. dep->res_trans_idx = 0;
  1500. }
  1501. }
  1502. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1503. {
  1504. u32 epnum;
  1505. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1506. struct dwc3_ep *dep;
  1507. dep = dwc->eps[epnum];
  1508. if (!(dep->flags & DWC3_EP_ENABLED))
  1509. continue;
  1510. dwc3_remove_requests(dwc, dep);
  1511. }
  1512. }
  1513. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1514. {
  1515. u32 epnum;
  1516. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1517. struct dwc3_ep *dep;
  1518. struct dwc3_gadget_ep_cmd_params params;
  1519. int ret;
  1520. dep = dwc->eps[epnum];
  1521. if (!(dep->flags & DWC3_EP_STALL))
  1522. continue;
  1523. dep->flags &= ~DWC3_EP_STALL;
  1524. memset(&params, 0, sizeof(params));
  1525. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1526. DWC3_DEPCMD_CLEARSTALL, &params);
  1527. WARN_ON_ONCE(ret);
  1528. }
  1529. }
  1530. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1531. {
  1532. dev_vdbg(dwc->dev, "%s\n", __func__);
  1533. #if 0
  1534. XXX
  1535. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1536. enable it before we can disable it.
  1537. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1538. reg &= ~DWC3_DCTL_INITU1ENA;
  1539. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1540. reg &= ~DWC3_DCTL_INITU2ENA;
  1541. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1542. #endif
  1543. dwc3_stop_active_transfers(dwc);
  1544. dwc3_disconnect_gadget(dwc);
  1545. dwc->start_config_issued = false;
  1546. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1547. dwc->setup_packet_pending = false;
  1548. }
  1549. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1550. {
  1551. u32 reg;
  1552. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1553. if (on)
  1554. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1555. else
  1556. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1557. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1558. }
  1559. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1560. {
  1561. u32 reg;
  1562. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1563. if (on)
  1564. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1565. else
  1566. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1567. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1568. }
  1569. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1570. {
  1571. u32 reg;
  1572. dev_vdbg(dwc->dev, "%s\n", __func__);
  1573. /*
  1574. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1575. * would cause a missing Disconnect Event if there's a
  1576. * pending Setup Packet in the FIFO.
  1577. *
  1578. * There's no suggested workaround on the official Bug
  1579. * report, which states that "unless the driver/application
  1580. * is doing any special handling of a disconnect event,
  1581. * there is no functional issue".
  1582. *
  1583. * Unfortunately, it turns out that we _do_ some special
  1584. * handling of a disconnect event, namely complete all
  1585. * pending transfers, notify gadget driver of the
  1586. * disconnection, and so on.
  1587. *
  1588. * Our suggested workaround is to follow the Disconnect
  1589. * Event steps here, instead, based on a setup_packet_pending
  1590. * flag. Such flag gets set whenever we have a XferNotReady
  1591. * event on EP0 and gets cleared on XferComplete for the
  1592. * same endpoint.
  1593. *
  1594. * Refers to:
  1595. *
  1596. * STAR#9000466709: RTL: Device : Disconnect event not
  1597. * generated if setup packet pending in FIFO
  1598. */
  1599. if (dwc->revision < DWC3_REVISION_188A) {
  1600. if (dwc->setup_packet_pending)
  1601. dwc3_gadget_disconnect_interrupt(dwc);
  1602. }
  1603. /* after reset -> Default State */
  1604. dwc->dev_state = DWC3_DEFAULT_STATE;
  1605. /* Enable PHYs */
  1606. dwc3_gadget_usb2_phy_power(dwc, true);
  1607. dwc3_gadget_usb3_phy_power(dwc, true);
  1608. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1609. dwc3_disconnect_gadget(dwc);
  1610. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1611. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1612. reg &= ~(DWC3_DCTL_INITU1ENA | DWC3_DCTL_INITU2ENA);
  1613. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1614. dwc->test_mode = false;
  1615. dwc3_stop_active_transfers(dwc);
  1616. dwc3_clear_stall_all_ep(dwc);
  1617. dwc->start_config_issued = false;
  1618. /* Reset device address to zero */
  1619. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1620. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1621. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1622. }
  1623. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1624. {
  1625. u32 reg;
  1626. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1627. /*
  1628. * We change the clock only at SS but I dunno why I would want to do
  1629. * this. Maybe it becomes part of the power saving plan.
  1630. */
  1631. if (speed != DWC3_DSTS_SUPERSPEED)
  1632. return;
  1633. /*
  1634. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1635. * each time on Connect Done.
  1636. */
  1637. if (!usb30_clock)
  1638. return;
  1639. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1640. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1641. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1642. }
  1643. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1644. {
  1645. switch (speed) {
  1646. case USB_SPEED_SUPER:
  1647. dwc3_gadget_usb2_phy_power(dwc, false);
  1648. break;
  1649. case USB_SPEED_HIGH:
  1650. case USB_SPEED_FULL:
  1651. case USB_SPEED_LOW:
  1652. dwc3_gadget_usb3_phy_power(dwc, false);
  1653. break;
  1654. }
  1655. }
  1656. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1657. {
  1658. struct dwc3_gadget_ep_cmd_params params;
  1659. struct dwc3_ep *dep;
  1660. int ret;
  1661. u32 reg;
  1662. u8 speed;
  1663. dev_vdbg(dwc->dev, "%s\n", __func__);
  1664. memset(&params, 0x00, sizeof(params));
  1665. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1666. speed = reg & DWC3_DSTS_CONNECTSPD;
  1667. dwc->speed = speed;
  1668. dwc3_update_ram_clk_sel(dwc, speed);
  1669. switch (speed) {
  1670. case DWC3_DCFG_SUPERSPEED:
  1671. /*
  1672. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1673. * would cause a missing USB3 Reset event.
  1674. *
  1675. * In such situations, we should force a USB3 Reset
  1676. * event by calling our dwc3_gadget_reset_interrupt()
  1677. * routine.
  1678. *
  1679. * Refers to:
  1680. *
  1681. * STAR#9000483510: RTL: SS : USB3 reset event may
  1682. * not be generated always when the link enters poll
  1683. */
  1684. if (dwc->revision < DWC3_REVISION_190A)
  1685. dwc3_gadget_reset_interrupt(dwc);
  1686. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1687. dwc->gadget.ep0->maxpacket = 512;
  1688. dwc->gadget.speed = USB_SPEED_SUPER;
  1689. break;
  1690. case DWC3_DCFG_HIGHSPEED:
  1691. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1692. dwc->gadget.ep0->maxpacket = 64;
  1693. dwc->gadget.speed = USB_SPEED_HIGH;
  1694. break;
  1695. case DWC3_DCFG_FULLSPEED2:
  1696. case DWC3_DCFG_FULLSPEED1:
  1697. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1698. dwc->gadget.ep0->maxpacket = 64;
  1699. dwc->gadget.speed = USB_SPEED_FULL;
  1700. break;
  1701. case DWC3_DCFG_LOWSPEED:
  1702. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1703. dwc->gadget.ep0->maxpacket = 8;
  1704. dwc->gadget.speed = USB_SPEED_LOW;
  1705. break;
  1706. }
  1707. /* Disable unneded PHY */
  1708. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1709. dep = dwc->eps[0];
  1710. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1711. if (ret) {
  1712. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1713. return;
  1714. }
  1715. dep = dwc->eps[1];
  1716. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1717. if (ret) {
  1718. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1719. return;
  1720. }
  1721. /*
  1722. * Configure PHY via GUSB3PIPECTLn if required.
  1723. *
  1724. * Update GTXFIFOSIZn
  1725. *
  1726. * In both cases reset values should be sufficient.
  1727. */
  1728. }
  1729. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1730. {
  1731. dev_vdbg(dwc->dev, "%s\n", __func__);
  1732. /*
  1733. * TODO take core out of low power mode when that's
  1734. * implemented.
  1735. */
  1736. dwc->gadget_driver->resume(&dwc->gadget);
  1737. }
  1738. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1739. unsigned int evtinfo)
  1740. {
  1741. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1742. /*
  1743. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1744. * on the link partner, the USB session might do multiple entry/exit
  1745. * of low power states before a transfer takes place.
  1746. *
  1747. * Due to this problem, we might experience lower throughput. The
  1748. * suggested workaround is to disable DCTL[12:9] bits if we're
  1749. * transitioning from U1/U2 to U0 and enable those bits again
  1750. * after a transfer completes and there are no pending transfers
  1751. * on any of the enabled endpoints.
  1752. *
  1753. * This is the first half of that workaround.
  1754. *
  1755. * Refers to:
  1756. *
  1757. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1758. * core send LGO_Ux entering U0
  1759. */
  1760. if (dwc->revision < DWC3_REVISION_183A) {
  1761. if (next == DWC3_LINK_STATE_U0) {
  1762. u32 u1u2;
  1763. u32 reg;
  1764. switch (dwc->link_state) {
  1765. case DWC3_LINK_STATE_U1:
  1766. case DWC3_LINK_STATE_U2:
  1767. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1768. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1769. | DWC3_DCTL_ACCEPTU2ENA
  1770. | DWC3_DCTL_INITU1ENA
  1771. | DWC3_DCTL_ACCEPTU1ENA);
  1772. if (!dwc->u1u2)
  1773. dwc->u1u2 = reg & u1u2;
  1774. reg &= ~u1u2;
  1775. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1776. break;
  1777. default:
  1778. /* do nothing */
  1779. break;
  1780. }
  1781. }
  1782. }
  1783. dwc->link_state = next;
  1784. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1785. }
  1786. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1787. const struct dwc3_event_devt *event)
  1788. {
  1789. switch (event->type) {
  1790. case DWC3_DEVICE_EVENT_DISCONNECT:
  1791. dwc3_gadget_disconnect_interrupt(dwc);
  1792. break;
  1793. case DWC3_DEVICE_EVENT_RESET:
  1794. dwc3_gadget_reset_interrupt(dwc);
  1795. break;
  1796. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1797. dwc3_gadget_conndone_interrupt(dwc);
  1798. break;
  1799. case DWC3_DEVICE_EVENT_WAKEUP:
  1800. dwc3_gadget_wakeup_interrupt(dwc);
  1801. break;
  1802. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1803. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1804. break;
  1805. case DWC3_DEVICE_EVENT_EOPF:
  1806. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1807. break;
  1808. case DWC3_DEVICE_EVENT_SOF:
  1809. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1810. break;
  1811. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1812. dev_vdbg(dwc->dev, "Erratic Error\n");
  1813. break;
  1814. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1815. dev_vdbg(dwc->dev, "Command Complete\n");
  1816. break;
  1817. case DWC3_DEVICE_EVENT_OVERFLOW:
  1818. dev_vdbg(dwc->dev, "Overflow\n");
  1819. break;
  1820. default:
  1821. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1822. }
  1823. }
  1824. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1825. const union dwc3_event *event)
  1826. {
  1827. /* Endpoint IRQ, handle it and return early */
  1828. if (event->type.is_devspec == 0) {
  1829. /* depevt */
  1830. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1831. }
  1832. switch (event->type.type) {
  1833. case DWC3_EVENT_TYPE_DEV:
  1834. dwc3_gadget_interrupt(dwc, &event->devt);
  1835. break;
  1836. /* REVISIT what to do with Carkit and I2C events ? */
  1837. default:
  1838. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1839. }
  1840. }
  1841. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1842. {
  1843. struct dwc3_event_buffer *evt;
  1844. int left;
  1845. u32 count;
  1846. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1847. count &= DWC3_GEVNTCOUNT_MASK;
  1848. if (!count)
  1849. return IRQ_NONE;
  1850. evt = dwc->ev_buffs[buf];
  1851. left = count;
  1852. while (left > 0) {
  1853. union dwc3_event event;
  1854. event.raw = *(u32 *) (evt->buf + evt->lpos);
  1855. dwc3_process_event_entry(dwc, &event);
  1856. /*
  1857. * XXX we wrap around correctly to the next entry as almost all
  1858. * entries are 4 bytes in size. There is one entry which has 12
  1859. * bytes which is a regular entry followed by 8 bytes data. ATM
  1860. * I don't know how things are organized if were get next to the
  1861. * a boundary so I worry about that once we try to handle that.
  1862. */
  1863. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1864. left -= 4;
  1865. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1866. }
  1867. return IRQ_HANDLED;
  1868. }
  1869. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1870. {
  1871. struct dwc3 *dwc = _dwc;
  1872. int i;
  1873. irqreturn_t ret = IRQ_NONE;
  1874. spin_lock(&dwc->lock);
  1875. for (i = 0; i < dwc->num_event_buffers; i++) {
  1876. irqreturn_t status;
  1877. status = dwc3_process_event_buf(dwc, i);
  1878. if (status == IRQ_HANDLED)
  1879. ret = status;
  1880. }
  1881. spin_unlock(&dwc->lock);
  1882. return ret;
  1883. }
  1884. /**
  1885. * dwc3_gadget_init - Initializes gadget related registers
  1886. * @dwc: pointer to our controller context structure
  1887. *
  1888. * Returns 0 on success otherwise negative errno.
  1889. */
  1890. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1891. {
  1892. u32 reg;
  1893. int ret;
  1894. int irq;
  1895. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1896. &dwc->ctrl_req_addr, GFP_KERNEL);
  1897. if (!dwc->ctrl_req) {
  1898. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1899. ret = -ENOMEM;
  1900. goto err0;
  1901. }
  1902. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1903. &dwc->ep0_trb_addr, GFP_KERNEL);
  1904. if (!dwc->ep0_trb) {
  1905. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1906. ret = -ENOMEM;
  1907. goto err1;
  1908. }
  1909. dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
  1910. if (!dwc->setup_buf) {
  1911. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1912. ret = -ENOMEM;
  1913. goto err2;
  1914. }
  1915. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1916. DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
  1917. GFP_KERNEL);
  1918. if (!dwc->ep0_bounce) {
  1919. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1920. ret = -ENOMEM;
  1921. goto err3;
  1922. }
  1923. dev_set_name(&dwc->gadget.dev, "gadget");
  1924. dwc->gadget.ops = &dwc3_gadget_ops;
  1925. dwc->gadget.max_speed = USB_SPEED_SUPER;
  1926. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1927. dwc->gadget.dev.parent = dwc->dev;
  1928. dwc->gadget.sg_supported = true;
  1929. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1930. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1931. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1932. dwc->gadget.dev.release = dwc3_gadget_release;
  1933. dwc->gadget.name = "dwc3-gadget";
  1934. /*
  1935. * REVISIT: Here we should clear all pending IRQs to be
  1936. * sure we're starting from a well known location.
  1937. */
  1938. ret = dwc3_gadget_init_endpoints(dwc);
  1939. if (ret)
  1940. goto err4;
  1941. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1942. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1943. "dwc3", dwc);
  1944. if (ret) {
  1945. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1946. irq, ret);
  1947. goto err5;
  1948. }
  1949. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1950. reg |= DWC3_DCFG_LPM_CAP;
  1951. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1952. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1953. reg |= DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA;
  1954. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1955. /* Enable all but Start and End of Frame IRQs */
  1956. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1957. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1958. DWC3_DEVTEN_CMDCMPLTEN |
  1959. DWC3_DEVTEN_ERRTICERREN |
  1960. DWC3_DEVTEN_WKUPEVTEN |
  1961. DWC3_DEVTEN_ULSTCNGEN |
  1962. DWC3_DEVTEN_CONNECTDONEEN |
  1963. DWC3_DEVTEN_USBRSTEN |
  1964. DWC3_DEVTEN_DISCONNEVTEN);
  1965. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1966. ret = device_register(&dwc->gadget.dev);
  1967. if (ret) {
  1968. dev_err(dwc->dev, "failed to register gadget device\n");
  1969. put_device(&dwc->gadget.dev);
  1970. goto err6;
  1971. }
  1972. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1973. if (ret) {
  1974. dev_err(dwc->dev, "failed to register udc\n");
  1975. goto err7;
  1976. }
  1977. return 0;
  1978. err7:
  1979. device_unregister(&dwc->gadget.dev);
  1980. err6:
  1981. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1982. free_irq(irq, dwc);
  1983. err5:
  1984. dwc3_gadget_free_endpoints(dwc);
  1985. err4:
  1986. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  1987. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  1988. err3:
  1989. kfree(dwc->setup_buf);
  1990. err2:
  1991. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1992. dwc->ep0_trb, dwc->ep0_trb_addr);
  1993. err1:
  1994. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1995. dwc->ctrl_req, dwc->ctrl_req_addr);
  1996. err0:
  1997. return ret;
  1998. }
  1999. void dwc3_gadget_exit(struct dwc3 *dwc)
  2000. {
  2001. int irq;
  2002. usb_del_gadget_udc(&dwc->gadget);
  2003. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  2004. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  2005. free_irq(irq, dwc);
  2006. dwc3_gadget_free_endpoints(dwc);
  2007. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2008. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2009. kfree(dwc->setup_buf);
  2010. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2011. dwc->ep0_trb, dwc->ep0_trb_addr);
  2012. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2013. dwc->ctrl_req, dwc->ctrl_req_addr);
  2014. device_unregister(&dwc->gadget.dev);
  2015. }