ep0.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include <linux/usb/composite.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum);
  54. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  55. {
  56. switch (state) {
  57. case EP0_UNCONNECTED:
  58. return "Unconnected";
  59. case EP0_SETUP_PHASE:
  60. return "Setup Phase";
  61. case EP0_DATA_PHASE:
  62. return "Data Phase";
  63. case EP0_STATUS_PHASE:
  64. return "Status Phase";
  65. default:
  66. return "UNKNOWN";
  67. }
  68. }
  69. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  70. u32 len, u32 type)
  71. {
  72. struct dwc3_gadget_ep_cmd_params params;
  73. struct dwc3_trb *trb;
  74. struct dwc3_ep *dep;
  75. int ret;
  76. dep = dwc->eps[epnum];
  77. if (dep->flags & DWC3_EP_BUSY) {
  78. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  79. return 0;
  80. }
  81. trb = dwc->ep0_trb;
  82. trb->bpl = lower_32_bits(buf_dma);
  83. trb->bph = upper_32_bits(buf_dma);
  84. trb->size = len;
  85. trb->ctrl = type;
  86. trb->ctrl |= (DWC3_TRB_CTRL_HWO
  87. | DWC3_TRB_CTRL_LST
  88. | DWC3_TRB_CTRL_IOC
  89. | DWC3_TRB_CTRL_ISP_IMI);
  90. memset(&params, 0, sizeof(params));
  91. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  92. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  93. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  94. DWC3_DEPCMD_STARTTRANSFER, &params);
  95. if (ret < 0) {
  96. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  97. return ret;
  98. }
  99. dep->flags |= DWC3_EP_BUSY;
  100. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  101. dep->number);
  102. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  103. return 0;
  104. }
  105. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  106. struct dwc3_request *req)
  107. {
  108. struct dwc3 *dwc = dep->dwc;
  109. int ret = 0;
  110. req->request.actual = 0;
  111. req->request.status = -EINPROGRESS;
  112. req->epnum = dep->number;
  113. list_add_tail(&req->list, &dep->request_list);
  114. /*
  115. * Gadget driver might not be quick enough to queue a request
  116. * before we get a Transfer Not Ready event on this endpoint.
  117. *
  118. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  119. * flag is set, it's telling us that as soon as Gadget queues the
  120. * required request, we should kick the transfer here because the
  121. * IRQ we were waiting for is long gone.
  122. */
  123. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  124. unsigned direction;
  125. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  126. if (dwc->ep0state != EP0_DATA_PHASE) {
  127. dev_WARN(dwc->dev, "Unexpected pending request\n");
  128. return 0;
  129. }
  130. ret = dwc3_ep0_start_trans(dwc, direction,
  131. req->request.dma, req->request.length,
  132. DWC3_TRBCTL_CONTROL_DATA);
  133. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  134. DWC3_EP0_DIR_IN);
  135. } else if (dwc->delayed_status) {
  136. dwc->delayed_status = false;
  137. if (dwc->ep0state == EP0_STATUS_PHASE)
  138. dwc3_ep0_do_control_status(dwc, 1);
  139. else
  140. dev_dbg(dwc->dev, "too early for delayed status\n");
  141. }
  142. return ret;
  143. }
  144. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  145. gfp_t gfp_flags)
  146. {
  147. struct dwc3_request *req = to_dwc3_request(request);
  148. struct dwc3_ep *dep = to_dwc3_ep(ep);
  149. struct dwc3 *dwc = dep->dwc;
  150. unsigned long flags;
  151. int ret;
  152. spin_lock_irqsave(&dwc->lock, flags);
  153. if (!dep->endpoint.desc) {
  154. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  155. request, dep->name);
  156. ret = -ESHUTDOWN;
  157. goto out;
  158. }
  159. /* we share one TRB for ep0/1 */
  160. if (!list_empty(&dep->request_list)) {
  161. ret = -EBUSY;
  162. goto out;
  163. }
  164. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  165. request, dep->name, request->length,
  166. dwc3_ep0_state_string(dwc->ep0state));
  167. ret = __dwc3_gadget_ep0_queue(dep, req);
  168. out:
  169. spin_unlock_irqrestore(&dwc->lock, flags);
  170. return ret;
  171. }
  172. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  173. {
  174. struct dwc3_ep *dep = dwc->eps[0];
  175. /* stall is always issued on EP0 */
  176. __dwc3_gadget_ep_set_halt(dep, 1);
  177. dep->flags = DWC3_EP_ENABLED;
  178. dwc->delayed_status = false;
  179. if (!list_empty(&dep->request_list)) {
  180. struct dwc3_request *req;
  181. req = next_request(&dep->request_list);
  182. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  183. }
  184. dwc->ep0state = EP0_SETUP_PHASE;
  185. dwc3_ep0_out_start(dwc);
  186. }
  187. void dwc3_ep0_out_start(struct dwc3 *dwc)
  188. {
  189. int ret;
  190. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  191. DWC3_TRBCTL_CONTROL_SETUP);
  192. WARN_ON(ret < 0);
  193. }
  194. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  195. {
  196. struct dwc3_ep *dep;
  197. u32 windex = le16_to_cpu(wIndex_le);
  198. u32 epnum;
  199. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  200. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  201. epnum |= 1;
  202. dep = dwc->eps[epnum];
  203. if (dep->flags & DWC3_EP_ENABLED)
  204. return dep;
  205. return NULL;
  206. }
  207. static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
  208. {
  209. }
  210. /*
  211. * ch 9.4.5
  212. */
  213. static int dwc3_ep0_handle_status(struct dwc3 *dwc,
  214. struct usb_ctrlrequest *ctrl)
  215. {
  216. struct dwc3_ep *dep;
  217. u32 recip;
  218. u32 reg;
  219. u16 usb_status = 0;
  220. __le16 *response_pkt;
  221. recip = ctrl->bRequestType & USB_RECIP_MASK;
  222. switch (recip) {
  223. case USB_RECIP_DEVICE:
  224. /*
  225. * LTM will be set once we know how to set this in HW.
  226. */
  227. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  228. if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
  229. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  230. if (reg & DWC3_DCTL_INITU1ENA)
  231. usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
  232. if (reg & DWC3_DCTL_INITU2ENA)
  233. usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
  234. }
  235. break;
  236. case USB_RECIP_INTERFACE:
  237. /*
  238. * Function Remote Wake Capable D0
  239. * Function Remote Wakeup D1
  240. */
  241. break;
  242. case USB_RECIP_ENDPOINT:
  243. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  244. if (!dep)
  245. return -EINVAL;
  246. if (dep->flags & DWC3_EP_STALL)
  247. usb_status = 1 << USB_ENDPOINT_HALT;
  248. break;
  249. default:
  250. return -EINVAL;
  251. };
  252. response_pkt = (__le16 *) dwc->setup_buf;
  253. *response_pkt = cpu_to_le16(usb_status);
  254. dep = dwc->eps[0];
  255. dwc->ep0_usb_req.dep = dep;
  256. dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
  257. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  258. dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
  259. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  260. }
  261. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  262. struct usb_ctrlrequest *ctrl, int set)
  263. {
  264. struct dwc3_ep *dep;
  265. u32 recip;
  266. u32 wValue;
  267. u32 wIndex;
  268. u32 reg;
  269. int ret;
  270. wValue = le16_to_cpu(ctrl->wValue);
  271. wIndex = le16_to_cpu(ctrl->wIndex);
  272. recip = ctrl->bRequestType & USB_RECIP_MASK;
  273. switch (recip) {
  274. case USB_RECIP_DEVICE:
  275. switch (wValue) {
  276. case USB_DEVICE_REMOTE_WAKEUP:
  277. break;
  278. /*
  279. * 9.4.1 says only only for SS, in AddressState only for
  280. * default control pipe
  281. */
  282. case USB_DEVICE_U1_ENABLE:
  283. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  284. return -EINVAL;
  285. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  286. return -EINVAL;
  287. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  288. if (set)
  289. reg |= DWC3_DCTL_INITU1ENA;
  290. else
  291. reg &= ~DWC3_DCTL_INITU1ENA;
  292. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  293. break;
  294. case USB_DEVICE_U2_ENABLE:
  295. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  296. return -EINVAL;
  297. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  298. return -EINVAL;
  299. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  300. if (set)
  301. reg |= DWC3_DCTL_INITU2ENA;
  302. else
  303. reg &= ~DWC3_DCTL_INITU2ENA;
  304. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  305. break;
  306. case USB_DEVICE_LTM_ENABLE:
  307. return -EINVAL;
  308. break;
  309. case USB_DEVICE_TEST_MODE:
  310. if ((wIndex & 0xff) != 0)
  311. return -EINVAL;
  312. if (!set)
  313. return -EINVAL;
  314. dwc->test_mode_nr = wIndex >> 8;
  315. dwc->test_mode = true;
  316. break;
  317. default:
  318. return -EINVAL;
  319. }
  320. break;
  321. case USB_RECIP_INTERFACE:
  322. switch (wValue) {
  323. case USB_INTRF_FUNC_SUSPEND:
  324. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  325. /* XXX enable Low power suspend */
  326. ;
  327. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  328. /* XXX enable remote wakeup */
  329. ;
  330. break;
  331. default:
  332. return -EINVAL;
  333. }
  334. break;
  335. case USB_RECIP_ENDPOINT:
  336. switch (wValue) {
  337. case USB_ENDPOINT_HALT:
  338. dep = dwc3_wIndex_to_dep(dwc, wIndex);
  339. if (!dep)
  340. return -EINVAL;
  341. ret = __dwc3_gadget_ep_set_halt(dep, set);
  342. if (ret)
  343. return -EINVAL;
  344. break;
  345. default:
  346. return -EINVAL;
  347. }
  348. break;
  349. default:
  350. return -EINVAL;
  351. };
  352. return 0;
  353. }
  354. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  355. {
  356. u32 addr;
  357. u32 reg;
  358. addr = le16_to_cpu(ctrl->wValue);
  359. if (addr > 127) {
  360. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  361. return -EINVAL;
  362. }
  363. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  364. dev_dbg(dwc->dev, "trying to set address when configured\n");
  365. return -EINVAL;
  366. }
  367. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  368. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  369. reg |= DWC3_DCFG_DEVADDR(addr);
  370. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  371. if (addr)
  372. dwc->dev_state = DWC3_ADDRESS_STATE;
  373. else
  374. dwc->dev_state = DWC3_DEFAULT_STATE;
  375. return 0;
  376. }
  377. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  378. {
  379. int ret;
  380. spin_unlock(&dwc->lock);
  381. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  382. spin_lock(&dwc->lock);
  383. return ret;
  384. }
  385. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  386. {
  387. u32 cfg;
  388. int ret;
  389. dwc->start_config_issued = false;
  390. cfg = le16_to_cpu(ctrl->wValue);
  391. switch (dwc->dev_state) {
  392. case DWC3_DEFAULT_STATE:
  393. return -EINVAL;
  394. break;
  395. case DWC3_ADDRESS_STATE:
  396. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  397. /* if the cfg matches and the cfg is non zero */
  398. if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
  399. dwc->dev_state = DWC3_CONFIGURED_STATE;
  400. dwc->resize_fifos = true;
  401. dev_dbg(dwc->dev, "resize fifos flag SET\n");
  402. }
  403. break;
  404. case DWC3_CONFIGURED_STATE:
  405. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  406. if (!cfg)
  407. dwc->dev_state = DWC3_ADDRESS_STATE;
  408. break;
  409. default:
  410. ret = -EINVAL;
  411. }
  412. return ret;
  413. }
  414. static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
  415. {
  416. struct dwc3_ep *dep = to_dwc3_ep(ep);
  417. struct dwc3 *dwc = dep->dwc;
  418. u32 param = 0;
  419. u32 reg;
  420. struct timing {
  421. u8 u1sel;
  422. u8 u1pel;
  423. u16 u2sel;
  424. u16 u2pel;
  425. } __packed timing;
  426. int ret;
  427. memcpy(&timing, req->buf, sizeof(timing));
  428. dwc->u1sel = timing.u1sel;
  429. dwc->u1pel = timing.u1pel;
  430. dwc->u2sel = timing.u2sel;
  431. dwc->u2pel = timing.u2pel;
  432. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  433. if (reg & DWC3_DCTL_INITU2ENA)
  434. param = dwc->u2pel;
  435. if (reg & DWC3_DCTL_INITU1ENA)
  436. param = dwc->u1pel;
  437. /*
  438. * According to Synopsys Databook, if parameter is
  439. * greater than 125, a value of zero should be
  440. * programmed in the register.
  441. */
  442. if (param > 125)
  443. param = 0;
  444. /* now that we have the time, issue DGCMD Set Sel */
  445. ret = dwc3_send_gadget_generic_command(dwc,
  446. DWC3_DGCMD_SET_PERIODIC_PAR, param);
  447. WARN_ON(ret < 0);
  448. }
  449. static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  450. {
  451. struct dwc3_ep *dep;
  452. u16 wLength;
  453. u16 wValue;
  454. if (dwc->dev_state == DWC3_DEFAULT_STATE)
  455. return -EINVAL;
  456. wValue = le16_to_cpu(ctrl->wValue);
  457. wLength = le16_to_cpu(ctrl->wLength);
  458. if (wLength != 6) {
  459. dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
  460. wLength);
  461. return -EINVAL;
  462. }
  463. /*
  464. * To handle Set SEL we need to receive 6 bytes from Host. So let's
  465. * queue a usb_request for 6 bytes.
  466. *
  467. * Remember, though, this controller can't handle non-wMaxPacketSize
  468. * aligned transfers on the OUT direction, so we queue a request for
  469. * wMaxPacketSize instead.
  470. */
  471. dep = dwc->eps[0];
  472. dwc->ep0_usb_req.dep = dep;
  473. dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
  474. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  475. dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
  476. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  477. }
  478. static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  479. {
  480. u16 wLength;
  481. u16 wValue;
  482. u16 wIndex;
  483. wValue = le16_to_cpu(ctrl->wValue);
  484. wLength = le16_to_cpu(ctrl->wLength);
  485. wIndex = le16_to_cpu(ctrl->wIndex);
  486. if (wIndex || wLength)
  487. return -EINVAL;
  488. /*
  489. * REVISIT It's unclear from Databook what to do with this
  490. * value. For now, just cache it.
  491. */
  492. dwc->isoch_delay = wValue;
  493. return 0;
  494. }
  495. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  496. {
  497. int ret;
  498. switch (ctrl->bRequest) {
  499. case USB_REQ_GET_STATUS:
  500. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  501. ret = dwc3_ep0_handle_status(dwc, ctrl);
  502. break;
  503. case USB_REQ_CLEAR_FEATURE:
  504. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  505. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  506. break;
  507. case USB_REQ_SET_FEATURE:
  508. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  509. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  510. break;
  511. case USB_REQ_SET_ADDRESS:
  512. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  513. ret = dwc3_ep0_set_address(dwc, ctrl);
  514. break;
  515. case USB_REQ_SET_CONFIGURATION:
  516. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  517. ret = dwc3_ep0_set_config(dwc, ctrl);
  518. break;
  519. case USB_REQ_SET_SEL:
  520. dev_vdbg(dwc->dev, "USB_REQ_SET_SEL\n");
  521. ret = dwc3_ep0_set_sel(dwc, ctrl);
  522. break;
  523. case USB_REQ_SET_ISOCH_DELAY:
  524. dev_vdbg(dwc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
  525. ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
  526. break;
  527. default:
  528. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  529. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  530. break;
  531. };
  532. return ret;
  533. }
  534. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  535. const struct dwc3_event_depevt *event)
  536. {
  537. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  538. int ret;
  539. u32 len;
  540. if (!dwc->gadget_driver)
  541. goto err;
  542. len = le16_to_cpu(ctrl->wLength);
  543. if (!len) {
  544. dwc->three_stage_setup = false;
  545. dwc->ep0_expect_in = false;
  546. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  547. } else {
  548. dwc->three_stage_setup = true;
  549. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  550. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  551. }
  552. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  553. ret = dwc3_ep0_std_request(dwc, ctrl);
  554. else
  555. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  556. if (ret == USB_GADGET_DELAYED_STATUS)
  557. dwc->delayed_status = true;
  558. if (ret >= 0)
  559. return;
  560. err:
  561. dwc3_ep0_stall_and_restart(dwc);
  562. }
  563. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  564. const struct dwc3_event_depevt *event)
  565. {
  566. struct dwc3_request *r = NULL;
  567. struct usb_request *ur;
  568. struct dwc3_trb *trb;
  569. struct dwc3_ep *ep0;
  570. u32 transferred;
  571. u32 length;
  572. u8 epnum;
  573. epnum = event->endpoint_number;
  574. ep0 = dwc->eps[0];
  575. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  576. r = next_request(&ep0->request_list);
  577. ur = &r->request;
  578. trb = dwc->ep0_trb;
  579. length = trb->size & DWC3_TRB_SIZE_MASK;
  580. if (dwc->ep0_bounced) {
  581. unsigned transfer_size = ur->length;
  582. unsigned maxp = ep0->endpoint.maxpacket;
  583. transfer_size += (maxp - (transfer_size % maxp));
  584. transferred = min_t(u32, ur->length,
  585. transfer_size - length);
  586. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  587. dwc->ep0_bounced = false;
  588. } else {
  589. transferred = ur->length - length;
  590. }
  591. ur->actual += transferred;
  592. if ((epnum & 1) && ur->actual < ur->length) {
  593. /* for some reason we did not get everything out */
  594. dwc3_ep0_stall_and_restart(dwc);
  595. } else {
  596. /*
  597. * handle the case where we have to send a zero packet. This
  598. * seems to be case when req.length > maxpacket. Could it be?
  599. */
  600. if (r)
  601. dwc3_gadget_giveback(ep0, r, 0);
  602. }
  603. }
  604. static void dwc3_ep0_complete_req(struct dwc3 *dwc,
  605. const struct dwc3_event_depevt *event)
  606. {
  607. struct dwc3_request *r;
  608. struct dwc3_ep *dep;
  609. dep = dwc->eps[0];
  610. if (!list_empty(&dep->request_list)) {
  611. r = next_request(&dep->request_list);
  612. dwc3_gadget_giveback(dep, r, 0);
  613. }
  614. if (dwc->test_mode) {
  615. int ret;
  616. ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
  617. if (ret < 0) {
  618. dev_dbg(dwc->dev, "Invalid Test #%d\n",
  619. dwc->test_mode_nr);
  620. dwc3_ep0_stall_and_restart(dwc);
  621. }
  622. }
  623. dwc->ep0state = EP0_SETUP_PHASE;
  624. dwc3_ep0_out_start(dwc);
  625. }
  626. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  627. const struct dwc3_event_depevt *event)
  628. {
  629. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  630. dep->flags &= ~DWC3_EP_BUSY;
  631. dep->res_trans_idx = 0;
  632. dwc->setup_packet_pending = false;
  633. switch (dwc->ep0state) {
  634. case EP0_SETUP_PHASE:
  635. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  636. dwc3_ep0_inspect_setup(dwc, event);
  637. break;
  638. case EP0_DATA_PHASE:
  639. dev_vdbg(dwc->dev, "Data Phase\n");
  640. dwc3_ep0_complete_data(dwc, event);
  641. break;
  642. case EP0_STATUS_PHASE:
  643. dev_vdbg(dwc->dev, "Status Phase\n");
  644. dwc3_ep0_complete_req(dwc, event);
  645. break;
  646. default:
  647. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  648. }
  649. }
  650. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  651. const struct dwc3_event_depevt *event)
  652. {
  653. dwc3_ep0_out_start(dwc);
  654. }
  655. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  656. const struct dwc3_event_depevt *event)
  657. {
  658. struct dwc3_ep *dep;
  659. struct dwc3_request *req;
  660. int ret;
  661. dep = dwc->eps[0];
  662. if (list_empty(&dep->request_list)) {
  663. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  664. dep->flags |= DWC3_EP_PENDING_REQUEST;
  665. if (event->endpoint_number)
  666. dep->flags |= DWC3_EP0_DIR_IN;
  667. return;
  668. }
  669. req = next_request(&dep->request_list);
  670. req->direction = !!event->endpoint_number;
  671. if (req->request.length == 0) {
  672. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  673. dwc->ctrl_req_addr, 0,
  674. DWC3_TRBCTL_CONTROL_DATA);
  675. } else if ((req->request.length % dep->endpoint.maxpacket)
  676. && (event->endpoint_number == 0)) {
  677. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  678. event->endpoint_number);
  679. if (ret) {
  680. dev_dbg(dwc->dev, "failed to map request\n");
  681. return;
  682. }
  683. WARN_ON(req->request.length > dep->endpoint.maxpacket);
  684. dwc->ep0_bounced = true;
  685. /*
  686. * REVISIT in case request length is bigger than EP0
  687. * wMaxPacketSize, we will need two chained TRBs to handle
  688. * the transfer.
  689. */
  690. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  691. dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
  692. DWC3_TRBCTL_CONTROL_DATA);
  693. } else {
  694. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  695. event->endpoint_number);
  696. if (ret) {
  697. dev_dbg(dwc->dev, "failed to map request\n");
  698. return;
  699. }
  700. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  701. req->request.dma, req->request.length,
  702. DWC3_TRBCTL_CONTROL_DATA);
  703. }
  704. WARN_ON(ret < 0);
  705. }
  706. static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
  707. {
  708. struct dwc3 *dwc = dep->dwc;
  709. u32 type;
  710. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  711. : DWC3_TRBCTL_CONTROL_STATUS2;
  712. return dwc3_ep0_start_trans(dwc, dep->number,
  713. dwc->ctrl_req_addr, 0, type);
  714. }
  715. static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum)
  716. {
  717. struct dwc3_ep *dep = dwc->eps[epnum];
  718. if (dwc->resize_fifos) {
  719. dev_dbg(dwc->dev, "starting to resize fifos\n");
  720. dwc3_gadget_resize_tx_fifos(dwc);
  721. dwc->resize_fifos = 0;
  722. }
  723. WARN_ON(dwc3_ep0_start_control_status(dep));
  724. }
  725. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  726. const struct dwc3_event_depevt *event)
  727. {
  728. dwc->setup_packet_pending = true;
  729. /*
  730. * This part is very tricky: If we has just handled
  731. * XferNotReady(Setup) and we're now expecting a
  732. * XferComplete but, instead, we receive another
  733. * XferNotReady(Setup), we should STALL and restart
  734. * the state machine.
  735. *
  736. * In all other cases, we just continue waiting
  737. * for the XferComplete event.
  738. *
  739. * We are a little bit unsafe here because we're
  740. * not trying to ensure that last event was, indeed,
  741. * XferNotReady(Setup).
  742. *
  743. * Still, we don't expect any condition where that
  744. * should happen and, even if it does, it would be
  745. * another error condition.
  746. */
  747. if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
  748. switch (event->status) {
  749. case DEPEVT_STATUS_CONTROL_SETUP:
  750. dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
  751. dwc3_ep0_stall_and_restart(dwc);
  752. break;
  753. case DEPEVT_STATUS_CONTROL_DATA:
  754. /* FALLTHROUGH */
  755. case DEPEVT_STATUS_CONTROL_STATUS:
  756. /* FALLTHROUGH */
  757. default:
  758. dev_vdbg(dwc->dev, "waiting for XferComplete\n");
  759. }
  760. return;
  761. }
  762. switch (event->status) {
  763. case DEPEVT_STATUS_CONTROL_SETUP:
  764. dev_vdbg(dwc->dev, "Control Setup\n");
  765. dwc->ep0state = EP0_SETUP_PHASE;
  766. dwc3_ep0_do_control_setup(dwc, event);
  767. break;
  768. case DEPEVT_STATUS_CONTROL_DATA:
  769. dev_vdbg(dwc->dev, "Control Data\n");
  770. dwc->ep0state = EP0_DATA_PHASE;
  771. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  772. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  773. dwc->ep0_next_event,
  774. DWC3_EP0_NRDY_DATA);
  775. dwc3_ep0_stall_and_restart(dwc);
  776. return;
  777. }
  778. /*
  779. * One of the possible error cases is when Host _does_
  780. * request for Data Phase, but it does so on the wrong
  781. * direction.
  782. *
  783. * Here, we already know ep0_next_event is DATA (see above),
  784. * so we only need to check for direction.
  785. */
  786. if (dwc->ep0_expect_in != event->endpoint_number) {
  787. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  788. dwc3_ep0_stall_and_restart(dwc);
  789. return;
  790. }
  791. dwc3_ep0_do_control_data(dwc, event);
  792. break;
  793. case DEPEVT_STATUS_CONTROL_STATUS:
  794. dev_vdbg(dwc->dev, "Control Status\n");
  795. dwc->ep0state = EP0_STATUS_PHASE;
  796. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  797. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  798. dwc->ep0_next_event,
  799. DWC3_EP0_NRDY_STATUS);
  800. dwc3_ep0_stall_and_restart(dwc);
  801. return;
  802. }
  803. if (dwc->delayed_status) {
  804. WARN_ON_ONCE(event->endpoint_number != 1);
  805. dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
  806. return;
  807. }
  808. dwc3_ep0_do_control_status(dwc, event->endpoint_number);
  809. }
  810. }
  811. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  812. const struct dwc3_event_depevt *event)
  813. {
  814. u8 epnum = event->endpoint_number;
  815. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  816. dwc3_ep_event_string(event->endpoint_event),
  817. epnum >> 1, (epnum & 1) ? "in" : "out",
  818. dwc3_ep0_state_string(dwc->ep0state));
  819. switch (event->endpoint_event) {
  820. case DWC3_DEPEVT_XFERCOMPLETE:
  821. dwc3_ep0_xfer_complete(dwc, event);
  822. break;
  823. case DWC3_DEPEVT_XFERNOTREADY:
  824. dwc3_ep0_xfernotready(dwc, event);
  825. break;
  826. case DWC3_DEPEVT_XFERINPROGRESS:
  827. case DWC3_DEPEVT_RXTXFIFOEVT:
  828. case DWC3_DEPEVT_STREAMEVT:
  829. case DWC3_DEPEVT_EPCMDCMPLT:
  830. break;
  831. }
  832. }