core.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. /**
  2. * core.c - DesignWare USB3 DRD Controller Core file
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/module.h>
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/ioport.h>
  46. #include <linux/io.h>
  47. #include <linux/list.h>
  48. #include <linux/delay.h>
  49. #include <linux/dma-mapping.h>
  50. #include <linux/of.h>
  51. #include <linux/usb/ch9.h>
  52. #include <linux/usb/gadget.h>
  53. #include "core.h"
  54. #include "gadget.h"
  55. #include "io.h"
  56. #include "debug.h"
  57. static char *maximum_speed = "super";
  58. module_param(maximum_speed, charp, 0);
  59. MODULE_PARM_DESC(maximum_speed, "Maximum supported speed.");
  60. /* -------------------------------------------------------------------------- */
  61. #define DWC3_DEVS_POSSIBLE 32
  62. static DECLARE_BITMAP(dwc3_devs, DWC3_DEVS_POSSIBLE);
  63. int dwc3_get_device_id(void)
  64. {
  65. int id;
  66. again:
  67. id = find_first_zero_bit(dwc3_devs, DWC3_DEVS_POSSIBLE);
  68. if (id < DWC3_DEVS_POSSIBLE) {
  69. int old;
  70. old = test_and_set_bit(id, dwc3_devs);
  71. if (old)
  72. goto again;
  73. } else {
  74. pr_err("dwc3: no space for new device\n");
  75. id = -ENOMEM;
  76. }
  77. return id;
  78. }
  79. EXPORT_SYMBOL_GPL(dwc3_get_device_id);
  80. void dwc3_put_device_id(int id)
  81. {
  82. int ret;
  83. if (id < 0)
  84. return;
  85. ret = test_bit(id, dwc3_devs);
  86. WARN(!ret, "dwc3: ID %d not in use\n", id);
  87. clear_bit(id, dwc3_devs);
  88. }
  89. EXPORT_SYMBOL_GPL(dwc3_put_device_id);
  90. void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
  91. {
  92. u32 reg;
  93. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  94. reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
  95. reg |= DWC3_GCTL_PRTCAPDIR(mode);
  96. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  97. }
  98. /**
  99. * dwc3_core_soft_reset - Issues core soft reset and PHY reset
  100. * @dwc: pointer to our context structure
  101. */
  102. static void dwc3_core_soft_reset(struct dwc3 *dwc)
  103. {
  104. u32 reg;
  105. /* Before Resetting PHY, put Core in Reset */
  106. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  107. reg |= DWC3_GCTL_CORESOFTRESET;
  108. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  109. /* Assert USB3 PHY reset */
  110. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  111. reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
  112. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  113. /* Assert USB2 PHY reset */
  114. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  115. reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
  116. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  117. mdelay(100);
  118. /* Clear USB3 PHY reset */
  119. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  120. reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
  121. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  122. /* Clear USB2 PHY reset */
  123. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  124. reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
  125. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  126. /* After PHYs are stable we can take Core out of reset state */
  127. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  128. reg &= ~DWC3_GCTL_CORESOFTRESET;
  129. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  130. }
  131. /**
  132. * dwc3_free_one_event_buffer - Frees one event buffer
  133. * @dwc: Pointer to our controller context structure
  134. * @evt: Pointer to event buffer to be freed
  135. */
  136. static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
  137. struct dwc3_event_buffer *evt)
  138. {
  139. dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
  140. kfree(evt);
  141. }
  142. /**
  143. * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
  144. * @dwc: Pointer to our controller context structure
  145. * @length: size of the event buffer
  146. *
  147. * Returns a pointer to the allocated event buffer structure on success
  148. * otherwise ERR_PTR(errno).
  149. */
  150. static struct dwc3_event_buffer *__devinit
  151. dwc3_alloc_one_event_buffer(struct dwc3 *dwc, unsigned length)
  152. {
  153. struct dwc3_event_buffer *evt;
  154. evt = kzalloc(sizeof(*evt), GFP_KERNEL);
  155. if (!evt)
  156. return ERR_PTR(-ENOMEM);
  157. evt->dwc = dwc;
  158. evt->length = length;
  159. evt->buf = dma_alloc_coherent(dwc->dev, length,
  160. &evt->dma, GFP_KERNEL);
  161. if (!evt->buf) {
  162. kfree(evt);
  163. return ERR_PTR(-ENOMEM);
  164. }
  165. return evt;
  166. }
  167. /**
  168. * dwc3_free_event_buffers - frees all allocated event buffers
  169. * @dwc: Pointer to our controller context structure
  170. */
  171. static void dwc3_free_event_buffers(struct dwc3 *dwc)
  172. {
  173. struct dwc3_event_buffer *evt;
  174. int i;
  175. for (i = 0; i < dwc->num_event_buffers; i++) {
  176. evt = dwc->ev_buffs[i];
  177. if (evt)
  178. dwc3_free_one_event_buffer(dwc, evt);
  179. }
  180. kfree(dwc->ev_buffs);
  181. }
  182. /**
  183. * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
  184. * @dwc: pointer to our controller context structure
  185. * @length: size of event buffer
  186. *
  187. * Returns 0 on success otherwise negative errno. In the error case, dwc
  188. * may contain some buffers allocated but not all which were requested.
  189. */
  190. static int __devinit dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
  191. {
  192. int num;
  193. int i;
  194. num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
  195. dwc->num_event_buffers = num;
  196. dwc->ev_buffs = kzalloc(sizeof(*dwc->ev_buffs) * num, GFP_KERNEL);
  197. if (!dwc->ev_buffs) {
  198. dev_err(dwc->dev, "can't allocate event buffers array\n");
  199. return -ENOMEM;
  200. }
  201. for (i = 0; i < num; i++) {
  202. struct dwc3_event_buffer *evt;
  203. evt = dwc3_alloc_one_event_buffer(dwc, length);
  204. if (IS_ERR(evt)) {
  205. dev_err(dwc->dev, "can't allocate event buffer\n");
  206. return PTR_ERR(evt);
  207. }
  208. dwc->ev_buffs[i] = evt;
  209. }
  210. return 0;
  211. }
  212. /**
  213. * dwc3_event_buffers_setup - setup our allocated event buffers
  214. * @dwc: pointer to our controller context structure
  215. *
  216. * Returns 0 on success otherwise negative errno.
  217. */
  218. static int __devinit dwc3_event_buffers_setup(struct dwc3 *dwc)
  219. {
  220. struct dwc3_event_buffer *evt;
  221. int n;
  222. for (n = 0; n < dwc->num_event_buffers; n++) {
  223. evt = dwc->ev_buffs[n];
  224. dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
  225. evt->buf, (unsigned long long) evt->dma,
  226. evt->length);
  227. dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
  228. lower_32_bits(evt->dma));
  229. dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
  230. upper_32_bits(evt->dma));
  231. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
  232. evt->length & 0xffff);
  233. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
  234. }
  235. return 0;
  236. }
  237. static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
  238. {
  239. struct dwc3_event_buffer *evt;
  240. int n;
  241. for (n = 0; n < dwc->num_event_buffers; n++) {
  242. evt = dwc->ev_buffs[n];
  243. dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
  244. dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
  245. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), 0);
  246. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
  247. }
  248. }
  249. static void __devinit dwc3_cache_hwparams(struct dwc3 *dwc)
  250. {
  251. struct dwc3_hwparams *parms = &dwc->hwparams;
  252. parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
  253. parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
  254. parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
  255. parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
  256. parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
  257. parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
  258. parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
  259. parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
  260. parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
  261. }
  262. /**
  263. * dwc3_core_init - Low-level initialization of DWC3 Core
  264. * @dwc: Pointer to our controller context structure
  265. *
  266. * Returns 0 on success otherwise negative errno.
  267. */
  268. static int __devinit dwc3_core_init(struct dwc3 *dwc)
  269. {
  270. unsigned long timeout;
  271. u32 reg;
  272. int ret;
  273. reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
  274. /* This should read as U3 followed by revision number */
  275. if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
  276. dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
  277. ret = -ENODEV;
  278. goto err0;
  279. }
  280. dwc->revision = reg;
  281. dwc3_core_soft_reset(dwc);
  282. /* issue device SoftReset too */
  283. timeout = jiffies + msecs_to_jiffies(500);
  284. dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
  285. do {
  286. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  287. if (!(reg & DWC3_DCTL_CSFTRST))
  288. break;
  289. if (time_after(jiffies, timeout)) {
  290. dev_err(dwc->dev, "Reset Timed Out\n");
  291. ret = -ETIMEDOUT;
  292. goto err0;
  293. }
  294. cpu_relax();
  295. } while (true);
  296. dwc3_cache_hwparams(dwc);
  297. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  298. reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
  299. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  300. switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
  301. case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
  302. reg &= ~DWC3_GCTL_DSBLCLKGTNG;
  303. break;
  304. default:
  305. dev_dbg(dwc->dev, "No power optimization available\n");
  306. }
  307. /*
  308. * WORKAROUND: DWC3 revisions <1.90a have a bug
  309. * where the device can fail to connect at SuperSpeed
  310. * and falls back to high-speed mode which causes
  311. * the device to enter a Connect/Disconnect loop
  312. */
  313. if (dwc->revision < DWC3_REVISION_190A)
  314. reg |= DWC3_GCTL_U2RSTECN;
  315. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  316. ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
  317. if (ret) {
  318. dev_err(dwc->dev, "failed to allocate event buffers\n");
  319. ret = -ENOMEM;
  320. goto err1;
  321. }
  322. ret = dwc3_event_buffers_setup(dwc);
  323. if (ret) {
  324. dev_err(dwc->dev, "failed to setup event buffers\n");
  325. goto err1;
  326. }
  327. return 0;
  328. err1:
  329. dwc3_free_event_buffers(dwc);
  330. err0:
  331. return ret;
  332. }
  333. static void dwc3_core_exit(struct dwc3 *dwc)
  334. {
  335. dwc3_event_buffers_cleanup(dwc);
  336. dwc3_free_event_buffers(dwc);
  337. }
  338. #define DWC3_ALIGN_MASK (16 - 1)
  339. static int __devinit dwc3_probe(struct platform_device *pdev)
  340. {
  341. struct device_node *node = pdev->dev.of_node;
  342. struct resource *res;
  343. struct dwc3 *dwc;
  344. struct device *dev = &pdev->dev;
  345. int ret = -ENOMEM;
  346. void __iomem *regs;
  347. void *mem;
  348. u8 mode;
  349. mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
  350. if (!mem) {
  351. dev_err(dev, "not enough memory\n");
  352. return -ENOMEM;
  353. }
  354. dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
  355. dwc->mem = mem;
  356. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  357. if (!res) {
  358. dev_err(dev, "missing IRQ\n");
  359. return -ENODEV;
  360. }
  361. dwc->xhci_resources[1] = *res;
  362. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  363. if (!res) {
  364. dev_err(dev, "missing memory resource\n");
  365. return -ENODEV;
  366. }
  367. dwc->xhci_resources[0] = *res;
  368. dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
  369. DWC3_XHCI_REGS_END;
  370. /*
  371. * Request memory region but exclude xHCI regs,
  372. * since it will be requested by the xhci-plat driver.
  373. */
  374. res = devm_request_mem_region(dev, res->start + DWC3_GLOBALS_REGS_START,
  375. resource_size(res) - DWC3_GLOBALS_REGS_START,
  376. dev_name(dev));
  377. if (!res) {
  378. dev_err(dev, "can't request mem region\n");
  379. return -ENOMEM;
  380. }
  381. regs = devm_ioremap(dev, res->start, resource_size(res));
  382. if (!regs) {
  383. dev_err(dev, "ioremap failed\n");
  384. return -ENOMEM;
  385. }
  386. spin_lock_init(&dwc->lock);
  387. platform_set_drvdata(pdev, dwc);
  388. dwc->regs = regs;
  389. dwc->regs_size = resource_size(res);
  390. dwc->dev = dev;
  391. if (!strncmp("super", maximum_speed, 5))
  392. dwc->maximum_speed = DWC3_DCFG_SUPERSPEED;
  393. else if (!strncmp("high", maximum_speed, 4))
  394. dwc->maximum_speed = DWC3_DCFG_HIGHSPEED;
  395. else if (!strncmp("full", maximum_speed, 4))
  396. dwc->maximum_speed = DWC3_DCFG_FULLSPEED1;
  397. else if (!strncmp("low", maximum_speed, 3))
  398. dwc->maximum_speed = DWC3_DCFG_LOWSPEED;
  399. else
  400. dwc->maximum_speed = DWC3_DCFG_SUPERSPEED;
  401. if (of_get_property(node, "tx-fifo-resize", NULL))
  402. dwc->needs_fifo_resize = true;
  403. pm_runtime_enable(dev);
  404. pm_runtime_get_sync(dev);
  405. pm_runtime_forbid(dev);
  406. ret = dwc3_core_init(dwc);
  407. if (ret) {
  408. dev_err(dev, "failed to initialize core\n");
  409. return ret;
  410. }
  411. mode = DWC3_MODE(dwc->hwparams.hwparams0);
  412. switch (mode) {
  413. case DWC3_MODE_DEVICE:
  414. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
  415. ret = dwc3_gadget_init(dwc);
  416. if (ret) {
  417. dev_err(dev, "failed to initialize gadget\n");
  418. goto err1;
  419. }
  420. break;
  421. case DWC3_MODE_HOST:
  422. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
  423. ret = dwc3_host_init(dwc);
  424. if (ret) {
  425. dev_err(dev, "failed to initialize host\n");
  426. goto err1;
  427. }
  428. break;
  429. case DWC3_MODE_DRD:
  430. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
  431. ret = dwc3_host_init(dwc);
  432. if (ret) {
  433. dev_err(dev, "failed to initialize host\n");
  434. goto err1;
  435. }
  436. ret = dwc3_gadget_init(dwc);
  437. if (ret) {
  438. dev_err(dev, "failed to initialize gadget\n");
  439. goto err1;
  440. }
  441. break;
  442. default:
  443. dev_err(dev, "Unsupported mode of operation %d\n", mode);
  444. goto err1;
  445. }
  446. dwc->mode = mode;
  447. ret = dwc3_debugfs_init(dwc);
  448. if (ret) {
  449. dev_err(dev, "failed to initialize debugfs\n");
  450. goto err2;
  451. }
  452. pm_runtime_allow(dev);
  453. return 0;
  454. err2:
  455. switch (mode) {
  456. case DWC3_MODE_DEVICE:
  457. dwc3_gadget_exit(dwc);
  458. break;
  459. case DWC3_MODE_HOST:
  460. dwc3_host_exit(dwc);
  461. break;
  462. case DWC3_MODE_DRD:
  463. dwc3_host_exit(dwc);
  464. dwc3_gadget_exit(dwc);
  465. break;
  466. default:
  467. /* do nothing */
  468. break;
  469. }
  470. err1:
  471. dwc3_core_exit(dwc);
  472. return ret;
  473. }
  474. static int __devexit dwc3_remove(struct platform_device *pdev)
  475. {
  476. struct dwc3 *dwc = platform_get_drvdata(pdev);
  477. struct resource *res;
  478. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  479. pm_runtime_put(&pdev->dev);
  480. pm_runtime_disable(&pdev->dev);
  481. dwc3_debugfs_exit(dwc);
  482. switch (dwc->mode) {
  483. case DWC3_MODE_DEVICE:
  484. dwc3_gadget_exit(dwc);
  485. break;
  486. case DWC3_MODE_HOST:
  487. dwc3_host_exit(dwc);
  488. break;
  489. case DWC3_MODE_DRD:
  490. dwc3_host_exit(dwc);
  491. dwc3_gadget_exit(dwc);
  492. break;
  493. default:
  494. /* do nothing */
  495. break;
  496. }
  497. dwc3_core_exit(dwc);
  498. return 0;
  499. }
  500. static struct platform_driver dwc3_driver = {
  501. .probe = dwc3_probe,
  502. .remove = __devexit_p(dwc3_remove),
  503. .driver = {
  504. .name = "dwc3",
  505. },
  506. };
  507. module_platform_driver(dwc3_driver);
  508. MODULE_ALIAS("platform:dwc3");
  509. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  510. MODULE_LICENSE("Dual BSD/GPL");
  511. MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");