8250_pci.c 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. #undef SERIAL_DEBUG_PCI
  28. /*
  29. * init function returns:
  30. * > 0 - number of ports
  31. * = 0 - use board->num_ports
  32. * < 0 - error
  33. */
  34. struct pci_serial_quirk {
  35. u32 vendor;
  36. u32 device;
  37. u32 subvendor;
  38. u32 subdevice;
  39. int (*probe)(struct pci_dev *dev);
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static int pci_default_setup(struct serial_private*,
  55. const struct pciserial_board*, struct uart_port*, int);
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING
  59. "%s: %s\n"
  60. "Please send the output of lspci -vv, this\n"
  61. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  62. "manufacturer and name of serial board or\n"
  63. "modem board to rmk+serial@arm.linux.org.uk.\n",
  64. pci_name(dev), str, dev->vendor, dev->device,
  65. dev->subsystem_vendor, dev->subsystem_device);
  66. }
  67. static int
  68. setup_port(struct serial_private *priv, struct uart_port *port,
  69. int bar, int offset, int regshift)
  70. {
  71. struct pci_dev *dev = priv->dev;
  72. unsigned long base, len;
  73. if (bar >= PCI_NUM_BAR_RESOURCES)
  74. return -EINVAL;
  75. base = pci_resource_start(dev, bar);
  76. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  77. len = pci_resource_len(dev, bar);
  78. if (!priv->remapped_bar[bar])
  79. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  80. if (!priv->remapped_bar[bar])
  81. return -ENOMEM;
  82. port->iotype = UPIO_MEM;
  83. port->iobase = 0;
  84. port->mapbase = base + offset;
  85. port->membase = priv->remapped_bar[bar] + offset;
  86. port->regshift = regshift;
  87. } else {
  88. port->iotype = UPIO_PORT;
  89. port->iobase = base + offset;
  90. port->mapbase = 0;
  91. port->membase = NULL;
  92. port->regshift = 0;
  93. }
  94. return 0;
  95. }
  96. /*
  97. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  98. */
  99. static int addidata_apci7800_setup(struct serial_private *priv,
  100. const struct pciserial_board *board,
  101. struct uart_port *port, int idx)
  102. {
  103. unsigned int bar = 0, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 2) {
  106. offset += idx * board->uart_offset;
  107. } else if ((idx >= 2) && (idx < 4)) {
  108. bar += 1;
  109. offset += ((idx - 2) * board->uart_offset);
  110. } else if ((idx >= 4) && (idx < 6)) {
  111. bar += 2;
  112. offset += ((idx - 4) * board->uart_offset);
  113. } else if (idx >= 6) {
  114. bar += 3;
  115. offset += ((idx - 6) * board->uart_offset);
  116. }
  117. return setup_port(priv, port, bar, offset, board->reg_shift);
  118. }
  119. /*
  120. * AFAVLAB uses a different mixture of BARs and offsets
  121. * Not that ugly ;) -- HW
  122. */
  123. static int
  124. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  125. struct uart_port *port, int idx)
  126. {
  127. unsigned int bar, offset = board->first_offset;
  128. bar = FL_GET_BASE(board->flags);
  129. if (idx < 4)
  130. bar += idx;
  131. else {
  132. bar = 4;
  133. offset += (idx - 4) * board->uart_offset;
  134. }
  135. return setup_port(priv, port, bar, offset, board->reg_shift);
  136. }
  137. /*
  138. * HP's Remote Management Console. The Diva chip came in several
  139. * different versions. N-class, L2000 and A500 have two Diva chips, each
  140. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  141. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  142. * one Diva chip, but it has been expanded to 5 UARTs.
  143. */
  144. static int pci_hp_diva_init(struct pci_dev *dev)
  145. {
  146. int rc = 0;
  147. switch (dev->subsystem_device) {
  148. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  149. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  150. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  151. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  152. rc = 3;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  155. rc = 2;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  158. rc = 4;
  159. break;
  160. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  161. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  162. rc = 1;
  163. break;
  164. }
  165. return rc;
  166. }
  167. /*
  168. * HP's Diva chip puts the 4th/5th serial port further out, and
  169. * some serial ports are supposed to be hidden on certain models.
  170. */
  171. static int
  172. pci_hp_diva_setup(struct serial_private *priv,
  173. const struct pciserial_board *board,
  174. struct uart_port *port, int idx)
  175. {
  176. unsigned int offset = board->first_offset;
  177. unsigned int bar = FL_GET_BASE(board->flags);
  178. switch (priv->dev->subsystem_device) {
  179. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  180. if (idx == 3)
  181. idx++;
  182. break;
  183. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  184. if (idx > 0)
  185. idx++;
  186. if (idx > 2)
  187. idx++;
  188. break;
  189. }
  190. if (idx > 2)
  191. offset = 0x18;
  192. offset += idx * board->uart_offset;
  193. return setup_port(priv, port, bar, offset, board->reg_shift);
  194. }
  195. /*
  196. * Added for EKF Intel i960 serial boards
  197. */
  198. static int pci_inteli960ni_init(struct pci_dev *dev)
  199. {
  200. unsigned long oldval;
  201. if (!(dev->subsystem_device & 0x1000))
  202. return -ENODEV;
  203. /* is firmware started? */
  204. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  205. if (oldval == 0x00001000L) { /* RESET value */
  206. printk(KERN_DEBUG "Local i960 firmware missing");
  207. return -ENODEV;
  208. }
  209. return 0;
  210. }
  211. /*
  212. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  213. * that the card interrupt be explicitly enabled or disabled. This
  214. * seems to be mainly needed on card using the PLX which also use I/O
  215. * mapped memory.
  216. */
  217. static int pci_plx9050_init(struct pci_dev *dev)
  218. {
  219. u8 irq_config;
  220. void __iomem *p;
  221. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  222. moan_device("no memory in bar 0", dev);
  223. return 0;
  224. }
  225. irq_config = 0x41;
  226. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  227. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  228. irq_config = 0x43;
  229. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  230. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  231. /*
  232. * As the megawolf cards have the int pins active
  233. * high, and have 2 UART chips, both ints must be
  234. * enabled on the 9050. Also, the UARTS are set in
  235. * 16450 mode by default, so we have to enable the
  236. * 16C950 'enhanced' mode so that we can use the
  237. * deep FIFOs
  238. */
  239. irq_config = 0x5b;
  240. /*
  241. * enable/disable interrupts
  242. */
  243. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  244. if (p == NULL)
  245. return -ENOMEM;
  246. writel(irq_config, p + 0x4c);
  247. /*
  248. * Read the register back to ensure that it took effect.
  249. */
  250. readl(p + 0x4c);
  251. iounmap(p);
  252. return 0;
  253. }
  254. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  255. {
  256. u8 __iomem *p;
  257. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  258. return;
  259. /*
  260. * disable interrupts
  261. */
  262. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  263. if (p != NULL) {
  264. writel(0, p + 0x4c);
  265. /*
  266. * Read the register back to ensure that it took effect.
  267. */
  268. readl(p + 0x4c);
  269. iounmap(p);
  270. }
  271. }
  272. #define NI8420_INT_ENABLE_REG 0x38
  273. #define NI8420_INT_ENABLE_BIT 0x2000
  274. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  275. {
  276. void __iomem *p;
  277. unsigned long base, len;
  278. unsigned int bar = 0;
  279. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  280. moan_device("no memory in bar", dev);
  281. return;
  282. }
  283. base = pci_resource_start(dev, bar);
  284. len = pci_resource_len(dev, bar);
  285. p = ioremap_nocache(base, len);
  286. if (p == NULL)
  287. return;
  288. /* Disable the CPU Interrupt */
  289. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  290. p + NI8420_INT_ENABLE_REG);
  291. iounmap(p);
  292. }
  293. /* MITE registers */
  294. #define MITE_IOWBSR1 0xc4
  295. #define MITE_IOWCR1 0xf4
  296. #define MITE_LCIMR1 0x08
  297. #define MITE_LCIMR2 0x10
  298. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  299. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  300. {
  301. void __iomem *p;
  302. unsigned long base, len;
  303. unsigned int bar = 0;
  304. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  305. moan_device("no memory in bar", dev);
  306. return;
  307. }
  308. base = pci_resource_start(dev, bar);
  309. len = pci_resource_len(dev, bar);
  310. p = ioremap_nocache(base, len);
  311. if (p == NULL)
  312. return;
  313. /* Disable the CPU Interrupt */
  314. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  315. iounmap(p);
  316. }
  317. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  318. static int
  319. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  320. struct uart_port *port, int idx)
  321. {
  322. unsigned int bar, offset = board->first_offset;
  323. bar = 0;
  324. if (idx < 4) {
  325. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  326. offset += idx * board->uart_offset;
  327. } else if (idx < 8) {
  328. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  329. offset += idx * board->uart_offset + 0xC00;
  330. } else /* we have only 8 ports on PMC-OCTALPRO */
  331. return 1;
  332. return setup_port(priv, port, bar, offset, board->reg_shift);
  333. }
  334. /*
  335. * This does initialization for PMC OCTALPRO cards:
  336. * maps the device memory, resets the UARTs (needed, bc
  337. * if the module is removed and inserted again, the card
  338. * is in the sleep mode) and enables global interrupt.
  339. */
  340. /* global control register offset for SBS PMC-OctalPro */
  341. #define OCT_REG_CR_OFF 0x500
  342. static int sbs_init(struct pci_dev *dev)
  343. {
  344. u8 __iomem *p;
  345. p = pci_ioremap_bar(dev, 0);
  346. if (p == NULL)
  347. return -ENOMEM;
  348. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  349. writeb(0x10, p + OCT_REG_CR_OFF);
  350. udelay(50);
  351. writeb(0x0, p + OCT_REG_CR_OFF);
  352. /* Set bit-2 (INTENABLE) of Control Register */
  353. writeb(0x4, p + OCT_REG_CR_OFF);
  354. iounmap(p);
  355. return 0;
  356. }
  357. /*
  358. * Disables the global interrupt of PMC-OctalPro
  359. */
  360. static void __devexit sbs_exit(struct pci_dev *dev)
  361. {
  362. u8 __iomem *p;
  363. p = pci_ioremap_bar(dev, 0);
  364. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  365. if (p != NULL)
  366. writeb(0, p + OCT_REG_CR_OFF);
  367. iounmap(p);
  368. }
  369. /*
  370. * SIIG serial cards have an PCI interface chip which also controls
  371. * the UART clocking frequency. Each UART can be clocked independently
  372. * (except cards equipped with 4 UARTs) and initial clocking settings
  373. * are stored in the EEPROM chip. It can cause problems because this
  374. * version of serial driver doesn't support differently clocked UART's
  375. * on single PCI card. To prevent this, initialization functions set
  376. * high frequency clocking for all UART's on given card. It is safe (I
  377. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  378. * with other OSes (like M$ DOS).
  379. *
  380. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  381. *
  382. * There is two family of SIIG serial cards with different PCI
  383. * interface chip and different configuration methods:
  384. * - 10x cards have control registers in IO and/or memory space;
  385. * - 20x cards have control registers in standard PCI configuration space.
  386. *
  387. * Note: all 10x cards have PCI device ids 0x10..
  388. * all 20x cards have PCI device ids 0x20..
  389. *
  390. * There are also Quartet Serial cards which use Oxford Semiconductor
  391. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  392. *
  393. * Note: some SIIG cards are probed by the parport_serial object.
  394. */
  395. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  396. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  397. static int pci_siig10x_init(struct pci_dev *dev)
  398. {
  399. u16 data;
  400. void __iomem *p;
  401. switch (dev->device & 0xfff8) {
  402. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  403. data = 0xffdf;
  404. break;
  405. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  406. data = 0xf7ff;
  407. break;
  408. default: /* 1S1P, 4S */
  409. data = 0xfffb;
  410. break;
  411. }
  412. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  413. if (p == NULL)
  414. return -ENOMEM;
  415. writew(readw(p + 0x28) & data, p + 0x28);
  416. readw(p + 0x28);
  417. iounmap(p);
  418. return 0;
  419. }
  420. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  421. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  422. static int pci_siig20x_init(struct pci_dev *dev)
  423. {
  424. u8 data;
  425. /* Change clock frequency for the first UART. */
  426. pci_read_config_byte(dev, 0x6f, &data);
  427. pci_write_config_byte(dev, 0x6f, data & 0xef);
  428. /* If this card has 2 UART, we have to do the same with second UART. */
  429. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  430. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  431. pci_read_config_byte(dev, 0x73, &data);
  432. pci_write_config_byte(dev, 0x73, data & 0xef);
  433. }
  434. return 0;
  435. }
  436. static int pci_siig_init(struct pci_dev *dev)
  437. {
  438. unsigned int type = dev->device & 0xff00;
  439. if (type == 0x1000)
  440. return pci_siig10x_init(dev);
  441. else if (type == 0x2000)
  442. return pci_siig20x_init(dev);
  443. moan_device("Unknown SIIG card", dev);
  444. return -ENODEV;
  445. }
  446. static int pci_siig_setup(struct serial_private *priv,
  447. const struct pciserial_board *board,
  448. struct uart_port *port, int idx)
  449. {
  450. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  451. if (idx > 3) {
  452. bar = 4;
  453. offset = (idx - 4) * 8;
  454. }
  455. return setup_port(priv, port, bar, offset, 0);
  456. }
  457. /*
  458. * Timedia has an explosion of boards, and to avoid the PCI table from
  459. * growing *huge*, we use this function to collapse some 70 entries
  460. * in the PCI table into one, for sanity's and compactness's sake.
  461. */
  462. static const unsigned short timedia_single_port[] = {
  463. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  464. };
  465. static const unsigned short timedia_dual_port[] = {
  466. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  467. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  468. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  469. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  470. 0xD079, 0
  471. };
  472. static const unsigned short timedia_quad_port[] = {
  473. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  474. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  475. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  476. 0xB157, 0
  477. };
  478. static const unsigned short timedia_eight_port[] = {
  479. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  480. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  481. };
  482. static const struct timedia_struct {
  483. int num;
  484. const unsigned short *ids;
  485. } timedia_data[] = {
  486. { 1, timedia_single_port },
  487. { 2, timedia_dual_port },
  488. { 4, timedia_quad_port },
  489. { 8, timedia_eight_port }
  490. };
  491. /*
  492. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  493. * listing them individually, this driver merely grabs them all with
  494. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  495. * and should be left free to be claimed by parport_serial instead.
  496. */
  497. static int pci_timedia_probe(struct pci_dev *dev)
  498. {
  499. /*
  500. * Check the third digit of the subdevice ID
  501. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  502. */
  503. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  504. dev_info(&dev->dev,
  505. "ignoring Timedia subdevice %04x for parport_serial\n",
  506. dev->subsystem_device);
  507. return -ENODEV;
  508. }
  509. return 0;
  510. }
  511. static int pci_timedia_init(struct pci_dev *dev)
  512. {
  513. const unsigned short *ids;
  514. int i, j;
  515. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  516. ids = timedia_data[i].ids;
  517. for (j = 0; ids[j]; j++)
  518. if (dev->subsystem_device == ids[j])
  519. return timedia_data[i].num;
  520. }
  521. return 0;
  522. }
  523. /*
  524. * Timedia/SUNIX uses a mixture of BARs and offsets
  525. * Ugh, this is ugly as all hell --- TYT
  526. */
  527. static int
  528. pci_timedia_setup(struct serial_private *priv,
  529. const struct pciserial_board *board,
  530. struct uart_port *port, int idx)
  531. {
  532. unsigned int bar = 0, offset = board->first_offset;
  533. switch (idx) {
  534. case 0:
  535. bar = 0;
  536. break;
  537. case 1:
  538. offset = board->uart_offset;
  539. bar = 0;
  540. break;
  541. case 2:
  542. bar = 1;
  543. break;
  544. case 3:
  545. offset = board->uart_offset;
  546. /* FALLTHROUGH */
  547. case 4: /* BAR 2 */
  548. case 5: /* BAR 3 */
  549. case 6: /* BAR 4 */
  550. case 7: /* BAR 5 */
  551. bar = idx - 2;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. /*
  556. * Some Titan cards are also a little weird
  557. */
  558. static int
  559. titan_400l_800l_setup(struct serial_private *priv,
  560. const struct pciserial_board *board,
  561. struct uart_port *port, int idx)
  562. {
  563. unsigned int bar, offset = board->first_offset;
  564. switch (idx) {
  565. case 0:
  566. bar = 1;
  567. break;
  568. case 1:
  569. bar = 2;
  570. break;
  571. default:
  572. bar = 4;
  573. offset = (idx - 2) * board->uart_offset;
  574. }
  575. return setup_port(priv, port, bar, offset, board->reg_shift);
  576. }
  577. static int pci_xircom_init(struct pci_dev *dev)
  578. {
  579. msleep(100);
  580. return 0;
  581. }
  582. static int pci_ni8420_init(struct pci_dev *dev)
  583. {
  584. void __iomem *p;
  585. unsigned long base, len;
  586. unsigned int bar = 0;
  587. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  588. moan_device("no memory in bar", dev);
  589. return 0;
  590. }
  591. base = pci_resource_start(dev, bar);
  592. len = pci_resource_len(dev, bar);
  593. p = ioremap_nocache(base, len);
  594. if (p == NULL)
  595. return -ENOMEM;
  596. /* Enable CPU Interrupt */
  597. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  598. p + NI8420_INT_ENABLE_REG);
  599. iounmap(p);
  600. return 0;
  601. }
  602. #define MITE_IOWBSR1_WSIZE 0xa
  603. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  604. #define MITE_IOWBSR1_WENAB (1 << 7)
  605. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  606. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  607. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  608. static int pci_ni8430_init(struct pci_dev *dev)
  609. {
  610. void __iomem *p;
  611. unsigned long base, len;
  612. u32 device_window;
  613. unsigned int bar = 0;
  614. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  615. moan_device("no memory in bar", dev);
  616. return 0;
  617. }
  618. base = pci_resource_start(dev, bar);
  619. len = pci_resource_len(dev, bar);
  620. p = ioremap_nocache(base, len);
  621. if (p == NULL)
  622. return -ENOMEM;
  623. /* Set device window address and size in BAR0 */
  624. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  625. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  626. writel(device_window, p + MITE_IOWBSR1);
  627. /* Set window access to go to RAMSEL IO address space */
  628. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  629. p + MITE_IOWCR1);
  630. /* Enable IO Bus Interrupt 0 */
  631. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  632. /* Enable CPU Interrupt */
  633. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  634. iounmap(p);
  635. return 0;
  636. }
  637. /* UART Port Control Register */
  638. #define NI8430_PORTCON 0x0f
  639. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  640. static int
  641. pci_ni8430_setup(struct serial_private *priv,
  642. const struct pciserial_board *board,
  643. struct uart_port *port, int idx)
  644. {
  645. void __iomem *p;
  646. unsigned long base, len;
  647. unsigned int bar, offset = board->first_offset;
  648. if (idx >= board->num_ports)
  649. return 1;
  650. bar = FL_GET_BASE(board->flags);
  651. offset += idx * board->uart_offset;
  652. base = pci_resource_start(priv->dev, bar);
  653. len = pci_resource_len(priv->dev, bar);
  654. p = ioremap_nocache(base, len);
  655. /* enable the transceiver */
  656. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  657. p + offset + NI8430_PORTCON);
  658. iounmap(p);
  659. return setup_port(priv, port, bar, offset, board->reg_shift);
  660. }
  661. static int pci_netmos_9900_setup(struct serial_private *priv,
  662. const struct pciserial_board *board,
  663. struct uart_port *port, int idx)
  664. {
  665. unsigned int bar;
  666. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  667. /* netmos apparently orders BARs by datasheet layout, so serial
  668. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  669. */
  670. bar = 3 * idx;
  671. return setup_port(priv, port, bar, 0, board->reg_shift);
  672. } else {
  673. return pci_default_setup(priv, board, port, idx);
  674. }
  675. }
  676. /* the 99xx series comes with a range of device IDs and a variety
  677. * of capabilities:
  678. *
  679. * 9900 has varying capabilities and can cascade to sub-controllers
  680. * (cascading should be purely internal)
  681. * 9904 is hardwired with 4 serial ports
  682. * 9912 and 9922 are hardwired with 2 serial ports
  683. */
  684. static int pci_netmos_9900_numports(struct pci_dev *dev)
  685. {
  686. unsigned int c = dev->class;
  687. unsigned int pi;
  688. unsigned short sub_serports;
  689. pi = (c & 0xff);
  690. if (pi == 2) {
  691. return 1;
  692. } else if ((pi == 0) &&
  693. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  694. /* two possibilities: 0x30ps encodes number of parallel and
  695. * serial ports, or 0x1000 indicates *something*. This is not
  696. * immediately obvious, since the 2s1p+4s configuration seems
  697. * to offer all functionality on functions 0..2, while still
  698. * advertising the same function 3 as the 4s+2s1p config.
  699. */
  700. sub_serports = dev->subsystem_device & 0xf;
  701. if (sub_serports > 0) {
  702. return sub_serports;
  703. } else {
  704. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  705. return 0;
  706. }
  707. }
  708. moan_device("unknown NetMos/Mostech program interface", dev);
  709. return 0;
  710. }
  711. static int pci_netmos_init(struct pci_dev *dev)
  712. {
  713. /* subdevice 0x00PS means <P> parallel, <S> serial */
  714. unsigned int num_serial = dev->subsystem_device & 0xf;
  715. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  716. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  717. return 0;
  718. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  719. dev->subsystem_device == 0x0299)
  720. return 0;
  721. switch (dev->device) { /* FALLTHROUGH on all */
  722. case PCI_DEVICE_ID_NETMOS_9904:
  723. case PCI_DEVICE_ID_NETMOS_9912:
  724. case PCI_DEVICE_ID_NETMOS_9922:
  725. case PCI_DEVICE_ID_NETMOS_9900:
  726. num_serial = pci_netmos_9900_numports(dev);
  727. break;
  728. default:
  729. if (num_serial == 0 ) {
  730. moan_device("unknown NetMos/Mostech device", dev);
  731. }
  732. }
  733. if (num_serial == 0)
  734. return -ENODEV;
  735. return num_serial;
  736. }
  737. /*
  738. * These chips are available with optionally one parallel port and up to
  739. * two serial ports. Unfortunately they all have the same product id.
  740. *
  741. * Basic configuration is done over a region of 32 I/O ports. The base
  742. * ioport is called INTA or INTC, depending on docs/other drivers.
  743. *
  744. * The region of the 32 I/O ports is configured in POSIO0R...
  745. */
  746. /* registers */
  747. #define ITE_887x_MISCR 0x9c
  748. #define ITE_887x_INTCBAR 0x78
  749. #define ITE_887x_UARTBAR 0x7c
  750. #define ITE_887x_PS0BAR 0x10
  751. #define ITE_887x_POSIO0 0x60
  752. /* I/O space size */
  753. #define ITE_887x_IOSIZE 32
  754. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  755. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  756. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  757. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  758. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  759. #define ITE_887x_POSIO_SPEED (3 << 29)
  760. /* enable IO_Space bit */
  761. #define ITE_887x_POSIO_ENABLE (1 << 31)
  762. static int pci_ite887x_init(struct pci_dev *dev)
  763. {
  764. /* inta_addr are the configuration addresses of the ITE */
  765. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  766. 0x200, 0x280, 0 };
  767. int ret, i, type;
  768. struct resource *iobase = NULL;
  769. u32 miscr, uartbar, ioport;
  770. /* search for the base-ioport */
  771. i = 0;
  772. while (inta_addr[i] && iobase == NULL) {
  773. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  774. "ite887x");
  775. if (iobase != NULL) {
  776. /* write POSIO0R - speed | size | ioport */
  777. pci_write_config_dword(dev, ITE_887x_POSIO0,
  778. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  779. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  780. /* write INTCBAR - ioport */
  781. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  782. inta_addr[i]);
  783. ret = inb(inta_addr[i]);
  784. if (ret != 0xff) {
  785. /* ioport connected */
  786. break;
  787. }
  788. release_region(iobase->start, ITE_887x_IOSIZE);
  789. iobase = NULL;
  790. }
  791. i++;
  792. }
  793. if (!inta_addr[i]) {
  794. printk(KERN_ERR "ite887x: could not find iobase\n");
  795. return -ENODEV;
  796. }
  797. /* start of undocumented type checking (see parport_pc.c) */
  798. type = inb(iobase->start + 0x18) & 0x0f;
  799. switch (type) {
  800. case 0x2: /* ITE8871 (1P) */
  801. case 0xa: /* ITE8875 (1P) */
  802. ret = 0;
  803. break;
  804. case 0xe: /* ITE8872 (2S1P) */
  805. ret = 2;
  806. break;
  807. case 0x6: /* ITE8873 (1S) */
  808. ret = 1;
  809. break;
  810. case 0x8: /* ITE8874 (2S) */
  811. ret = 2;
  812. break;
  813. default:
  814. moan_device("Unknown ITE887x", dev);
  815. ret = -ENODEV;
  816. }
  817. /* configure all serial ports */
  818. for (i = 0; i < ret; i++) {
  819. /* read the I/O port from the device */
  820. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  821. &ioport);
  822. ioport &= 0x0000FF00; /* the actual base address */
  823. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  824. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  825. ITE_887x_POSIO_IOSIZE_8 | ioport);
  826. /* write the ioport to the UARTBAR */
  827. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  828. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  829. uartbar |= (ioport << (16 * i)); /* set the ioport */
  830. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  831. /* get current config */
  832. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  833. /* disable interrupts (UARTx_Routing[3:0]) */
  834. miscr &= ~(0xf << (12 - 4 * i));
  835. /* activate the UART (UARTx_En) */
  836. miscr |= 1 << (23 - i);
  837. /* write new config with activated UART */
  838. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  839. }
  840. if (ret <= 0) {
  841. /* the device has no UARTs if we get here */
  842. release_region(iobase->start, ITE_887x_IOSIZE);
  843. }
  844. return ret;
  845. }
  846. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  847. {
  848. u32 ioport;
  849. /* the ioport is bit 0-15 in POSIO0R */
  850. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  851. ioport &= 0xffff;
  852. release_region(ioport, ITE_887x_IOSIZE);
  853. }
  854. /*
  855. * Oxford Semiconductor Inc.
  856. * Check that device is part of the Tornado range of devices, then determine
  857. * the number of ports available on the device.
  858. */
  859. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  860. {
  861. u8 __iomem *p;
  862. unsigned long deviceID;
  863. unsigned int number_uarts = 0;
  864. /* OxSemi Tornado devices are all 0xCxxx */
  865. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  866. (dev->device & 0xF000) != 0xC000)
  867. return 0;
  868. p = pci_iomap(dev, 0, 5);
  869. if (p == NULL)
  870. return -ENOMEM;
  871. deviceID = ioread32(p);
  872. /* Tornado device */
  873. if (deviceID == 0x07000200) {
  874. number_uarts = ioread8(p + 4);
  875. printk(KERN_DEBUG
  876. "%d ports detected on Oxford PCI Express device\n",
  877. number_uarts);
  878. }
  879. pci_iounmap(dev, p);
  880. return number_uarts;
  881. }
  882. static int
  883. pci_default_setup(struct serial_private *priv,
  884. const struct pciserial_board *board,
  885. struct uart_port *port, int idx)
  886. {
  887. unsigned int bar, offset = board->first_offset, maxnr;
  888. bar = FL_GET_BASE(board->flags);
  889. if (board->flags & FL_BASE_BARS)
  890. bar += idx;
  891. else
  892. offset += idx * board->uart_offset;
  893. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  894. (board->reg_shift + 3);
  895. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  896. return 1;
  897. return setup_port(priv, port, bar, offset, board->reg_shift);
  898. }
  899. static int
  900. ce4100_serial_setup(struct serial_private *priv,
  901. const struct pciserial_board *board,
  902. struct uart_port *port, int idx)
  903. {
  904. int ret;
  905. ret = setup_port(priv, port, 0, 0, board->reg_shift);
  906. port->iotype = UPIO_MEM32;
  907. port->type = PORT_XSCALE;
  908. port->flags = (port->flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  909. port->regshift = 2;
  910. return ret;
  911. }
  912. static int
  913. pci_omegapci_setup(struct serial_private *priv,
  914. const struct pciserial_board *board,
  915. struct uart_port *port, int idx)
  916. {
  917. return setup_port(priv, port, 2, idx * 8, 0);
  918. }
  919. static int skip_tx_en_setup(struct serial_private *priv,
  920. const struct pciserial_board *board,
  921. struct uart_port *port, int idx)
  922. {
  923. port->flags |= UPF_NO_TXEN_TEST;
  924. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  925. "[%04x:%04x] subsystem [%04x:%04x]\n",
  926. priv->dev->vendor,
  927. priv->dev->device,
  928. priv->dev->subsystem_vendor,
  929. priv->dev->subsystem_device);
  930. return pci_default_setup(priv, board, port, idx);
  931. }
  932. static void kt_handle_break(struct uart_port *p)
  933. {
  934. struct uart_8250_port *up =
  935. container_of(p, struct uart_8250_port, port);
  936. /*
  937. * On receipt of a BI, serial device in Intel ME (Intel
  938. * management engine) needs to have its fifos cleared for sane
  939. * SOL (Serial Over Lan) output.
  940. */
  941. serial8250_clear_and_reinit_fifos(up);
  942. }
  943. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  944. {
  945. struct uart_8250_port *up =
  946. container_of(p, struct uart_8250_port, port);
  947. unsigned int val;
  948. /*
  949. * When the Intel ME (management engine) gets reset its serial
  950. * port registers could return 0 momentarily. Functions like
  951. * serial8250_console_write, read and save the IER, perform
  952. * some operation and then restore it. In order to avoid
  953. * setting IER register inadvertently to 0, if the value read
  954. * is 0, double check with ier value in uart_8250_port and use
  955. * that instead. up->ier should be the same value as what is
  956. * currently configured.
  957. */
  958. val = inb(p->iobase + offset);
  959. if (offset == UART_IER) {
  960. if (val == 0)
  961. val = up->ier;
  962. }
  963. return val;
  964. }
  965. static int kt_serial_setup(struct serial_private *priv,
  966. const struct pciserial_board *board,
  967. struct uart_port *port, int idx)
  968. {
  969. port->flags |= UPF_BUG_THRE;
  970. port->serial_in = kt_serial_in;
  971. port->handle_break = kt_handle_break;
  972. return skip_tx_en_setup(priv, board, port, idx);
  973. }
  974. static int pci_eg20t_init(struct pci_dev *dev)
  975. {
  976. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  977. return -ENODEV;
  978. #else
  979. return 0;
  980. #endif
  981. }
  982. static int
  983. pci_xr17c154_setup(struct serial_private *priv,
  984. const struct pciserial_board *board,
  985. struct uart_port *port, int idx)
  986. {
  987. port->flags |= UPF_EXAR_EFR;
  988. return pci_default_setup(priv, board, port, idx);
  989. }
  990. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  991. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  992. #define PCI_DEVICE_ID_OCTPRO 0x0001
  993. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  994. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  995. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  996. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  997. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  998. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  999. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1000. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1001. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1002. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1003. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1004. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1005. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1006. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1007. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1008. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1009. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1010. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1011. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1012. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1013. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1014. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1015. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1016. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1017. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1018. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1019. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1020. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1021. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1022. /*
  1023. * Master list of serial port init/setup/exit quirks.
  1024. * This does not describe the general nature of the port.
  1025. * (ie, baud base, number and location of ports, etc)
  1026. *
  1027. * This list is ordered alphabetically by vendor then device.
  1028. * Specific entries must come before more generic entries.
  1029. */
  1030. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1031. /*
  1032. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1033. */
  1034. {
  1035. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  1036. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  1037. .subvendor = PCI_ANY_ID,
  1038. .subdevice = PCI_ANY_ID,
  1039. .setup = addidata_apci7800_setup,
  1040. },
  1041. /*
  1042. * AFAVLAB cards - these may be called via parport_serial
  1043. * It is not clear whether this applies to all products.
  1044. */
  1045. {
  1046. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1047. .device = PCI_ANY_ID,
  1048. .subvendor = PCI_ANY_ID,
  1049. .subdevice = PCI_ANY_ID,
  1050. .setup = afavlab_setup,
  1051. },
  1052. /*
  1053. * HP Diva
  1054. */
  1055. {
  1056. .vendor = PCI_VENDOR_ID_HP,
  1057. .device = PCI_DEVICE_ID_HP_DIVA,
  1058. .subvendor = PCI_ANY_ID,
  1059. .subdevice = PCI_ANY_ID,
  1060. .init = pci_hp_diva_init,
  1061. .setup = pci_hp_diva_setup,
  1062. },
  1063. /*
  1064. * Intel
  1065. */
  1066. {
  1067. .vendor = PCI_VENDOR_ID_INTEL,
  1068. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1069. .subvendor = 0xe4bf,
  1070. .subdevice = PCI_ANY_ID,
  1071. .init = pci_inteli960ni_init,
  1072. .setup = pci_default_setup,
  1073. },
  1074. {
  1075. .vendor = PCI_VENDOR_ID_INTEL,
  1076. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1077. .subvendor = PCI_ANY_ID,
  1078. .subdevice = PCI_ANY_ID,
  1079. .setup = skip_tx_en_setup,
  1080. },
  1081. {
  1082. .vendor = PCI_VENDOR_ID_INTEL,
  1083. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1084. .subvendor = PCI_ANY_ID,
  1085. .subdevice = PCI_ANY_ID,
  1086. .setup = skip_tx_en_setup,
  1087. },
  1088. {
  1089. .vendor = PCI_VENDOR_ID_INTEL,
  1090. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1091. .subvendor = PCI_ANY_ID,
  1092. .subdevice = PCI_ANY_ID,
  1093. .setup = skip_tx_en_setup,
  1094. },
  1095. {
  1096. .vendor = PCI_VENDOR_ID_INTEL,
  1097. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1098. .subvendor = PCI_ANY_ID,
  1099. .subdevice = PCI_ANY_ID,
  1100. .setup = ce4100_serial_setup,
  1101. },
  1102. {
  1103. .vendor = PCI_VENDOR_ID_INTEL,
  1104. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1105. .subvendor = PCI_ANY_ID,
  1106. .subdevice = PCI_ANY_ID,
  1107. .setup = kt_serial_setup,
  1108. },
  1109. /*
  1110. * ITE
  1111. */
  1112. {
  1113. .vendor = PCI_VENDOR_ID_ITE,
  1114. .device = PCI_DEVICE_ID_ITE_8872,
  1115. .subvendor = PCI_ANY_ID,
  1116. .subdevice = PCI_ANY_ID,
  1117. .init = pci_ite887x_init,
  1118. .setup = pci_default_setup,
  1119. .exit = __devexit_p(pci_ite887x_exit),
  1120. },
  1121. /*
  1122. * National Instruments
  1123. */
  1124. {
  1125. .vendor = PCI_VENDOR_ID_NI,
  1126. .device = PCI_DEVICE_ID_NI_PCI23216,
  1127. .subvendor = PCI_ANY_ID,
  1128. .subdevice = PCI_ANY_ID,
  1129. .init = pci_ni8420_init,
  1130. .setup = pci_default_setup,
  1131. .exit = __devexit_p(pci_ni8420_exit),
  1132. },
  1133. {
  1134. .vendor = PCI_VENDOR_ID_NI,
  1135. .device = PCI_DEVICE_ID_NI_PCI2328,
  1136. .subvendor = PCI_ANY_ID,
  1137. .subdevice = PCI_ANY_ID,
  1138. .init = pci_ni8420_init,
  1139. .setup = pci_default_setup,
  1140. .exit = __devexit_p(pci_ni8420_exit),
  1141. },
  1142. {
  1143. .vendor = PCI_VENDOR_ID_NI,
  1144. .device = PCI_DEVICE_ID_NI_PCI2324,
  1145. .subvendor = PCI_ANY_ID,
  1146. .subdevice = PCI_ANY_ID,
  1147. .init = pci_ni8420_init,
  1148. .setup = pci_default_setup,
  1149. .exit = __devexit_p(pci_ni8420_exit),
  1150. },
  1151. {
  1152. .vendor = PCI_VENDOR_ID_NI,
  1153. .device = PCI_DEVICE_ID_NI_PCI2322,
  1154. .subvendor = PCI_ANY_ID,
  1155. .subdevice = PCI_ANY_ID,
  1156. .init = pci_ni8420_init,
  1157. .setup = pci_default_setup,
  1158. .exit = __devexit_p(pci_ni8420_exit),
  1159. },
  1160. {
  1161. .vendor = PCI_VENDOR_ID_NI,
  1162. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1163. .subvendor = PCI_ANY_ID,
  1164. .subdevice = PCI_ANY_ID,
  1165. .init = pci_ni8420_init,
  1166. .setup = pci_default_setup,
  1167. .exit = __devexit_p(pci_ni8420_exit),
  1168. },
  1169. {
  1170. .vendor = PCI_VENDOR_ID_NI,
  1171. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1172. .subvendor = PCI_ANY_ID,
  1173. .subdevice = PCI_ANY_ID,
  1174. .init = pci_ni8420_init,
  1175. .setup = pci_default_setup,
  1176. .exit = __devexit_p(pci_ni8420_exit),
  1177. },
  1178. {
  1179. .vendor = PCI_VENDOR_ID_NI,
  1180. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1181. .subvendor = PCI_ANY_ID,
  1182. .subdevice = PCI_ANY_ID,
  1183. .init = pci_ni8420_init,
  1184. .setup = pci_default_setup,
  1185. .exit = __devexit_p(pci_ni8420_exit),
  1186. },
  1187. {
  1188. .vendor = PCI_VENDOR_ID_NI,
  1189. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1190. .subvendor = PCI_ANY_ID,
  1191. .subdevice = PCI_ANY_ID,
  1192. .init = pci_ni8420_init,
  1193. .setup = pci_default_setup,
  1194. .exit = __devexit_p(pci_ni8420_exit),
  1195. },
  1196. {
  1197. .vendor = PCI_VENDOR_ID_NI,
  1198. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1199. .subvendor = PCI_ANY_ID,
  1200. .subdevice = PCI_ANY_ID,
  1201. .init = pci_ni8420_init,
  1202. .setup = pci_default_setup,
  1203. .exit = __devexit_p(pci_ni8420_exit),
  1204. },
  1205. {
  1206. .vendor = PCI_VENDOR_ID_NI,
  1207. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1208. .subvendor = PCI_ANY_ID,
  1209. .subdevice = PCI_ANY_ID,
  1210. .init = pci_ni8420_init,
  1211. .setup = pci_default_setup,
  1212. .exit = __devexit_p(pci_ni8420_exit),
  1213. },
  1214. {
  1215. .vendor = PCI_VENDOR_ID_NI,
  1216. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1217. .subvendor = PCI_ANY_ID,
  1218. .subdevice = PCI_ANY_ID,
  1219. .init = pci_ni8420_init,
  1220. .setup = pci_default_setup,
  1221. .exit = __devexit_p(pci_ni8420_exit),
  1222. },
  1223. {
  1224. .vendor = PCI_VENDOR_ID_NI,
  1225. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1226. .subvendor = PCI_ANY_ID,
  1227. .subdevice = PCI_ANY_ID,
  1228. .init = pci_ni8420_init,
  1229. .setup = pci_default_setup,
  1230. .exit = __devexit_p(pci_ni8420_exit),
  1231. },
  1232. {
  1233. .vendor = PCI_VENDOR_ID_NI,
  1234. .device = PCI_ANY_ID,
  1235. .subvendor = PCI_ANY_ID,
  1236. .subdevice = PCI_ANY_ID,
  1237. .init = pci_ni8430_init,
  1238. .setup = pci_ni8430_setup,
  1239. .exit = __devexit_p(pci_ni8430_exit),
  1240. },
  1241. /*
  1242. * Panacom
  1243. */
  1244. {
  1245. .vendor = PCI_VENDOR_ID_PANACOM,
  1246. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1247. .subvendor = PCI_ANY_ID,
  1248. .subdevice = PCI_ANY_ID,
  1249. .init = pci_plx9050_init,
  1250. .setup = pci_default_setup,
  1251. .exit = __devexit_p(pci_plx9050_exit),
  1252. },
  1253. {
  1254. .vendor = PCI_VENDOR_ID_PANACOM,
  1255. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1256. .subvendor = PCI_ANY_ID,
  1257. .subdevice = PCI_ANY_ID,
  1258. .init = pci_plx9050_init,
  1259. .setup = pci_default_setup,
  1260. .exit = __devexit_p(pci_plx9050_exit),
  1261. },
  1262. /*
  1263. * PLX
  1264. */
  1265. {
  1266. .vendor = PCI_VENDOR_ID_PLX,
  1267. .device = PCI_DEVICE_ID_PLX_9030,
  1268. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1269. .subdevice = PCI_ANY_ID,
  1270. .setup = pci_default_setup,
  1271. },
  1272. {
  1273. .vendor = PCI_VENDOR_ID_PLX,
  1274. .device = PCI_DEVICE_ID_PLX_9050,
  1275. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1276. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1277. .init = pci_plx9050_init,
  1278. .setup = pci_default_setup,
  1279. .exit = __devexit_p(pci_plx9050_exit),
  1280. },
  1281. {
  1282. .vendor = PCI_VENDOR_ID_PLX,
  1283. .device = PCI_DEVICE_ID_PLX_9050,
  1284. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1285. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1286. .init = pci_plx9050_init,
  1287. .setup = pci_default_setup,
  1288. .exit = __devexit_p(pci_plx9050_exit),
  1289. },
  1290. {
  1291. .vendor = PCI_VENDOR_ID_PLX,
  1292. .device = PCI_DEVICE_ID_PLX_9050,
  1293. .subvendor = PCI_VENDOR_ID_PLX,
  1294. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1295. .init = pci_plx9050_init,
  1296. .setup = pci_default_setup,
  1297. .exit = __devexit_p(pci_plx9050_exit),
  1298. },
  1299. {
  1300. .vendor = PCI_VENDOR_ID_PLX,
  1301. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1302. .subvendor = PCI_VENDOR_ID_PLX,
  1303. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1304. .init = pci_plx9050_init,
  1305. .setup = pci_default_setup,
  1306. .exit = __devexit_p(pci_plx9050_exit),
  1307. },
  1308. /*
  1309. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1310. */
  1311. {
  1312. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1313. .device = PCI_DEVICE_ID_OCTPRO,
  1314. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1315. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1316. .init = sbs_init,
  1317. .setup = sbs_setup,
  1318. .exit = __devexit_p(sbs_exit),
  1319. },
  1320. /*
  1321. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1322. */
  1323. {
  1324. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1325. .device = PCI_DEVICE_ID_OCTPRO,
  1326. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1327. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1328. .init = sbs_init,
  1329. .setup = sbs_setup,
  1330. .exit = __devexit_p(sbs_exit),
  1331. },
  1332. /*
  1333. * SBS Technologies, Inc., P-Octal 232
  1334. */
  1335. {
  1336. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1337. .device = PCI_DEVICE_ID_OCTPRO,
  1338. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1339. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1340. .init = sbs_init,
  1341. .setup = sbs_setup,
  1342. .exit = __devexit_p(sbs_exit),
  1343. },
  1344. /*
  1345. * SBS Technologies, Inc., P-Octal 422
  1346. */
  1347. {
  1348. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1349. .device = PCI_DEVICE_ID_OCTPRO,
  1350. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1351. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1352. .init = sbs_init,
  1353. .setup = sbs_setup,
  1354. .exit = __devexit_p(sbs_exit),
  1355. },
  1356. /*
  1357. * SIIG cards - these may be called via parport_serial
  1358. */
  1359. {
  1360. .vendor = PCI_VENDOR_ID_SIIG,
  1361. .device = PCI_ANY_ID,
  1362. .subvendor = PCI_ANY_ID,
  1363. .subdevice = PCI_ANY_ID,
  1364. .init = pci_siig_init,
  1365. .setup = pci_siig_setup,
  1366. },
  1367. /*
  1368. * Titan cards
  1369. */
  1370. {
  1371. .vendor = PCI_VENDOR_ID_TITAN,
  1372. .device = PCI_DEVICE_ID_TITAN_400L,
  1373. .subvendor = PCI_ANY_ID,
  1374. .subdevice = PCI_ANY_ID,
  1375. .setup = titan_400l_800l_setup,
  1376. },
  1377. {
  1378. .vendor = PCI_VENDOR_ID_TITAN,
  1379. .device = PCI_DEVICE_ID_TITAN_800L,
  1380. .subvendor = PCI_ANY_ID,
  1381. .subdevice = PCI_ANY_ID,
  1382. .setup = titan_400l_800l_setup,
  1383. },
  1384. /*
  1385. * Timedia cards
  1386. */
  1387. {
  1388. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1389. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1390. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1391. .subdevice = PCI_ANY_ID,
  1392. .probe = pci_timedia_probe,
  1393. .init = pci_timedia_init,
  1394. .setup = pci_timedia_setup,
  1395. },
  1396. {
  1397. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1398. .device = PCI_ANY_ID,
  1399. .subvendor = PCI_ANY_ID,
  1400. .subdevice = PCI_ANY_ID,
  1401. .setup = pci_timedia_setup,
  1402. },
  1403. /*
  1404. * Exar cards
  1405. */
  1406. {
  1407. .vendor = PCI_VENDOR_ID_EXAR,
  1408. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1409. .subvendor = PCI_ANY_ID,
  1410. .subdevice = PCI_ANY_ID,
  1411. .setup = pci_xr17c154_setup,
  1412. },
  1413. {
  1414. .vendor = PCI_VENDOR_ID_EXAR,
  1415. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1416. .subvendor = PCI_ANY_ID,
  1417. .subdevice = PCI_ANY_ID,
  1418. .setup = pci_xr17c154_setup,
  1419. },
  1420. {
  1421. .vendor = PCI_VENDOR_ID_EXAR,
  1422. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  1423. .subvendor = PCI_ANY_ID,
  1424. .subdevice = PCI_ANY_ID,
  1425. .setup = pci_xr17c154_setup,
  1426. },
  1427. /*
  1428. * Xircom cards
  1429. */
  1430. {
  1431. .vendor = PCI_VENDOR_ID_XIRCOM,
  1432. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1433. .subvendor = PCI_ANY_ID,
  1434. .subdevice = PCI_ANY_ID,
  1435. .init = pci_xircom_init,
  1436. .setup = pci_default_setup,
  1437. },
  1438. /*
  1439. * Netmos cards - these may be called via parport_serial
  1440. */
  1441. {
  1442. .vendor = PCI_VENDOR_ID_NETMOS,
  1443. .device = PCI_ANY_ID,
  1444. .subvendor = PCI_ANY_ID,
  1445. .subdevice = PCI_ANY_ID,
  1446. .init = pci_netmos_init,
  1447. .setup = pci_netmos_9900_setup,
  1448. },
  1449. /*
  1450. * For Oxford Semiconductor Tornado based devices
  1451. */
  1452. {
  1453. .vendor = PCI_VENDOR_ID_OXSEMI,
  1454. .device = PCI_ANY_ID,
  1455. .subvendor = PCI_ANY_ID,
  1456. .subdevice = PCI_ANY_ID,
  1457. .init = pci_oxsemi_tornado_init,
  1458. .setup = pci_default_setup,
  1459. },
  1460. {
  1461. .vendor = PCI_VENDOR_ID_MAINPINE,
  1462. .device = PCI_ANY_ID,
  1463. .subvendor = PCI_ANY_ID,
  1464. .subdevice = PCI_ANY_ID,
  1465. .init = pci_oxsemi_tornado_init,
  1466. .setup = pci_default_setup,
  1467. },
  1468. {
  1469. .vendor = PCI_VENDOR_ID_DIGI,
  1470. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1471. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1472. .subdevice = PCI_ANY_ID,
  1473. .init = pci_oxsemi_tornado_init,
  1474. .setup = pci_default_setup,
  1475. },
  1476. {
  1477. .vendor = PCI_VENDOR_ID_INTEL,
  1478. .device = 0x8811,
  1479. .subvendor = PCI_ANY_ID,
  1480. .subdevice = PCI_ANY_ID,
  1481. .init = pci_eg20t_init,
  1482. .setup = pci_default_setup,
  1483. },
  1484. {
  1485. .vendor = PCI_VENDOR_ID_INTEL,
  1486. .device = 0x8812,
  1487. .subvendor = PCI_ANY_ID,
  1488. .subdevice = PCI_ANY_ID,
  1489. .init = pci_eg20t_init,
  1490. .setup = pci_default_setup,
  1491. },
  1492. {
  1493. .vendor = PCI_VENDOR_ID_INTEL,
  1494. .device = 0x8813,
  1495. .subvendor = PCI_ANY_ID,
  1496. .subdevice = PCI_ANY_ID,
  1497. .init = pci_eg20t_init,
  1498. .setup = pci_default_setup,
  1499. },
  1500. {
  1501. .vendor = PCI_VENDOR_ID_INTEL,
  1502. .device = 0x8814,
  1503. .subvendor = PCI_ANY_ID,
  1504. .subdevice = PCI_ANY_ID,
  1505. .init = pci_eg20t_init,
  1506. .setup = pci_default_setup,
  1507. },
  1508. {
  1509. .vendor = 0x10DB,
  1510. .device = 0x8027,
  1511. .subvendor = PCI_ANY_ID,
  1512. .subdevice = PCI_ANY_ID,
  1513. .init = pci_eg20t_init,
  1514. .setup = pci_default_setup,
  1515. },
  1516. {
  1517. .vendor = 0x10DB,
  1518. .device = 0x8028,
  1519. .subvendor = PCI_ANY_ID,
  1520. .subdevice = PCI_ANY_ID,
  1521. .init = pci_eg20t_init,
  1522. .setup = pci_default_setup,
  1523. },
  1524. {
  1525. .vendor = 0x10DB,
  1526. .device = 0x8029,
  1527. .subvendor = PCI_ANY_ID,
  1528. .subdevice = PCI_ANY_ID,
  1529. .init = pci_eg20t_init,
  1530. .setup = pci_default_setup,
  1531. },
  1532. {
  1533. .vendor = 0x10DB,
  1534. .device = 0x800C,
  1535. .subvendor = PCI_ANY_ID,
  1536. .subdevice = PCI_ANY_ID,
  1537. .init = pci_eg20t_init,
  1538. .setup = pci_default_setup,
  1539. },
  1540. {
  1541. .vendor = 0x10DB,
  1542. .device = 0x800D,
  1543. .subvendor = PCI_ANY_ID,
  1544. .subdevice = PCI_ANY_ID,
  1545. .init = pci_eg20t_init,
  1546. .setup = pci_default_setup,
  1547. },
  1548. /*
  1549. * Cronyx Omega PCI (PLX-chip based)
  1550. */
  1551. {
  1552. .vendor = PCI_VENDOR_ID_PLX,
  1553. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1554. .subvendor = PCI_ANY_ID,
  1555. .subdevice = PCI_ANY_ID,
  1556. .setup = pci_omegapci_setup,
  1557. },
  1558. /*
  1559. * Default "match everything" terminator entry
  1560. */
  1561. {
  1562. .vendor = PCI_ANY_ID,
  1563. .device = PCI_ANY_ID,
  1564. .subvendor = PCI_ANY_ID,
  1565. .subdevice = PCI_ANY_ID,
  1566. .setup = pci_default_setup,
  1567. }
  1568. };
  1569. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1570. {
  1571. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1572. }
  1573. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1574. {
  1575. struct pci_serial_quirk *quirk;
  1576. for (quirk = pci_serial_quirks; ; quirk++)
  1577. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1578. quirk_id_matches(quirk->device, dev->device) &&
  1579. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1580. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1581. break;
  1582. return quirk;
  1583. }
  1584. static inline int get_pci_irq(struct pci_dev *dev,
  1585. const struct pciserial_board *board)
  1586. {
  1587. if (board->flags & FL_NOIRQ)
  1588. return 0;
  1589. else
  1590. return dev->irq;
  1591. }
  1592. /*
  1593. * This is the configuration table for all of the PCI serial boards
  1594. * which we support. It is directly indexed by the pci_board_num_t enum
  1595. * value, which is encoded in the pci_device_id PCI probe table's
  1596. * driver_data member.
  1597. *
  1598. * The makeup of these names are:
  1599. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1600. *
  1601. * bn = PCI BAR number
  1602. * bt = Index using PCI BARs
  1603. * n = number of serial ports
  1604. * baud = baud rate
  1605. * offsetinhex = offset for each sequential port (in hex)
  1606. *
  1607. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1608. *
  1609. * Please note: in theory if n = 1, _bt infix should make no difference.
  1610. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1611. */
  1612. enum pci_board_num_t {
  1613. pbn_default = 0,
  1614. pbn_b0_1_115200,
  1615. pbn_b0_2_115200,
  1616. pbn_b0_4_115200,
  1617. pbn_b0_5_115200,
  1618. pbn_b0_8_115200,
  1619. pbn_b0_1_921600,
  1620. pbn_b0_2_921600,
  1621. pbn_b0_4_921600,
  1622. pbn_b0_2_1130000,
  1623. pbn_b0_4_1152000,
  1624. pbn_b0_2_1843200,
  1625. pbn_b0_4_1843200,
  1626. pbn_b0_2_1843200_200,
  1627. pbn_b0_4_1843200_200,
  1628. pbn_b0_8_1843200_200,
  1629. pbn_b0_1_4000000,
  1630. pbn_b0_bt_1_115200,
  1631. pbn_b0_bt_2_115200,
  1632. pbn_b0_bt_4_115200,
  1633. pbn_b0_bt_8_115200,
  1634. pbn_b0_bt_1_460800,
  1635. pbn_b0_bt_2_460800,
  1636. pbn_b0_bt_4_460800,
  1637. pbn_b0_bt_1_921600,
  1638. pbn_b0_bt_2_921600,
  1639. pbn_b0_bt_4_921600,
  1640. pbn_b0_bt_8_921600,
  1641. pbn_b1_1_115200,
  1642. pbn_b1_2_115200,
  1643. pbn_b1_4_115200,
  1644. pbn_b1_8_115200,
  1645. pbn_b1_16_115200,
  1646. pbn_b1_1_921600,
  1647. pbn_b1_2_921600,
  1648. pbn_b1_4_921600,
  1649. pbn_b1_8_921600,
  1650. pbn_b1_2_1250000,
  1651. pbn_b1_bt_1_115200,
  1652. pbn_b1_bt_2_115200,
  1653. pbn_b1_bt_4_115200,
  1654. pbn_b1_bt_2_921600,
  1655. pbn_b1_1_1382400,
  1656. pbn_b1_2_1382400,
  1657. pbn_b1_4_1382400,
  1658. pbn_b1_8_1382400,
  1659. pbn_b2_1_115200,
  1660. pbn_b2_2_115200,
  1661. pbn_b2_4_115200,
  1662. pbn_b2_8_115200,
  1663. pbn_b2_1_460800,
  1664. pbn_b2_4_460800,
  1665. pbn_b2_8_460800,
  1666. pbn_b2_16_460800,
  1667. pbn_b2_1_921600,
  1668. pbn_b2_4_921600,
  1669. pbn_b2_8_921600,
  1670. pbn_b2_8_1152000,
  1671. pbn_b2_bt_1_115200,
  1672. pbn_b2_bt_2_115200,
  1673. pbn_b2_bt_4_115200,
  1674. pbn_b2_bt_2_921600,
  1675. pbn_b2_bt_4_921600,
  1676. pbn_b3_2_115200,
  1677. pbn_b3_4_115200,
  1678. pbn_b3_8_115200,
  1679. pbn_b4_bt_2_921600,
  1680. pbn_b4_bt_4_921600,
  1681. pbn_b4_bt_8_921600,
  1682. /*
  1683. * Board-specific versions.
  1684. */
  1685. pbn_panacom,
  1686. pbn_panacom2,
  1687. pbn_panacom4,
  1688. pbn_exsys_4055,
  1689. pbn_plx_romulus,
  1690. pbn_oxsemi,
  1691. pbn_oxsemi_1_4000000,
  1692. pbn_oxsemi_2_4000000,
  1693. pbn_oxsemi_4_4000000,
  1694. pbn_oxsemi_8_4000000,
  1695. pbn_intel_i960,
  1696. pbn_sgi_ioc3,
  1697. pbn_computone_4,
  1698. pbn_computone_6,
  1699. pbn_computone_8,
  1700. pbn_sbsxrsio,
  1701. pbn_exar_XR17C152,
  1702. pbn_exar_XR17C154,
  1703. pbn_exar_XR17C158,
  1704. pbn_exar_ibm_saturn,
  1705. pbn_pasemi_1682M,
  1706. pbn_ni8430_2,
  1707. pbn_ni8430_4,
  1708. pbn_ni8430_8,
  1709. pbn_ni8430_16,
  1710. pbn_ADDIDATA_PCIe_1_3906250,
  1711. pbn_ADDIDATA_PCIe_2_3906250,
  1712. pbn_ADDIDATA_PCIe_4_3906250,
  1713. pbn_ADDIDATA_PCIe_8_3906250,
  1714. pbn_ce4100_1_115200,
  1715. pbn_omegapci,
  1716. pbn_NETMOS9900_2s_115200,
  1717. };
  1718. /*
  1719. * uart_offset - the space between channels
  1720. * reg_shift - describes how the UART registers are mapped
  1721. * to PCI memory by the card.
  1722. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1723. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1724. * in include/linux/serial_reg.h,
  1725. * see first lines of serial_in() and serial_out() in 8250.c
  1726. */
  1727. static struct pciserial_board pci_boards[] __devinitdata = {
  1728. [pbn_default] = {
  1729. .flags = FL_BASE0,
  1730. .num_ports = 1,
  1731. .base_baud = 115200,
  1732. .uart_offset = 8,
  1733. },
  1734. [pbn_b0_1_115200] = {
  1735. .flags = FL_BASE0,
  1736. .num_ports = 1,
  1737. .base_baud = 115200,
  1738. .uart_offset = 8,
  1739. },
  1740. [pbn_b0_2_115200] = {
  1741. .flags = FL_BASE0,
  1742. .num_ports = 2,
  1743. .base_baud = 115200,
  1744. .uart_offset = 8,
  1745. },
  1746. [pbn_b0_4_115200] = {
  1747. .flags = FL_BASE0,
  1748. .num_ports = 4,
  1749. .base_baud = 115200,
  1750. .uart_offset = 8,
  1751. },
  1752. [pbn_b0_5_115200] = {
  1753. .flags = FL_BASE0,
  1754. .num_ports = 5,
  1755. .base_baud = 115200,
  1756. .uart_offset = 8,
  1757. },
  1758. [pbn_b0_8_115200] = {
  1759. .flags = FL_BASE0,
  1760. .num_ports = 8,
  1761. .base_baud = 115200,
  1762. .uart_offset = 8,
  1763. },
  1764. [pbn_b0_1_921600] = {
  1765. .flags = FL_BASE0,
  1766. .num_ports = 1,
  1767. .base_baud = 921600,
  1768. .uart_offset = 8,
  1769. },
  1770. [pbn_b0_2_921600] = {
  1771. .flags = FL_BASE0,
  1772. .num_ports = 2,
  1773. .base_baud = 921600,
  1774. .uart_offset = 8,
  1775. },
  1776. [pbn_b0_4_921600] = {
  1777. .flags = FL_BASE0,
  1778. .num_ports = 4,
  1779. .base_baud = 921600,
  1780. .uart_offset = 8,
  1781. },
  1782. [pbn_b0_2_1130000] = {
  1783. .flags = FL_BASE0,
  1784. .num_ports = 2,
  1785. .base_baud = 1130000,
  1786. .uart_offset = 8,
  1787. },
  1788. [pbn_b0_4_1152000] = {
  1789. .flags = FL_BASE0,
  1790. .num_ports = 4,
  1791. .base_baud = 1152000,
  1792. .uart_offset = 8,
  1793. },
  1794. [pbn_b0_2_1843200] = {
  1795. .flags = FL_BASE0,
  1796. .num_ports = 2,
  1797. .base_baud = 1843200,
  1798. .uart_offset = 8,
  1799. },
  1800. [pbn_b0_4_1843200] = {
  1801. .flags = FL_BASE0,
  1802. .num_ports = 4,
  1803. .base_baud = 1843200,
  1804. .uart_offset = 8,
  1805. },
  1806. [pbn_b0_2_1843200_200] = {
  1807. .flags = FL_BASE0,
  1808. .num_ports = 2,
  1809. .base_baud = 1843200,
  1810. .uart_offset = 0x200,
  1811. },
  1812. [pbn_b0_4_1843200_200] = {
  1813. .flags = FL_BASE0,
  1814. .num_ports = 4,
  1815. .base_baud = 1843200,
  1816. .uart_offset = 0x200,
  1817. },
  1818. [pbn_b0_8_1843200_200] = {
  1819. .flags = FL_BASE0,
  1820. .num_ports = 8,
  1821. .base_baud = 1843200,
  1822. .uart_offset = 0x200,
  1823. },
  1824. [pbn_b0_1_4000000] = {
  1825. .flags = FL_BASE0,
  1826. .num_ports = 1,
  1827. .base_baud = 4000000,
  1828. .uart_offset = 8,
  1829. },
  1830. [pbn_b0_bt_1_115200] = {
  1831. .flags = FL_BASE0|FL_BASE_BARS,
  1832. .num_ports = 1,
  1833. .base_baud = 115200,
  1834. .uart_offset = 8,
  1835. },
  1836. [pbn_b0_bt_2_115200] = {
  1837. .flags = FL_BASE0|FL_BASE_BARS,
  1838. .num_ports = 2,
  1839. .base_baud = 115200,
  1840. .uart_offset = 8,
  1841. },
  1842. [pbn_b0_bt_4_115200] = {
  1843. .flags = FL_BASE0|FL_BASE_BARS,
  1844. .num_ports = 4,
  1845. .base_baud = 115200,
  1846. .uart_offset = 8,
  1847. },
  1848. [pbn_b0_bt_8_115200] = {
  1849. .flags = FL_BASE0|FL_BASE_BARS,
  1850. .num_ports = 8,
  1851. .base_baud = 115200,
  1852. .uart_offset = 8,
  1853. },
  1854. [pbn_b0_bt_1_460800] = {
  1855. .flags = FL_BASE0|FL_BASE_BARS,
  1856. .num_ports = 1,
  1857. .base_baud = 460800,
  1858. .uart_offset = 8,
  1859. },
  1860. [pbn_b0_bt_2_460800] = {
  1861. .flags = FL_BASE0|FL_BASE_BARS,
  1862. .num_ports = 2,
  1863. .base_baud = 460800,
  1864. .uart_offset = 8,
  1865. },
  1866. [pbn_b0_bt_4_460800] = {
  1867. .flags = FL_BASE0|FL_BASE_BARS,
  1868. .num_ports = 4,
  1869. .base_baud = 460800,
  1870. .uart_offset = 8,
  1871. },
  1872. [pbn_b0_bt_1_921600] = {
  1873. .flags = FL_BASE0|FL_BASE_BARS,
  1874. .num_ports = 1,
  1875. .base_baud = 921600,
  1876. .uart_offset = 8,
  1877. },
  1878. [pbn_b0_bt_2_921600] = {
  1879. .flags = FL_BASE0|FL_BASE_BARS,
  1880. .num_ports = 2,
  1881. .base_baud = 921600,
  1882. .uart_offset = 8,
  1883. },
  1884. [pbn_b0_bt_4_921600] = {
  1885. .flags = FL_BASE0|FL_BASE_BARS,
  1886. .num_ports = 4,
  1887. .base_baud = 921600,
  1888. .uart_offset = 8,
  1889. },
  1890. [pbn_b0_bt_8_921600] = {
  1891. .flags = FL_BASE0|FL_BASE_BARS,
  1892. .num_ports = 8,
  1893. .base_baud = 921600,
  1894. .uart_offset = 8,
  1895. },
  1896. [pbn_b1_1_115200] = {
  1897. .flags = FL_BASE1,
  1898. .num_ports = 1,
  1899. .base_baud = 115200,
  1900. .uart_offset = 8,
  1901. },
  1902. [pbn_b1_2_115200] = {
  1903. .flags = FL_BASE1,
  1904. .num_ports = 2,
  1905. .base_baud = 115200,
  1906. .uart_offset = 8,
  1907. },
  1908. [pbn_b1_4_115200] = {
  1909. .flags = FL_BASE1,
  1910. .num_ports = 4,
  1911. .base_baud = 115200,
  1912. .uart_offset = 8,
  1913. },
  1914. [pbn_b1_8_115200] = {
  1915. .flags = FL_BASE1,
  1916. .num_ports = 8,
  1917. .base_baud = 115200,
  1918. .uart_offset = 8,
  1919. },
  1920. [pbn_b1_16_115200] = {
  1921. .flags = FL_BASE1,
  1922. .num_ports = 16,
  1923. .base_baud = 115200,
  1924. .uart_offset = 8,
  1925. },
  1926. [pbn_b1_1_921600] = {
  1927. .flags = FL_BASE1,
  1928. .num_ports = 1,
  1929. .base_baud = 921600,
  1930. .uart_offset = 8,
  1931. },
  1932. [pbn_b1_2_921600] = {
  1933. .flags = FL_BASE1,
  1934. .num_ports = 2,
  1935. .base_baud = 921600,
  1936. .uart_offset = 8,
  1937. },
  1938. [pbn_b1_4_921600] = {
  1939. .flags = FL_BASE1,
  1940. .num_ports = 4,
  1941. .base_baud = 921600,
  1942. .uart_offset = 8,
  1943. },
  1944. [pbn_b1_8_921600] = {
  1945. .flags = FL_BASE1,
  1946. .num_ports = 8,
  1947. .base_baud = 921600,
  1948. .uart_offset = 8,
  1949. },
  1950. [pbn_b1_2_1250000] = {
  1951. .flags = FL_BASE1,
  1952. .num_ports = 2,
  1953. .base_baud = 1250000,
  1954. .uart_offset = 8,
  1955. },
  1956. [pbn_b1_bt_1_115200] = {
  1957. .flags = FL_BASE1|FL_BASE_BARS,
  1958. .num_ports = 1,
  1959. .base_baud = 115200,
  1960. .uart_offset = 8,
  1961. },
  1962. [pbn_b1_bt_2_115200] = {
  1963. .flags = FL_BASE1|FL_BASE_BARS,
  1964. .num_ports = 2,
  1965. .base_baud = 115200,
  1966. .uart_offset = 8,
  1967. },
  1968. [pbn_b1_bt_4_115200] = {
  1969. .flags = FL_BASE1|FL_BASE_BARS,
  1970. .num_ports = 4,
  1971. .base_baud = 115200,
  1972. .uart_offset = 8,
  1973. },
  1974. [pbn_b1_bt_2_921600] = {
  1975. .flags = FL_BASE1|FL_BASE_BARS,
  1976. .num_ports = 2,
  1977. .base_baud = 921600,
  1978. .uart_offset = 8,
  1979. },
  1980. [pbn_b1_1_1382400] = {
  1981. .flags = FL_BASE1,
  1982. .num_ports = 1,
  1983. .base_baud = 1382400,
  1984. .uart_offset = 8,
  1985. },
  1986. [pbn_b1_2_1382400] = {
  1987. .flags = FL_BASE1,
  1988. .num_ports = 2,
  1989. .base_baud = 1382400,
  1990. .uart_offset = 8,
  1991. },
  1992. [pbn_b1_4_1382400] = {
  1993. .flags = FL_BASE1,
  1994. .num_ports = 4,
  1995. .base_baud = 1382400,
  1996. .uart_offset = 8,
  1997. },
  1998. [pbn_b1_8_1382400] = {
  1999. .flags = FL_BASE1,
  2000. .num_ports = 8,
  2001. .base_baud = 1382400,
  2002. .uart_offset = 8,
  2003. },
  2004. [pbn_b2_1_115200] = {
  2005. .flags = FL_BASE2,
  2006. .num_ports = 1,
  2007. .base_baud = 115200,
  2008. .uart_offset = 8,
  2009. },
  2010. [pbn_b2_2_115200] = {
  2011. .flags = FL_BASE2,
  2012. .num_ports = 2,
  2013. .base_baud = 115200,
  2014. .uart_offset = 8,
  2015. },
  2016. [pbn_b2_4_115200] = {
  2017. .flags = FL_BASE2,
  2018. .num_ports = 4,
  2019. .base_baud = 115200,
  2020. .uart_offset = 8,
  2021. },
  2022. [pbn_b2_8_115200] = {
  2023. .flags = FL_BASE2,
  2024. .num_ports = 8,
  2025. .base_baud = 115200,
  2026. .uart_offset = 8,
  2027. },
  2028. [pbn_b2_1_460800] = {
  2029. .flags = FL_BASE2,
  2030. .num_ports = 1,
  2031. .base_baud = 460800,
  2032. .uart_offset = 8,
  2033. },
  2034. [pbn_b2_4_460800] = {
  2035. .flags = FL_BASE2,
  2036. .num_ports = 4,
  2037. .base_baud = 460800,
  2038. .uart_offset = 8,
  2039. },
  2040. [pbn_b2_8_460800] = {
  2041. .flags = FL_BASE2,
  2042. .num_ports = 8,
  2043. .base_baud = 460800,
  2044. .uart_offset = 8,
  2045. },
  2046. [pbn_b2_16_460800] = {
  2047. .flags = FL_BASE2,
  2048. .num_ports = 16,
  2049. .base_baud = 460800,
  2050. .uart_offset = 8,
  2051. },
  2052. [pbn_b2_1_921600] = {
  2053. .flags = FL_BASE2,
  2054. .num_ports = 1,
  2055. .base_baud = 921600,
  2056. .uart_offset = 8,
  2057. },
  2058. [pbn_b2_4_921600] = {
  2059. .flags = FL_BASE2,
  2060. .num_ports = 4,
  2061. .base_baud = 921600,
  2062. .uart_offset = 8,
  2063. },
  2064. [pbn_b2_8_921600] = {
  2065. .flags = FL_BASE2,
  2066. .num_ports = 8,
  2067. .base_baud = 921600,
  2068. .uart_offset = 8,
  2069. },
  2070. [pbn_b2_8_1152000] = {
  2071. .flags = FL_BASE2,
  2072. .num_ports = 8,
  2073. .base_baud = 1152000,
  2074. .uart_offset = 8,
  2075. },
  2076. [pbn_b2_bt_1_115200] = {
  2077. .flags = FL_BASE2|FL_BASE_BARS,
  2078. .num_ports = 1,
  2079. .base_baud = 115200,
  2080. .uart_offset = 8,
  2081. },
  2082. [pbn_b2_bt_2_115200] = {
  2083. .flags = FL_BASE2|FL_BASE_BARS,
  2084. .num_ports = 2,
  2085. .base_baud = 115200,
  2086. .uart_offset = 8,
  2087. },
  2088. [pbn_b2_bt_4_115200] = {
  2089. .flags = FL_BASE2|FL_BASE_BARS,
  2090. .num_ports = 4,
  2091. .base_baud = 115200,
  2092. .uart_offset = 8,
  2093. },
  2094. [pbn_b2_bt_2_921600] = {
  2095. .flags = FL_BASE2|FL_BASE_BARS,
  2096. .num_ports = 2,
  2097. .base_baud = 921600,
  2098. .uart_offset = 8,
  2099. },
  2100. [pbn_b2_bt_4_921600] = {
  2101. .flags = FL_BASE2|FL_BASE_BARS,
  2102. .num_ports = 4,
  2103. .base_baud = 921600,
  2104. .uart_offset = 8,
  2105. },
  2106. [pbn_b3_2_115200] = {
  2107. .flags = FL_BASE3,
  2108. .num_ports = 2,
  2109. .base_baud = 115200,
  2110. .uart_offset = 8,
  2111. },
  2112. [pbn_b3_4_115200] = {
  2113. .flags = FL_BASE3,
  2114. .num_ports = 4,
  2115. .base_baud = 115200,
  2116. .uart_offset = 8,
  2117. },
  2118. [pbn_b3_8_115200] = {
  2119. .flags = FL_BASE3,
  2120. .num_ports = 8,
  2121. .base_baud = 115200,
  2122. .uart_offset = 8,
  2123. },
  2124. [pbn_b4_bt_2_921600] = {
  2125. .flags = FL_BASE4,
  2126. .num_ports = 2,
  2127. .base_baud = 921600,
  2128. .uart_offset = 8,
  2129. },
  2130. [pbn_b4_bt_4_921600] = {
  2131. .flags = FL_BASE4,
  2132. .num_ports = 4,
  2133. .base_baud = 921600,
  2134. .uart_offset = 8,
  2135. },
  2136. [pbn_b4_bt_8_921600] = {
  2137. .flags = FL_BASE4,
  2138. .num_ports = 8,
  2139. .base_baud = 921600,
  2140. .uart_offset = 8,
  2141. },
  2142. /*
  2143. * Entries following this are board-specific.
  2144. */
  2145. /*
  2146. * Panacom - IOMEM
  2147. */
  2148. [pbn_panacom] = {
  2149. .flags = FL_BASE2,
  2150. .num_ports = 2,
  2151. .base_baud = 921600,
  2152. .uart_offset = 0x400,
  2153. .reg_shift = 7,
  2154. },
  2155. [pbn_panacom2] = {
  2156. .flags = FL_BASE2|FL_BASE_BARS,
  2157. .num_ports = 2,
  2158. .base_baud = 921600,
  2159. .uart_offset = 0x400,
  2160. .reg_shift = 7,
  2161. },
  2162. [pbn_panacom4] = {
  2163. .flags = FL_BASE2|FL_BASE_BARS,
  2164. .num_ports = 4,
  2165. .base_baud = 921600,
  2166. .uart_offset = 0x400,
  2167. .reg_shift = 7,
  2168. },
  2169. [pbn_exsys_4055] = {
  2170. .flags = FL_BASE2,
  2171. .num_ports = 4,
  2172. .base_baud = 115200,
  2173. .uart_offset = 8,
  2174. },
  2175. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2176. [pbn_plx_romulus] = {
  2177. .flags = FL_BASE2,
  2178. .num_ports = 4,
  2179. .base_baud = 921600,
  2180. .uart_offset = 8 << 2,
  2181. .reg_shift = 2,
  2182. .first_offset = 0x03,
  2183. },
  2184. /*
  2185. * This board uses the size of PCI Base region 0 to
  2186. * signal now many ports are available
  2187. */
  2188. [pbn_oxsemi] = {
  2189. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2190. .num_ports = 32,
  2191. .base_baud = 115200,
  2192. .uart_offset = 8,
  2193. },
  2194. [pbn_oxsemi_1_4000000] = {
  2195. .flags = FL_BASE0,
  2196. .num_ports = 1,
  2197. .base_baud = 4000000,
  2198. .uart_offset = 0x200,
  2199. .first_offset = 0x1000,
  2200. },
  2201. [pbn_oxsemi_2_4000000] = {
  2202. .flags = FL_BASE0,
  2203. .num_ports = 2,
  2204. .base_baud = 4000000,
  2205. .uart_offset = 0x200,
  2206. .first_offset = 0x1000,
  2207. },
  2208. [pbn_oxsemi_4_4000000] = {
  2209. .flags = FL_BASE0,
  2210. .num_ports = 4,
  2211. .base_baud = 4000000,
  2212. .uart_offset = 0x200,
  2213. .first_offset = 0x1000,
  2214. },
  2215. [pbn_oxsemi_8_4000000] = {
  2216. .flags = FL_BASE0,
  2217. .num_ports = 8,
  2218. .base_baud = 4000000,
  2219. .uart_offset = 0x200,
  2220. .first_offset = 0x1000,
  2221. },
  2222. /*
  2223. * EKF addition for i960 Boards form EKF with serial port.
  2224. * Max 256 ports.
  2225. */
  2226. [pbn_intel_i960] = {
  2227. .flags = FL_BASE0,
  2228. .num_ports = 32,
  2229. .base_baud = 921600,
  2230. .uart_offset = 8 << 2,
  2231. .reg_shift = 2,
  2232. .first_offset = 0x10000,
  2233. },
  2234. [pbn_sgi_ioc3] = {
  2235. .flags = FL_BASE0|FL_NOIRQ,
  2236. .num_ports = 1,
  2237. .base_baud = 458333,
  2238. .uart_offset = 8,
  2239. .reg_shift = 0,
  2240. .first_offset = 0x20178,
  2241. },
  2242. /*
  2243. * Computone - uses IOMEM.
  2244. */
  2245. [pbn_computone_4] = {
  2246. .flags = FL_BASE0,
  2247. .num_ports = 4,
  2248. .base_baud = 921600,
  2249. .uart_offset = 0x40,
  2250. .reg_shift = 2,
  2251. .first_offset = 0x200,
  2252. },
  2253. [pbn_computone_6] = {
  2254. .flags = FL_BASE0,
  2255. .num_ports = 6,
  2256. .base_baud = 921600,
  2257. .uart_offset = 0x40,
  2258. .reg_shift = 2,
  2259. .first_offset = 0x200,
  2260. },
  2261. [pbn_computone_8] = {
  2262. .flags = FL_BASE0,
  2263. .num_ports = 8,
  2264. .base_baud = 921600,
  2265. .uart_offset = 0x40,
  2266. .reg_shift = 2,
  2267. .first_offset = 0x200,
  2268. },
  2269. [pbn_sbsxrsio] = {
  2270. .flags = FL_BASE0,
  2271. .num_ports = 8,
  2272. .base_baud = 460800,
  2273. .uart_offset = 256,
  2274. .reg_shift = 4,
  2275. },
  2276. /*
  2277. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2278. * Only basic 16550A support.
  2279. * XR17C15[24] are not tested, but they should work.
  2280. */
  2281. [pbn_exar_XR17C152] = {
  2282. .flags = FL_BASE0,
  2283. .num_ports = 2,
  2284. .base_baud = 921600,
  2285. .uart_offset = 0x200,
  2286. },
  2287. [pbn_exar_XR17C154] = {
  2288. .flags = FL_BASE0,
  2289. .num_ports = 4,
  2290. .base_baud = 921600,
  2291. .uart_offset = 0x200,
  2292. },
  2293. [pbn_exar_XR17C158] = {
  2294. .flags = FL_BASE0,
  2295. .num_ports = 8,
  2296. .base_baud = 921600,
  2297. .uart_offset = 0x200,
  2298. },
  2299. [pbn_exar_ibm_saturn] = {
  2300. .flags = FL_BASE0,
  2301. .num_ports = 1,
  2302. .base_baud = 921600,
  2303. .uart_offset = 0x200,
  2304. },
  2305. /*
  2306. * PA Semi PWRficient PA6T-1682M on-chip UART
  2307. */
  2308. [pbn_pasemi_1682M] = {
  2309. .flags = FL_BASE0,
  2310. .num_ports = 1,
  2311. .base_baud = 8333333,
  2312. },
  2313. /*
  2314. * National Instruments 843x
  2315. */
  2316. [pbn_ni8430_16] = {
  2317. .flags = FL_BASE0,
  2318. .num_ports = 16,
  2319. .base_baud = 3686400,
  2320. .uart_offset = 0x10,
  2321. .first_offset = 0x800,
  2322. },
  2323. [pbn_ni8430_8] = {
  2324. .flags = FL_BASE0,
  2325. .num_ports = 8,
  2326. .base_baud = 3686400,
  2327. .uart_offset = 0x10,
  2328. .first_offset = 0x800,
  2329. },
  2330. [pbn_ni8430_4] = {
  2331. .flags = FL_BASE0,
  2332. .num_ports = 4,
  2333. .base_baud = 3686400,
  2334. .uart_offset = 0x10,
  2335. .first_offset = 0x800,
  2336. },
  2337. [pbn_ni8430_2] = {
  2338. .flags = FL_BASE0,
  2339. .num_ports = 2,
  2340. .base_baud = 3686400,
  2341. .uart_offset = 0x10,
  2342. .first_offset = 0x800,
  2343. },
  2344. /*
  2345. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2346. */
  2347. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2348. .flags = FL_BASE0,
  2349. .num_ports = 1,
  2350. .base_baud = 3906250,
  2351. .uart_offset = 0x200,
  2352. .first_offset = 0x1000,
  2353. },
  2354. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2355. .flags = FL_BASE0,
  2356. .num_ports = 2,
  2357. .base_baud = 3906250,
  2358. .uart_offset = 0x200,
  2359. .first_offset = 0x1000,
  2360. },
  2361. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2362. .flags = FL_BASE0,
  2363. .num_ports = 4,
  2364. .base_baud = 3906250,
  2365. .uart_offset = 0x200,
  2366. .first_offset = 0x1000,
  2367. },
  2368. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2369. .flags = FL_BASE0,
  2370. .num_ports = 8,
  2371. .base_baud = 3906250,
  2372. .uart_offset = 0x200,
  2373. .first_offset = 0x1000,
  2374. },
  2375. [pbn_ce4100_1_115200] = {
  2376. .flags = FL_BASE0,
  2377. .num_ports = 1,
  2378. .base_baud = 921600,
  2379. .reg_shift = 2,
  2380. },
  2381. [pbn_omegapci] = {
  2382. .flags = FL_BASE0,
  2383. .num_ports = 8,
  2384. .base_baud = 115200,
  2385. .uart_offset = 0x200,
  2386. },
  2387. [pbn_NETMOS9900_2s_115200] = {
  2388. .flags = FL_BASE0,
  2389. .num_ports = 2,
  2390. .base_baud = 115200,
  2391. },
  2392. };
  2393. static const struct pci_device_id softmodem_blacklist[] = {
  2394. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2395. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2396. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2397. };
  2398. /*
  2399. * Given a complete unknown PCI device, try to use some heuristics to
  2400. * guess what the configuration might be, based on the pitiful PCI
  2401. * serial specs. Returns 0 on success, 1 on failure.
  2402. */
  2403. static int __devinit
  2404. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2405. {
  2406. const struct pci_device_id *blacklist;
  2407. int num_iomem, num_port, first_port = -1, i;
  2408. /*
  2409. * If it is not a communications device or the programming
  2410. * interface is greater than 6, give up.
  2411. *
  2412. * (Should we try to make guesses for multiport serial devices
  2413. * later?)
  2414. */
  2415. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2416. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2417. (dev->class & 0xff) > 6)
  2418. return -ENODEV;
  2419. /*
  2420. * Do not access blacklisted devices that are known not to
  2421. * feature serial ports.
  2422. */
  2423. for (blacklist = softmodem_blacklist;
  2424. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2425. blacklist++) {
  2426. if (dev->vendor == blacklist->vendor &&
  2427. dev->device == blacklist->device)
  2428. return -ENODEV;
  2429. }
  2430. num_iomem = num_port = 0;
  2431. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2432. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2433. num_port++;
  2434. if (first_port == -1)
  2435. first_port = i;
  2436. }
  2437. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2438. num_iomem++;
  2439. }
  2440. /*
  2441. * If there is 1 or 0 iomem regions, and exactly one port,
  2442. * use it. We guess the number of ports based on the IO
  2443. * region size.
  2444. */
  2445. if (num_iomem <= 1 && num_port == 1) {
  2446. board->flags = first_port;
  2447. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2448. return 0;
  2449. }
  2450. /*
  2451. * Now guess if we've got a board which indexes by BARs.
  2452. * Each IO BAR should be 8 bytes, and they should follow
  2453. * consecutively.
  2454. */
  2455. first_port = -1;
  2456. num_port = 0;
  2457. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2458. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2459. pci_resource_len(dev, i) == 8 &&
  2460. (first_port == -1 || (first_port + num_port) == i)) {
  2461. num_port++;
  2462. if (first_port == -1)
  2463. first_port = i;
  2464. }
  2465. }
  2466. if (num_port > 1) {
  2467. board->flags = first_port | FL_BASE_BARS;
  2468. board->num_ports = num_port;
  2469. return 0;
  2470. }
  2471. return -ENODEV;
  2472. }
  2473. static inline int
  2474. serial_pci_matches(const struct pciserial_board *board,
  2475. const struct pciserial_board *guessed)
  2476. {
  2477. return
  2478. board->num_ports == guessed->num_ports &&
  2479. board->base_baud == guessed->base_baud &&
  2480. board->uart_offset == guessed->uart_offset &&
  2481. board->reg_shift == guessed->reg_shift &&
  2482. board->first_offset == guessed->first_offset;
  2483. }
  2484. struct serial_private *
  2485. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2486. {
  2487. struct uart_port serial_port;
  2488. struct serial_private *priv;
  2489. struct pci_serial_quirk *quirk;
  2490. int rc, nr_ports, i;
  2491. nr_ports = board->num_ports;
  2492. /*
  2493. * Find an init and setup quirks.
  2494. */
  2495. quirk = find_quirk(dev);
  2496. /*
  2497. * Run the new-style initialization function.
  2498. * The initialization function returns:
  2499. * <0 - error
  2500. * 0 - use board->num_ports
  2501. * >0 - number of ports
  2502. */
  2503. if (quirk->init) {
  2504. rc = quirk->init(dev);
  2505. if (rc < 0) {
  2506. priv = ERR_PTR(rc);
  2507. goto err_out;
  2508. }
  2509. if (rc)
  2510. nr_ports = rc;
  2511. }
  2512. priv = kzalloc(sizeof(struct serial_private) +
  2513. sizeof(unsigned int) * nr_ports,
  2514. GFP_KERNEL);
  2515. if (!priv) {
  2516. priv = ERR_PTR(-ENOMEM);
  2517. goto err_deinit;
  2518. }
  2519. priv->dev = dev;
  2520. priv->quirk = quirk;
  2521. memset(&serial_port, 0, sizeof(struct uart_port));
  2522. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2523. serial_port.uartclk = board->base_baud * 16;
  2524. serial_port.irq = get_pci_irq(dev, board);
  2525. serial_port.dev = &dev->dev;
  2526. for (i = 0; i < nr_ports; i++) {
  2527. if (quirk->setup(priv, board, &serial_port, i))
  2528. break;
  2529. #ifdef SERIAL_DEBUG_PCI
  2530. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2531. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2532. #endif
  2533. priv->line[i] = serial8250_register_port(&serial_port);
  2534. if (priv->line[i] < 0) {
  2535. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2536. break;
  2537. }
  2538. }
  2539. priv->nr = i;
  2540. return priv;
  2541. err_deinit:
  2542. if (quirk->exit)
  2543. quirk->exit(dev);
  2544. err_out:
  2545. return priv;
  2546. }
  2547. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2548. void pciserial_remove_ports(struct serial_private *priv)
  2549. {
  2550. struct pci_serial_quirk *quirk;
  2551. int i;
  2552. for (i = 0; i < priv->nr; i++)
  2553. serial8250_unregister_port(priv->line[i]);
  2554. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2555. if (priv->remapped_bar[i])
  2556. iounmap(priv->remapped_bar[i]);
  2557. priv->remapped_bar[i] = NULL;
  2558. }
  2559. /*
  2560. * Find the exit quirks.
  2561. */
  2562. quirk = find_quirk(priv->dev);
  2563. if (quirk->exit)
  2564. quirk->exit(priv->dev);
  2565. kfree(priv);
  2566. }
  2567. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2568. void pciserial_suspend_ports(struct serial_private *priv)
  2569. {
  2570. int i;
  2571. for (i = 0; i < priv->nr; i++)
  2572. if (priv->line[i] >= 0)
  2573. serial8250_suspend_port(priv->line[i]);
  2574. /*
  2575. * Ensure that every init quirk is properly torn down
  2576. */
  2577. if (priv->quirk->exit)
  2578. priv->quirk->exit(priv->dev);
  2579. }
  2580. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2581. void pciserial_resume_ports(struct serial_private *priv)
  2582. {
  2583. int i;
  2584. /*
  2585. * Ensure that the board is correctly configured.
  2586. */
  2587. if (priv->quirk->init)
  2588. priv->quirk->init(priv->dev);
  2589. for (i = 0; i < priv->nr; i++)
  2590. if (priv->line[i] >= 0)
  2591. serial8250_resume_port(priv->line[i]);
  2592. }
  2593. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2594. /*
  2595. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2596. * to the arrangement of serial ports on a PCI card.
  2597. */
  2598. static int __devinit
  2599. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2600. {
  2601. struct pci_serial_quirk *quirk;
  2602. struct serial_private *priv;
  2603. const struct pciserial_board *board;
  2604. struct pciserial_board tmp;
  2605. int rc;
  2606. quirk = find_quirk(dev);
  2607. if (quirk->probe) {
  2608. rc = quirk->probe(dev);
  2609. if (rc)
  2610. return rc;
  2611. }
  2612. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2613. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2614. ent->driver_data);
  2615. return -EINVAL;
  2616. }
  2617. board = &pci_boards[ent->driver_data];
  2618. rc = pci_enable_device(dev);
  2619. pci_save_state(dev);
  2620. if (rc)
  2621. return rc;
  2622. if (ent->driver_data == pbn_default) {
  2623. /*
  2624. * Use a copy of the pci_board entry for this;
  2625. * avoid changing entries in the table.
  2626. */
  2627. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2628. board = &tmp;
  2629. /*
  2630. * We matched one of our class entries. Try to
  2631. * determine the parameters of this board.
  2632. */
  2633. rc = serial_pci_guess_board(dev, &tmp);
  2634. if (rc)
  2635. goto disable;
  2636. } else {
  2637. /*
  2638. * We matched an explicit entry. If we are able to
  2639. * detect this boards settings with our heuristic,
  2640. * then we no longer need this entry.
  2641. */
  2642. memcpy(&tmp, &pci_boards[pbn_default],
  2643. sizeof(struct pciserial_board));
  2644. rc = serial_pci_guess_board(dev, &tmp);
  2645. if (rc == 0 && serial_pci_matches(board, &tmp))
  2646. moan_device("Redundant entry in serial pci_table.",
  2647. dev);
  2648. }
  2649. priv = pciserial_init_ports(dev, board);
  2650. if (!IS_ERR(priv)) {
  2651. pci_set_drvdata(dev, priv);
  2652. return 0;
  2653. }
  2654. rc = PTR_ERR(priv);
  2655. disable:
  2656. pci_disable_device(dev);
  2657. return rc;
  2658. }
  2659. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2660. {
  2661. struct serial_private *priv = pci_get_drvdata(dev);
  2662. pci_set_drvdata(dev, NULL);
  2663. pciserial_remove_ports(priv);
  2664. pci_disable_device(dev);
  2665. }
  2666. #ifdef CONFIG_PM
  2667. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2668. {
  2669. struct serial_private *priv = pci_get_drvdata(dev);
  2670. if (priv)
  2671. pciserial_suspend_ports(priv);
  2672. pci_save_state(dev);
  2673. pci_set_power_state(dev, pci_choose_state(dev, state));
  2674. return 0;
  2675. }
  2676. static int pciserial_resume_one(struct pci_dev *dev)
  2677. {
  2678. int err;
  2679. struct serial_private *priv = pci_get_drvdata(dev);
  2680. pci_set_power_state(dev, PCI_D0);
  2681. pci_restore_state(dev);
  2682. if (priv) {
  2683. /*
  2684. * The device may have been disabled. Re-enable it.
  2685. */
  2686. err = pci_enable_device(dev);
  2687. /* FIXME: We cannot simply error out here */
  2688. if (err)
  2689. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2690. pciserial_resume_ports(priv);
  2691. }
  2692. return 0;
  2693. }
  2694. #endif
  2695. static struct pci_device_id serial_pci_tbl[] = {
  2696. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2697. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2698. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2699. pbn_b2_8_921600 },
  2700. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2701. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2702. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2703. pbn_b1_8_1382400 },
  2704. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2705. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2706. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2707. pbn_b1_4_1382400 },
  2708. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2709. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2710. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2711. pbn_b1_2_1382400 },
  2712. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2713. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2714. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2715. pbn_b1_8_1382400 },
  2716. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2717. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2718. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2719. pbn_b1_4_1382400 },
  2720. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2721. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2722. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2723. pbn_b1_2_1382400 },
  2724. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2725. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2726. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2727. pbn_b1_8_921600 },
  2728. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2729. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2730. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2731. pbn_b1_8_921600 },
  2732. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2733. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2734. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2735. pbn_b1_4_921600 },
  2736. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2737. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2738. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2739. pbn_b1_4_921600 },
  2740. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2741. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2742. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2743. pbn_b1_2_921600 },
  2744. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2745. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2746. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2747. pbn_b1_8_921600 },
  2748. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2749. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2750. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2751. pbn_b1_8_921600 },
  2752. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2753. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2754. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2755. pbn_b1_4_921600 },
  2756. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2757. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2758. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2759. pbn_b1_2_1250000 },
  2760. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2761. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2762. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2763. pbn_b0_2_1843200 },
  2764. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2765. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2766. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2767. pbn_b0_4_1843200 },
  2768. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2769. PCI_VENDOR_ID_AFAVLAB,
  2770. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2771. pbn_b0_4_1152000 },
  2772. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2773. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2774. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2775. pbn_b0_2_1843200_200 },
  2776. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2777. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2778. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2779. pbn_b0_4_1843200_200 },
  2780. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2781. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2782. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2783. pbn_b0_8_1843200_200 },
  2784. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2785. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2786. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2787. pbn_b0_2_1843200_200 },
  2788. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2789. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2790. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2791. pbn_b0_4_1843200_200 },
  2792. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2793. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2794. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2795. pbn_b0_8_1843200_200 },
  2796. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2797. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2798. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2799. pbn_b0_2_1843200_200 },
  2800. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2801. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2802. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2803. pbn_b0_4_1843200_200 },
  2804. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2805. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2806. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2807. pbn_b0_8_1843200_200 },
  2808. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2809. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2810. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2811. pbn_b0_2_1843200_200 },
  2812. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2813. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2814. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2815. pbn_b0_4_1843200_200 },
  2816. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2817. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2818. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2819. pbn_b0_8_1843200_200 },
  2820. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2821. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2822. 0, 0, pbn_exar_ibm_saturn },
  2823. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2824. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2825. pbn_b2_bt_1_115200 },
  2826. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2827. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2828. pbn_b2_bt_2_115200 },
  2829. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2831. pbn_b2_bt_4_115200 },
  2832. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2834. pbn_b2_bt_2_115200 },
  2835. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2836. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2837. pbn_b2_bt_4_115200 },
  2838. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2840. pbn_b2_8_115200 },
  2841. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2843. pbn_b2_8_460800 },
  2844. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2846. pbn_b2_8_115200 },
  2847. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2849. pbn_b2_bt_2_115200 },
  2850. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2852. pbn_b2_bt_2_921600 },
  2853. /*
  2854. * VScom SPCOM800, from sl@s.pl
  2855. */
  2856. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2858. pbn_b2_8_921600 },
  2859. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2861. pbn_b2_4_921600 },
  2862. /* Unknown card - subdevice 0x1584 */
  2863. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2864. PCI_VENDOR_ID_PLX,
  2865. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2866. pbn_b0_4_115200 },
  2867. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2868. PCI_SUBVENDOR_ID_KEYSPAN,
  2869. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2870. pbn_panacom },
  2871. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2873. pbn_panacom4 },
  2874. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2876. pbn_panacom2 },
  2877. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2878. PCI_VENDOR_ID_ESDGMBH,
  2879. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2880. pbn_b2_4_115200 },
  2881. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2882. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2883. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2884. pbn_b2_4_460800 },
  2885. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2886. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2887. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2888. pbn_b2_8_460800 },
  2889. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2890. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2891. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2892. pbn_b2_16_460800 },
  2893. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2894. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2895. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2896. pbn_b2_16_460800 },
  2897. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2898. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2899. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2900. pbn_b2_4_460800 },
  2901. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2902. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2903. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2904. pbn_b2_8_460800 },
  2905. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2906. PCI_SUBVENDOR_ID_EXSYS,
  2907. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2908. pbn_exsys_4055 },
  2909. /*
  2910. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2911. * (Exoray@isys.ca)
  2912. */
  2913. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2914. 0x10b5, 0x106a, 0, 0,
  2915. pbn_plx_romulus },
  2916. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2918. pbn_b1_4_115200 },
  2919. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2921. pbn_b1_2_115200 },
  2922. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2924. pbn_b1_8_115200 },
  2925. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2927. pbn_b1_8_115200 },
  2928. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2929. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2930. 0, 0,
  2931. pbn_b0_4_921600 },
  2932. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2933. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2934. 0, 0,
  2935. pbn_b0_4_1152000 },
  2936. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  2937. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2938. pbn_b0_bt_2_921600 },
  2939. /*
  2940. * The below card is a little controversial since it is the
  2941. * subject of a PCI vendor/device ID clash. (See
  2942. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2943. * For now just used the hex ID 0x950a.
  2944. */
  2945. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2946. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2947. pbn_b0_2_115200 },
  2948. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2949. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2950. pbn_b0_2_1130000 },
  2951. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2952. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2953. pbn_b0_1_921600 },
  2954. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2955. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2956. pbn_b0_4_115200 },
  2957. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2958. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2959. pbn_b0_bt_2_921600 },
  2960. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  2961. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  2962. pbn_b2_8_1152000 },
  2963. /*
  2964. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2965. */
  2966. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2967. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2968. pbn_b0_1_4000000 },
  2969. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2970. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2971. pbn_b0_1_4000000 },
  2972. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2973. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2974. pbn_oxsemi_1_4000000 },
  2975. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2976. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2977. pbn_oxsemi_1_4000000 },
  2978. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2979. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2980. pbn_b0_1_4000000 },
  2981. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2982. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2983. pbn_b0_1_4000000 },
  2984. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2985. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2986. pbn_oxsemi_1_4000000 },
  2987. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2988. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2989. pbn_oxsemi_1_4000000 },
  2990. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2991. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2992. pbn_b0_1_4000000 },
  2993. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2994. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2995. pbn_b0_1_4000000 },
  2996. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2997. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2998. pbn_b0_1_4000000 },
  2999. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3000. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3001. pbn_b0_1_4000000 },
  3002. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3003. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3004. pbn_oxsemi_2_4000000 },
  3005. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3006. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3007. pbn_oxsemi_2_4000000 },
  3008. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3009. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3010. pbn_oxsemi_4_4000000 },
  3011. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3012. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3013. pbn_oxsemi_4_4000000 },
  3014. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3015. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3016. pbn_oxsemi_8_4000000 },
  3017. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3018. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3019. pbn_oxsemi_8_4000000 },
  3020. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3021. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3022. pbn_oxsemi_1_4000000 },
  3023. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3024. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3025. pbn_oxsemi_1_4000000 },
  3026. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3027. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3028. pbn_oxsemi_1_4000000 },
  3029. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3030. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3031. pbn_oxsemi_1_4000000 },
  3032. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3033. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3034. pbn_oxsemi_1_4000000 },
  3035. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3036. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3037. pbn_oxsemi_1_4000000 },
  3038. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3039. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3040. pbn_oxsemi_1_4000000 },
  3041. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3042. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3043. pbn_oxsemi_1_4000000 },
  3044. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3045. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3046. pbn_oxsemi_1_4000000 },
  3047. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3048. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3049. pbn_oxsemi_1_4000000 },
  3050. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3051. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3052. pbn_oxsemi_1_4000000 },
  3053. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3054. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3055. pbn_oxsemi_1_4000000 },
  3056. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3057. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3058. pbn_oxsemi_1_4000000 },
  3059. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3060. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3061. pbn_oxsemi_1_4000000 },
  3062. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3063. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3064. pbn_oxsemi_1_4000000 },
  3065. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3066. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3067. pbn_oxsemi_1_4000000 },
  3068. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3069. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3070. pbn_oxsemi_1_4000000 },
  3071. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3072. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3073. pbn_oxsemi_1_4000000 },
  3074. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3075. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3076. pbn_oxsemi_1_4000000 },
  3077. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3078. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3079. pbn_oxsemi_1_4000000 },
  3080. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3081. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3082. pbn_oxsemi_1_4000000 },
  3083. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3084. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3085. pbn_oxsemi_1_4000000 },
  3086. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3087. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3088. pbn_oxsemi_1_4000000 },
  3089. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3090. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3091. pbn_oxsemi_1_4000000 },
  3092. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3093. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3094. pbn_oxsemi_1_4000000 },
  3095. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3096. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3097. pbn_oxsemi_1_4000000 },
  3098. /*
  3099. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3100. */
  3101. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3102. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3103. pbn_oxsemi_1_4000000 },
  3104. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3105. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3106. pbn_oxsemi_2_4000000 },
  3107. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3108. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3109. pbn_oxsemi_4_4000000 },
  3110. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3111. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3112. pbn_oxsemi_8_4000000 },
  3113. /*
  3114. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3115. */
  3116. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3117. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3118. pbn_oxsemi_2_4000000 },
  3119. /*
  3120. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3121. * from skokodyn@yahoo.com
  3122. */
  3123. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3124. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3125. pbn_sbsxrsio },
  3126. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3127. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3128. pbn_sbsxrsio },
  3129. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3130. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3131. pbn_sbsxrsio },
  3132. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3133. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3134. pbn_sbsxrsio },
  3135. /*
  3136. * Digitan DS560-558, from jimd@esoft.com
  3137. */
  3138. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3139. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3140. pbn_b1_1_115200 },
  3141. /*
  3142. * Titan Electronic cards
  3143. * The 400L and 800L have a custom setup quirk.
  3144. */
  3145. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3146. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3147. pbn_b0_1_921600 },
  3148. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3149. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3150. pbn_b0_2_921600 },
  3151. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3152. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3153. pbn_b0_4_921600 },
  3154. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3155. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3156. pbn_b0_4_921600 },
  3157. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3158. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3159. pbn_b1_1_921600 },
  3160. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3161. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3162. pbn_b1_bt_2_921600 },
  3163. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3164. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3165. pbn_b0_bt_4_921600 },
  3166. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3167. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3168. pbn_b0_bt_8_921600 },
  3169. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3170. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3171. pbn_b4_bt_2_921600 },
  3172. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3173. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3174. pbn_b4_bt_4_921600 },
  3175. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3176. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3177. pbn_b4_bt_8_921600 },
  3178. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3179. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3180. pbn_b0_4_921600 },
  3181. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3182. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3183. pbn_b0_4_921600 },
  3184. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3185. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3186. pbn_b0_4_921600 },
  3187. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3188. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3189. pbn_oxsemi_1_4000000 },
  3190. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3191. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3192. pbn_oxsemi_2_4000000 },
  3193. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3194. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3195. pbn_oxsemi_4_4000000 },
  3196. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3197. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3198. pbn_oxsemi_8_4000000 },
  3199. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3200. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3201. pbn_oxsemi_2_4000000 },
  3202. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3203. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3204. pbn_oxsemi_2_4000000 },
  3205. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  3206. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3207. pbn_b0_4_921600 },
  3208. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  3209. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3210. pbn_b0_4_921600 },
  3211. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  3212. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3213. pbn_b0_4_921600 },
  3214. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  3215. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3216. pbn_b0_4_921600 },
  3217. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3218. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3219. pbn_b2_1_460800 },
  3220. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3221. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3222. pbn_b2_1_460800 },
  3223. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3224. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3225. pbn_b2_1_460800 },
  3226. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3227. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3228. pbn_b2_bt_2_921600 },
  3229. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3230. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3231. pbn_b2_bt_2_921600 },
  3232. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3233. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3234. pbn_b2_bt_2_921600 },
  3235. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3236. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3237. pbn_b2_bt_4_921600 },
  3238. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3239. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3240. pbn_b2_bt_4_921600 },
  3241. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3242. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3243. pbn_b2_bt_4_921600 },
  3244. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3245. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3246. pbn_b0_1_921600 },
  3247. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3248. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3249. pbn_b0_1_921600 },
  3250. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3251. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3252. pbn_b0_1_921600 },
  3253. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3254. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3255. pbn_b0_bt_2_921600 },
  3256. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3257. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3258. pbn_b0_bt_2_921600 },
  3259. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3260. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3261. pbn_b0_bt_2_921600 },
  3262. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3263. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3264. pbn_b0_bt_4_921600 },
  3265. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3266. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3267. pbn_b0_bt_4_921600 },
  3268. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3269. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3270. pbn_b0_bt_4_921600 },
  3271. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3272. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3273. pbn_b0_bt_8_921600 },
  3274. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3275. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3276. pbn_b0_bt_8_921600 },
  3277. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3278. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3279. pbn_b0_bt_8_921600 },
  3280. /*
  3281. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3282. */
  3283. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3284. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3285. 0, 0, pbn_computone_4 },
  3286. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3287. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3288. 0, 0, pbn_computone_8 },
  3289. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3290. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3291. 0, 0, pbn_computone_6 },
  3292. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3293. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3294. pbn_oxsemi },
  3295. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3296. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3297. pbn_b0_bt_1_921600 },
  3298. /*
  3299. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3300. */
  3301. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3302. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3303. pbn_b0_bt_8_115200 },
  3304. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3305. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3306. pbn_b0_bt_8_115200 },
  3307. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3308. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3309. pbn_b0_bt_2_115200 },
  3310. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3311. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3312. pbn_b0_bt_2_115200 },
  3313. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3314. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3315. pbn_b0_bt_2_115200 },
  3316. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3317. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3318. pbn_b0_bt_2_115200 },
  3319. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3320. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3321. pbn_b0_bt_2_115200 },
  3322. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3323. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3324. pbn_b0_bt_4_460800 },
  3325. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3326. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3327. pbn_b0_bt_4_460800 },
  3328. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3329. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3330. pbn_b0_bt_2_460800 },
  3331. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3332. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3333. pbn_b0_bt_2_460800 },
  3334. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3335. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3336. pbn_b0_bt_2_460800 },
  3337. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3338. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3339. pbn_b0_bt_1_115200 },
  3340. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3341. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3342. pbn_b0_bt_1_460800 },
  3343. /*
  3344. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3345. * Cards are identified by their subsystem vendor IDs, which
  3346. * (in hex) match the model number.
  3347. *
  3348. * Note that JC140x are RS422/485 cards which require ox950
  3349. * ACR = 0x10, and as such are not currently fully supported.
  3350. */
  3351. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3352. 0x1204, 0x0004, 0, 0,
  3353. pbn_b0_4_921600 },
  3354. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3355. 0x1208, 0x0004, 0, 0,
  3356. pbn_b0_4_921600 },
  3357. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3358. 0x1402, 0x0002, 0, 0,
  3359. pbn_b0_2_921600 }, */
  3360. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3361. 0x1404, 0x0004, 0, 0,
  3362. pbn_b0_4_921600 }, */
  3363. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3364. 0x1208, 0x0004, 0, 0,
  3365. pbn_b0_4_921600 },
  3366. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3367. 0x1204, 0x0004, 0, 0,
  3368. pbn_b0_4_921600 },
  3369. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3370. 0x1208, 0x0004, 0, 0,
  3371. pbn_b0_4_921600 },
  3372. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3373. 0x1208, 0x0004, 0, 0,
  3374. pbn_b0_4_921600 },
  3375. /*
  3376. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3377. */
  3378. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3379. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3380. pbn_b1_1_1382400 },
  3381. /*
  3382. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3383. */
  3384. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3385. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3386. pbn_b1_1_1382400 },
  3387. /*
  3388. * RAStel 2 port modem, gerg@moreton.com.au
  3389. */
  3390. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3391. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3392. pbn_b2_bt_2_115200 },
  3393. /*
  3394. * EKF addition for i960 Boards form EKF with serial port
  3395. */
  3396. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3397. 0xE4BF, PCI_ANY_ID, 0, 0,
  3398. pbn_intel_i960 },
  3399. /*
  3400. * Xircom Cardbus/Ethernet combos
  3401. */
  3402. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3403. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3404. pbn_b0_1_115200 },
  3405. /*
  3406. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3407. */
  3408. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3409. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3410. pbn_b0_1_115200 },
  3411. /*
  3412. * Untested PCI modems, sent in from various folks...
  3413. */
  3414. /*
  3415. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3416. */
  3417. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3418. 0x1048, 0x1500, 0, 0,
  3419. pbn_b1_1_115200 },
  3420. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3421. 0xFF00, 0, 0, 0,
  3422. pbn_sgi_ioc3 },
  3423. /*
  3424. * HP Diva card
  3425. */
  3426. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3427. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3428. pbn_b1_1_115200 },
  3429. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3430. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3431. pbn_b0_5_115200 },
  3432. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3433. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3434. pbn_b2_1_115200 },
  3435. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3436. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3437. pbn_b3_2_115200 },
  3438. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3439. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3440. pbn_b3_4_115200 },
  3441. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3442. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3443. pbn_b3_8_115200 },
  3444. /*
  3445. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3446. */
  3447. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3448. PCI_ANY_ID, PCI_ANY_ID,
  3449. 0,
  3450. 0, pbn_exar_XR17C152 },
  3451. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3452. PCI_ANY_ID, PCI_ANY_ID,
  3453. 0,
  3454. 0, pbn_exar_XR17C154 },
  3455. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3456. PCI_ANY_ID, PCI_ANY_ID,
  3457. 0,
  3458. 0, pbn_exar_XR17C158 },
  3459. /*
  3460. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3461. */
  3462. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3463. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3464. pbn_b0_1_115200 },
  3465. /*
  3466. * ITE
  3467. */
  3468. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3469. PCI_ANY_ID, PCI_ANY_ID,
  3470. 0, 0,
  3471. pbn_b1_bt_1_115200 },
  3472. /*
  3473. * IntaShield IS-200
  3474. */
  3475. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3476. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3477. pbn_b2_2_115200 },
  3478. /*
  3479. * IntaShield IS-400
  3480. */
  3481. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3482. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3483. pbn_b2_4_115200 },
  3484. /*
  3485. * Perle PCI-RAS cards
  3486. */
  3487. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3488. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3489. 0, 0, pbn_b2_4_921600 },
  3490. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3491. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3492. 0, 0, pbn_b2_8_921600 },
  3493. /*
  3494. * Mainpine series cards: Fairly standard layout but fools
  3495. * parts of the autodetect in some cases and uses otherwise
  3496. * unmatched communications subclasses in the PCI Express case
  3497. */
  3498. { /* RockForceDUO */
  3499. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3500. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3501. 0, 0, pbn_b0_2_115200 },
  3502. { /* RockForceQUATRO */
  3503. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3504. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3505. 0, 0, pbn_b0_4_115200 },
  3506. { /* RockForceDUO+ */
  3507. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3508. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3509. 0, 0, pbn_b0_2_115200 },
  3510. { /* RockForceQUATRO+ */
  3511. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3512. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3513. 0, 0, pbn_b0_4_115200 },
  3514. { /* RockForce+ */
  3515. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3516. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3517. 0, 0, pbn_b0_2_115200 },
  3518. { /* RockForce+ */
  3519. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3520. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3521. 0, 0, pbn_b0_4_115200 },
  3522. { /* RockForceOCTO+ */
  3523. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3524. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3525. 0, 0, pbn_b0_8_115200 },
  3526. { /* RockForceDUO+ */
  3527. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3528. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3529. 0, 0, pbn_b0_2_115200 },
  3530. { /* RockForceQUARTRO+ */
  3531. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3532. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3533. 0, 0, pbn_b0_4_115200 },
  3534. { /* RockForceOCTO+ */
  3535. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3536. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3537. 0, 0, pbn_b0_8_115200 },
  3538. { /* RockForceD1 */
  3539. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3540. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3541. 0, 0, pbn_b0_1_115200 },
  3542. { /* RockForceF1 */
  3543. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3544. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3545. 0, 0, pbn_b0_1_115200 },
  3546. { /* RockForceD2 */
  3547. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3548. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3549. 0, 0, pbn_b0_2_115200 },
  3550. { /* RockForceF2 */
  3551. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3552. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3553. 0, 0, pbn_b0_2_115200 },
  3554. { /* RockForceD4 */
  3555. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3556. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3557. 0, 0, pbn_b0_4_115200 },
  3558. { /* RockForceF4 */
  3559. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3560. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3561. 0, 0, pbn_b0_4_115200 },
  3562. { /* RockForceD8 */
  3563. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3564. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3565. 0, 0, pbn_b0_8_115200 },
  3566. { /* RockForceF8 */
  3567. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3568. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3569. 0, 0, pbn_b0_8_115200 },
  3570. { /* IQ Express D1 */
  3571. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3572. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3573. 0, 0, pbn_b0_1_115200 },
  3574. { /* IQ Express F1 */
  3575. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3576. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3577. 0, 0, pbn_b0_1_115200 },
  3578. { /* IQ Express D2 */
  3579. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3580. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3581. 0, 0, pbn_b0_2_115200 },
  3582. { /* IQ Express F2 */
  3583. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3584. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3585. 0, 0, pbn_b0_2_115200 },
  3586. { /* IQ Express D4 */
  3587. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3588. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3589. 0, 0, pbn_b0_4_115200 },
  3590. { /* IQ Express F4 */
  3591. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3592. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3593. 0, 0, pbn_b0_4_115200 },
  3594. { /* IQ Express D8 */
  3595. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3596. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3597. 0, 0, pbn_b0_8_115200 },
  3598. { /* IQ Express F8 */
  3599. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3600. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3601. 0, 0, pbn_b0_8_115200 },
  3602. /*
  3603. * PA Semi PA6T-1682M on-chip UART
  3604. */
  3605. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3606. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3607. pbn_pasemi_1682M },
  3608. /*
  3609. * National Instruments
  3610. */
  3611. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3612. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3613. pbn_b1_16_115200 },
  3614. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3615. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3616. pbn_b1_8_115200 },
  3617. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3618. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3619. pbn_b1_bt_4_115200 },
  3620. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3621. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3622. pbn_b1_bt_2_115200 },
  3623. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3624. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3625. pbn_b1_bt_4_115200 },
  3626. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3627. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3628. pbn_b1_bt_2_115200 },
  3629. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3630. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3631. pbn_b1_16_115200 },
  3632. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3633. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3634. pbn_b1_8_115200 },
  3635. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3636. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3637. pbn_b1_bt_4_115200 },
  3638. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3639. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3640. pbn_b1_bt_2_115200 },
  3641. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3642. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3643. pbn_b1_bt_4_115200 },
  3644. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3645. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3646. pbn_b1_bt_2_115200 },
  3647. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3648. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3649. pbn_ni8430_2 },
  3650. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3651. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3652. pbn_ni8430_2 },
  3653. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3654. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3655. pbn_ni8430_4 },
  3656. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3657. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3658. pbn_ni8430_4 },
  3659. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3660. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3661. pbn_ni8430_8 },
  3662. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3663. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3664. pbn_ni8430_8 },
  3665. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3666. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3667. pbn_ni8430_16 },
  3668. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3669. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3670. pbn_ni8430_16 },
  3671. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3672. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3673. pbn_ni8430_2 },
  3674. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3675. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3676. pbn_ni8430_2 },
  3677. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3678. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3679. pbn_ni8430_4 },
  3680. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3681. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3682. pbn_ni8430_4 },
  3683. /*
  3684. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3685. */
  3686. { PCI_VENDOR_ID_ADDIDATA,
  3687. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3688. PCI_ANY_ID,
  3689. PCI_ANY_ID,
  3690. 0,
  3691. 0,
  3692. pbn_b0_4_115200 },
  3693. { PCI_VENDOR_ID_ADDIDATA,
  3694. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3695. PCI_ANY_ID,
  3696. PCI_ANY_ID,
  3697. 0,
  3698. 0,
  3699. pbn_b0_2_115200 },
  3700. { PCI_VENDOR_ID_ADDIDATA,
  3701. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3702. PCI_ANY_ID,
  3703. PCI_ANY_ID,
  3704. 0,
  3705. 0,
  3706. pbn_b0_1_115200 },
  3707. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3708. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3709. PCI_ANY_ID,
  3710. PCI_ANY_ID,
  3711. 0,
  3712. 0,
  3713. pbn_b1_8_115200 },
  3714. { PCI_VENDOR_ID_ADDIDATA,
  3715. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3716. PCI_ANY_ID,
  3717. PCI_ANY_ID,
  3718. 0,
  3719. 0,
  3720. pbn_b0_4_115200 },
  3721. { PCI_VENDOR_ID_ADDIDATA,
  3722. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3723. PCI_ANY_ID,
  3724. PCI_ANY_ID,
  3725. 0,
  3726. 0,
  3727. pbn_b0_2_115200 },
  3728. { PCI_VENDOR_ID_ADDIDATA,
  3729. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3730. PCI_ANY_ID,
  3731. PCI_ANY_ID,
  3732. 0,
  3733. 0,
  3734. pbn_b0_1_115200 },
  3735. { PCI_VENDOR_ID_ADDIDATA,
  3736. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3737. PCI_ANY_ID,
  3738. PCI_ANY_ID,
  3739. 0,
  3740. 0,
  3741. pbn_b0_4_115200 },
  3742. { PCI_VENDOR_ID_ADDIDATA,
  3743. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3744. PCI_ANY_ID,
  3745. PCI_ANY_ID,
  3746. 0,
  3747. 0,
  3748. pbn_b0_2_115200 },
  3749. { PCI_VENDOR_ID_ADDIDATA,
  3750. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3751. PCI_ANY_ID,
  3752. PCI_ANY_ID,
  3753. 0,
  3754. 0,
  3755. pbn_b0_1_115200 },
  3756. { PCI_VENDOR_ID_ADDIDATA,
  3757. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3758. PCI_ANY_ID,
  3759. PCI_ANY_ID,
  3760. 0,
  3761. 0,
  3762. pbn_b0_8_115200 },
  3763. { PCI_VENDOR_ID_ADDIDATA,
  3764. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3765. PCI_ANY_ID,
  3766. PCI_ANY_ID,
  3767. 0,
  3768. 0,
  3769. pbn_ADDIDATA_PCIe_4_3906250 },
  3770. { PCI_VENDOR_ID_ADDIDATA,
  3771. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3772. PCI_ANY_ID,
  3773. PCI_ANY_ID,
  3774. 0,
  3775. 0,
  3776. pbn_ADDIDATA_PCIe_2_3906250 },
  3777. { PCI_VENDOR_ID_ADDIDATA,
  3778. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3779. PCI_ANY_ID,
  3780. PCI_ANY_ID,
  3781. 0,
  3782. 0,
  3783. pbn_ADDIDATA_PCIe_1_3906250 },
  3784. { PCI_VENDOR_ID_ADDIDATA,
  3785. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3786. PCI_ANY_ID,
  3787. PCI_ANY_ID,
  3788. 0,
  3789. 0,
  3790. pbn_ADDIDATA_PCIe_8_3906250 },
  3791. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3792. PCI_VENDOR_ID_IBM, 0x0299,
  3793. 0, 0, pbn_b0_bt_2_115200 },
  3794. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3795. 0xA000, 0x1000,
  3796. 0, 0, pbn_b0_1_115200 },
  3797. /* the 9901 is a rebranded 9912 */
  3798. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  3799. 0xA000, 0x1000,
  3800. 0, 0, pbn_b0_1_115200 },
  3801. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  3802. 0xA000, 0x1000,
  3803. 0, 0, pbn_b0_1_115200 },
  3804. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  3805. 0xA000, 0x1000,
  3806. 0, 0, pbn_b0_1_115200 },
  3807. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3808. 0xA000, 0x1000,
  3809. 0, 0, pbn_b0_1_115200 },
  3810. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3811. 0xA000, 0x3002,
  3812. 0, 0, pbn_NETMOS9900_2s_115200 },
  3813. /*
  3814. * Best Connectivity and Rosewill PCI Multi I/O cards
  3815. */
  3816. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3817. 0xA000, 0x1000,
  3818. 0, 0, pbn_b0_1_115200 },
  3819. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3820. 0xA000, 0x3002,
  3821. 0, 0, pbn_b0_bt_2_115200 },
  3822. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3823. 0xA000, 0x3004,
  3824. 0, 0, pbn_b0_bt_4_115200 },
  3825. /* Intel CE4100 */
  3826. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  3827. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3828. pbn_ce4100_1_115200 },
  3829. /*
  3830. * Cronyx Omega PCI
  3831. */
  3832. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  3833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3834. pbn_omegapci },
  3835. /*
  3836. * These entries match devices with class COMMUNICATION_SERIAL,
  3837. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3838. */
  3839. { PCI_ANY_ID, PCI_ANY_ID,
  3840. PCI_ANY_ID, PCI_ANY_ID,
  3841. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3842. 0xffff00, pbn_default },
  3843. { PCI_ANY_ID, PCI_ANY_ID,
  3844. PCI_ANY_ID, PCI_ANY_ID,
  3845. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3846. 0xffff00, pbn_default },
  3847. { PCI_ANY_ID, PCI_ANY_ID,
  3848. PCI_ANY_ID, PCI_ANY_ID,
  3849. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3850. 0xffff00, pbn_default },
  3851. { 0, }
  3852. };
  3853. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  3854. pci_channel_state_t state)
  3855. {
  3856. struct serial_private *priv = pci_get_drvdata(dev);
  3857. if (state == pci_channel_io_perm_failure)
  3858. return PCI_ERS_RESULT_DISCONNECT;
  3859. if (priv)
  3860. pciserial_suspend_ports(priv);
  3861. pci_disable_device(dev);
  3862. return PCI_ERS_RESULT_NEED_RESET;
  3863. }
  3864. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  3865. {
  3866. int rc;
  3867. rc = pci_enable_device(dev);
  3868. if (rc)
  3869. return PCI_ERS_RESULT_DISCONNECT;
  3870. pci_restore_state(dev);
  3871. pci_save_state(dev);
  3872. return PCI_ERS_RESULT_RECOVERED;
  3873. }
  3874. static void serial8250_io_resume(struct pci_dev *dev)
  3875. {
  3876. struct serial_private *priv = pci_get_drvdata(dev);
  3877. if (priv)
  3878. pciserial_resume_ports(priv);
  3879. }
  3880. static struct pci_error_handlers serial8250_err_handler = {
  3881. .error_detected = serial8250_io_error_detected,
  3882. .slot_reset = serial8250_io_slot_reset,
  3883. .resume = serial8250_io_resume,
  3884. };
  3885. static struct pci_driver serial_pci_driver = {
  3886. .name = "serial",
  3887. .probe = pciserial_init_one,
  3888. .remove = __devexit_p(pciserial_remove_one),
  3889. #ifdef CONFIG_PM
  3890. .suspend = pciserial_suspend_one,
  3891. .resume = pciserial_resume_one,
  3892. #endif
  3893. .id_table = serial_pci_tbl,
  3894. .err_handler = &serial8250_err_handler,
  3895. };
  3896. static int __init serial8250_pci_init(void)
  3897. {
  3898. return pci_register_driver(&serial_pci_driver);
  3899. }
  3900. static void __exit serial8250_pci_exit(void)
  3901. {
  3902. pci_unregister_driver(&serial_pci_driver);
  3903. }
  3904. module_init(serial8250_pci_init);
  3905. module_exit(serial8250_pci_exit);
  3906. MODULE_LICENSE("GPL");
  3907. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3908. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);