qla_dbg.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0122 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x1140 | 0x111a-0x111b |
  15. * | | | 0x112c-0x112e |
  16. * | | | 0x113a |
  17. * | Device Discovery | 0x2086 | 0x2020-0x2022 |
  18. * | Queue Command and IO tracing | 0x3030 | 0x3006,0x3008 |
  19. * | | | 0x302d-0x302e |
  20. * | DPC Thread | 0x401c | 0x4002,0x4013 |
  21. * | Async Events | 0x505f | 0x502b-0x502f |
  22. * | | | 0x5047,0x5052 |
  23. * | Timer Routines | 0x6011 | |
  24. * | User Space Interactions | 0x709f | 0x7018,0x702e, |
  25. * | | | 0x7039,0x7045, |
  26. * | | | 0x7073-0x7075, |
  27. * | | | 0x708c |
  28. * | Task Management | 0x803c | 0x8025-0x8026 |
  29. * | | | 0x800b,0x8039 |
  30. * | AER/EEH | 0x9011 | |
  31. * | Virtual Port | 0xa007 | |
  32. * | ISP82XX Specific | 0xb054 | 0xb024 |
  33. * | MultiQ | 0xc00c | |
  34. * | Misc | 0xd010 | |
  35. * | Target Mode | 0xe06f | |
  36. * | Target Mode Management | 0xf071 | |
  37. * | Target Mode Task Management | 0x1000b | |
  38. * ----------------------------------------------------------------------
  39. */
  40. #include "qla_def.h"
  41. #include <linux/delay.h>
  42. static uint32_t ql_dbg_offset = 0x800;
  43. static inline void
  44. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  45. {
  46. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  47. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  48. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  49. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  50. fw_dump->vendor = htonl(ha->pdev->vendor);
  51. fw_dump->device = htonl(ha->pdev->device);
  52. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  53. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  54. }
  55. static inline void *
  56. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  57. {
  58. struct req_que *req = ha->req_q_map[0];
  59. struct rsp_que *rsp = ha->rsp_q_map[0];
  60. /* Request queue. */
  61. memcpy(ptr, req->ring, req->length *
  62. sizeof(request_t));
  63. /* Response queue. */
  64. ptr += req->length * sizeof(request_t);
  65. memcpy(ptr, rsp->ring, rsp->length *
  66. sizeof(response_t));
  67. return ptr + (rsp->length * sizeof(response_t));
  68. }
  69. static int
  70. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  71. uint32_t ram_dwords, void **nxt)
  72. {
  73. int rval;
  74. uint32_t cnt, stat, timer, dwords, idx;
  75. uint16_t mb0;
  76. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  77. dma_addr_t dump_dma = ha->gid_list_dma;
  78. uint32_t *dump = (uint32_t *)ha->gid_list;
  79. rval = QLA_SUCCESS;
  80. mb0 = 0;
  81. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  82. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  83. dwords = qla2x00_gid_list_size(ha) / 4;
  84. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  85. cnt += dwords, addr += dwords) {
  86. if (cnt + dwords > ram_dwords)
  87. dwords = ram_dwords - cnt;
  88. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  89. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  90. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  91. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  92. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  93. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  94. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  95. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  96. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  97. for (timer = 6000000; timer; timer--) {
  98. /* Check for pending interrupts. */
  99. stat = RD_REG_DWORD(&reg->host_status);
  100. if (stat & HSRX_RISC_INT) {
  101. stat &= 0xff;
  102. if (stat == 0x1 || stat == 0x2 ||
  103. stat == 0x10 || stat == 0x11) {
  104. set_bit(MBX_INTERRUPT,
  105. &ha->mbx_cmd_flags);
  106. mb0 = RD_REG_WORD(&reg->mailbox0);
  107. WRT_REG_DWORD(&reg->hccr,
  108. HCCRX_CLR_RISC_INT);
  109. RD_REG_DWORD(&reg->hccr);
  110. break;
  111. }
  112. /* Clear this intr; it wasn't a mailbox intr */
  113. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  114. RD_REG_DWORD(&reg->hccr);
  115. }
  116. udelay(5);
  117. }
  118. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  119. rval = mb0 & MBS_MASK;
  120. for (idx = 0; idx < dwords; idx++)
  121. ram[cnt + idx] = swab32(dump[idx]);
  122. } else {
  123. rval = QLA_FUNCTION_FAILED;
  124. }
  125. }
  126. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  127. return rval;
  128. }
  129. static int
  130. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  131. uint32_t cram_size, void **nxt)
  132. {
  133. int rval;
  134. /* Code RAM. */
  135. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  136. if (rval != QLA_SUCCESS)
  137. return rval;
  138. /* External Memory. */
  139. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  140. ha->fw_memory_size - 0x100000 + 1, nxt);
  141. }
  142. static uint32_t *
  143. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  144. uint32_t count, uint32_t *buf)
  145. {
  146. uint32_t __iomem *dmp_reg;
  147. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  148. dmp_reg = &reg->iobase_window;
  149. while (count--)
  150. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  151. return buf;
  152. }
  153. static inline int
  154. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  155. {
  156. int rval = QLA_SUCCESS;
  157. uint32_t cnt;
  158. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  159. for (cnt = 30000;
  160. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  161. rval == QLA_SUCCESS; cnt--) {
  162. if (cnt)
  163. udelay(100);
  164. else
  165. rval = QLA_FUNCTION_TIMEOUT;
  166. }
  167. return rval;
  168. }
  169. static int
  170. qla24xx_soft_reset(struct qla_hw_data *ha)
  171. {
  172. int rval = QLA_SUCCESS;
  173. uint32_t cnt;
  174. uint16_t mb0, wd;
  175. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  176. /* Reset RISC. */
  177. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  178. for (cnt = 0; cnt < 30000; cnt++) {
  179. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  180. break;
  181. udelay(10);
  182. }
  183. WRT_REG_DWORD(&reg->ctrl_status,
  184. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  185. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  186. udelay(100);
  187. /* Wait for firmware to complete NVRAM accesses. */
  188. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  189. for (cnt = 10000 ; cnt && mb0; cnt--) {
  190. udelay(5);
  191. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  192. barrier();
  193. }
  194. /* Wait for soft-reset to complete. */
  195. for (cnt = 0; cnt < 30000; cnt++) {
  196. if ((RD_REG_DWORD(&reg->ctrl_status) &
  197. CSRX_ISP_SOFT_RESET) == 0)
  198. break;
  199. udelay(10);
  200. }
  201. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  202. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  203. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  204. rval == QLA_SUCCESS; cnt--) {
  205. if (cnt)
  206. udelay(100);
  207. else
  208. rval = QLA_FUNCTION_TIMEOUT;
  209. }
  210. return rval;
  211. }
  212. static int
  213. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  214. uint32_t ram_words, void **nxt)
  215. {
  216. int rval;
  217. uint32_t cnt, stat, timer, words, idx;
  218. uint16_t mb0;
  219. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  220. dma_addr_t dump_dma = ha->gid_list_dma;
  221. uint16_t *dump = (uint16_t *)ha->gid_list;
  222. rval = QLA_SUCCESS;
  223. mb0 = 0;
  224. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  225. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  226. words = qla2x00_gid_list_size(ha) / 2;
  227. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  228. cnt += words, addr += words) {
  229. if (cnt + words > ram_words)
  230. words = ram_words - cnt;
  231. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  232. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  233. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  234. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  235. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  236. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  237. WRT_MAILBOX_REG(ha, reg, 4, words);
  238. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  239. for (timer = 6000000; timer; timer--) {
  240. /* Check for pending interrupts. */
  241. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  242. if (stat & HSR_RISC_INT) {
  243. stat &= 0xff;
  244. if (stat == 0x1 || stat == 0x2) {
  245. set_bit(MBX_INTERRUPT,
  246. &ha->mbx_cmd_flags);
  247. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  248. /* Release mailbox registers. */
  249. WRT_REG_WORD(&reg->semaphore, 0);
  250. WRT_REG_WORD(&reg->hccr,
  251. HCCR_CLR_RISC_INT);
  252. RD_REG_WORD(&reg->hccr);
  253. break;
  254. } else if (stat == 0x10 || stat == 0x11) {
  255. set_bit(MBX_INTERRUPT,
  256. &ha->mbx_cmd_flags);
  257. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  258. WRT_REG_WORD(&reg->hccr,
  259. HCCR_CLR_RISC_INT);
  260. RD_REG_WORD(&reg->hccr);
  261. break;
  262. }
  263. /* clear this intr; it wasn't a mailbox intr */
  264. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  265. RD_REG_WORD(&reg->hccr);
  266. }
  267. udelay(5);
  268. }
  269. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  270. rval = mb0 & MBS_MASK;
  271. for (idx = 0; idx < words; idx++)
  272. ram[cnt + idx] = swab16(dump[idx]);
  273. } else {
  274. rval = QLA_FUNCTION_FAILED;
  275. }
  276. }
  277. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  278. return rval;
  279. }
  280. static inline void
  281. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  282. uint16_t *buf)
  283. {
  284. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  285. while (count--)
  286. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  287. }
  288. static inline void *
  289. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  290. {
  291. if (!ha->eft)
  292. return ptr;
  293. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  294. return ptr + ntohl(ha->fw_dump->eft_size);
  295. }
  296. static inline void *
  297. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  298. {
  299. uint32_t cnt;
  300. uint32_t *iter_reg;
  301. struct qla2xxx_fce_chain *fcec = ptr;
  302. if (!ha->fce)
  303. return ptr;
  304. *last_chain = &fcec->type;
  305. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  306. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  307. fce_calc_size(ha->fce_bufs));
  308. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  309. fcec->addr_l = htonl(LSD(ha->fce_dma));
  310. fcec->addr_h = htonl(MSD(ha->fce_dma));
  311. iter_reg = fcec->eregs;
  312. for (cnt = 0; cnt < 8; cnt++)
  313. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  314. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  315. return (char *)iter_reg + ntohl(fcec->size);
  316. }
  317. static inline void *
  318. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  319. uint32_t **last_chain)
  320. {
  321. struct qla2xxx_mqueue_chain *q;
  322. struct qla2xxx_mqueue_header *qh;
  323. uint32_t num_queues;
  324. int que;
  325. struct {
  326. int length;
  327. void *ring;
  328. } aq, *aqp;
  329. if (!ha->tgt.atio_q_length)
  330. return ptr;
  331. num_queues = 1;
  332. aqp = &aq;
  333. aqp->length = ha->tgt.atio_q_length;
  334. aqp->ring = ha->tgt.atio_ring;
  335. for (que = 0; que < num_queues; que++) {
  336. /* aqp = ha->atio_q_map[que]; */
  337. q = ptr;
  338. *last_chain = &q->type;
  339. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  340. q->chain_size = htonl(
  341. sizeof(struct qla2xxx_mqueue_chain) +
  342. sizeof(struct qla2xxx_mqueue_header) +
  343. (aqp->length * sizeof(request_t)));
  344. ptr += sizeof(struct qla2xxx_mqueue_chain);
  345. /* Add header. */
  346. qh = ptr;
  347. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  348. qh->number = htonl(que);
  349. qh->size = htonl(aqp->length * sizeof(request_t));
  350. ptr += sizeof(struct qla2xxx_mqueue_header);
  351. /* Add data. */
  352. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  353. ptr += aqp->length * sizeof(request_t);
  354. }
  355. return ptr;
  356. }
  357. static inline void *
  358. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  359. {
  360. struct qla2xxx_mqueue_chain *q;
  361. struct qla2xxx_mqueue_header *qh;
  362. struct req_que *req;
  363. struct rsp_que *rsp;
  364. int que;
  365. if (!ha->mqenable)
  366. return ptr;
  367. /* Request queues */
  368. for (que = 1; que < ha->max_req_queues; que++) {
  369. req = ha->req_q_map[que];
  370. if (!req)
  371. break;
  372. /* Add chain. */
  373. q = ptr;
  374. *last_chain = &q->type;
  375. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  376. q->chain_size = htonl(
  377. sizeof(struct qla2xxx_mqueue_chain) +
  378. sizeof(struct qla2xxx_mqueue_header) +
  379. (req->length * sizeof(request_t)));
  380. ptr += sizeof(struct qla2xxx_mqueue_chain);
  381. /* Add header. */
  382. qh = ptr;
  383. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  384. qh->number = htonl(que);
  385. qh->size = htonl(req->length * sizeof(request_t));
  386. ptr += sizeof(struct qla2xxx_mqueue_header);
  387. /* Add data. */
  388. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  389. ptr += req->length * sizeof(request_t);
  390. }
  391. /* Response queues */
  392. for (que = 1; que < ha->max_rsp_queues; que++) {
  393. rsp = ha->rsp_q_map[que];
  394. if (!rsp)
  395. break;
  396. /* Add chain. */
  397. q = ptr;
  398. *last_chain = &q->type;
  399. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  400. q->chain_size = htonl(
  401. sizeof(struct qla2xxx_mqueue_chain) +
  402. sizeof(struct qla2xxx_mqueue_header) +
  403. (rsp->length * sizeof(response_t)));
  404. ptr += sizeof(struct qla2xxx_mqueue_chain);
  405. /* Add header. */
  406. qh = ptr;
  407. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  408. qh->number = htonl(que);
  409. qh->size = htonl(rsp->length * sizeof(response_t));
  410. ptr += sizeof(struct qla2xxx_mqueue_header);
  411. /* Add data. */
  412. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  413. ptr += rsp->length * sizeof(response_t);
  414. }
  415. return ptr;
  416. }
  417. static inline void *
  418. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  419. {
  420. uint32_t cnt, que_idx;
  421. uint8_t que_cnt;
  422. struct qla2xxx_mq_chain *mq = ptr;
  423. struct device_reg_25xxmq __iomem *reg;
  424. if (!ha->mqenable || IS_QLA83XX(ha))
  425. return ptr;
  426. mq = ptr;
  427. *last_chain = &mq->type;
  428. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  429. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  430. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  431. ha->max_req_queues : ha->max_rsp_queues;
  432. mq->count = htonl(que_cnt);
  433. for (cnt = 0; cnt < que_cnt; cnt++) {
  434. reg = (struct device_reg_25xxmq *) ((void *)
  435. ha->mqiobase + cnt * QLA_QUE_PAGE);
  436. que_idx = cnt * 4;
  437. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  438. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  439. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  440. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  441. }
  442. return ptr + sizeof(struct qla2xxx_mq_chain);
  443. }
  444. void
  445. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  446. {
  447. struct qla_hw_data *ha = vha->hw;
  448. if (rval != QLA_SUCCESS) {
  449. ql_log(ql_log_warn, vha, 0xd000,
  450. "Failed to dump firmware (%x).\n", rval);
  451. ha->fw_dumped = 0;
  452. } else {
  453. ql_log(ql_log_info, vha, 0xd001,
  454. "Firmware dump saved to temp buffer (%ld/%p).\n",
  455. vha->host_no, ha->fw_dump);
  456. ha->fw_dumped = 1;
  457. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  458. }
  459. }
  460. /**
  461. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  462. * @ha: HA context
  463. * @hardware_locked: Called with the hardware_lock
  464. */
  465. void
  466. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  467. {
  468. int rval;
  469. uint32_t cnt;
  470. struct qla_hw_data *ha = vha->hw;
  471. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  472. uint16_t __iomem *dmp_reg;
  473. unsigned long flags;
  474. struct qla2300_fw_dump *fw;
  475. void *nxt;
  476. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  477. flags = 0;
  478. if (!hardware_locked)
  479. spin_lock_irqsave(&ha->hardware_lock, flags);
  480. if (!ha->fw_dump) {
  481. ql_log(ql_log_warn, vha, 0xd002,
  482. "No buffer available for dump.\n");
  483. goto qla2300_fw_dump_failed;
  484. }
  485. if (ha->fw_dumped) {
  486. ql_log(ql_log_warn, vha, 0xd003,
  487. "Firmware has been previously dumped (%p) "
  488. "-- ignoring request.\n",
  489. ha->fw_dump);
  490. goto qla2300_fw_dump_failed;
  491. }
  492. fw = &ha->fw_dump->isp.isp23;
  493. qla2xxx_prep_dump(ha, ha->fw_dump);
  494. rval = QLA_SUCCESS;
  495. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  496. /* Pause RISC. */
  497. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  498. if (IS_QLA2300(ha)) {
  499. for (cnt = 30000;
  500. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  501. rval == QLA_SUCCESS; cnt--) {
  502. if (cnt)
  503. udelay(100);
  504. else
  505. rval = QLA_FUNCTION_TIMEOUT;
  506. }
  507. } else {
  508. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  509. udelay(10);
  510. }
  511. if (rval == QLA_SUCCESS) {
  512. dmp_reg = &reg->flash_address;
  513. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  514. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  515. dmp_reg = &reg->u.isp2300.req_q_in;
  516. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  517. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  518. dmp_reg = &reg->u.isp2300.mailbox0;
  519. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  520. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  521. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  522. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  523. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  524. qla2xxx_read_window(reg, 48, fw->dma_reg);
  525. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  526. dmp_reg = &reg->risc_hw;
  527. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  528. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  529. WRT_REG_WORD(&reg->pcr, 0x2000);
  530. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  531. WRT_REG_WORD(&reg->pcr, 0x2200);
  532. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  533. WRT_REG_WORD(&reg->pcr, 0x2400);
  534. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  535. WRT_REG_WORD(&reg->pcr, 0x2600);
  536. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  537. WRT_REG_WORD(&reg->pcr, 0x2800);
  538. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  539. WRT_REG_WORD(&reg->pcr, 0x2A00);
  540. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  541. WRT_REG_WORD(&reg->pcr, 0x2C00);
  542. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  543. WRT_REG_WORD(&reg->pcr, 0x2E00);
  544. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  545. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  546. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  547. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  548. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  549. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  550. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  551. /* Reset RISC. */
  552. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  553. for (cnt = 0; cnt < 30000; cnt++) {
  554. if ((RD_REG_WORD(&reg->ctrl_status) &
  555. CSR_ISP_SOFT_RESET) == 0)
  556. break;
  557. udelay(10);
  558. }
  559. }
  560. if (!IS_QLA2300(ha)) {
  561. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  562. rval == QLA_SUCCESS; cnt--) {
  563. if (cnt)
  564. udelay(100);
  565. else
  566. rval = QLA_FUNCTION_TIMEOUT;
  567. }
  568. }
  569. /* Get RISC SRAM. */
  570. if (rval == QLA_SUCCESS)
  571. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  572. sizeof(fw->risc_ram) / 2, &nxt);
  573. /* Get stack SRAM. */
  574. if (rval == QLA_SUCCESS)
  575. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  576. sizeof(fw->stack_ram) / 2, &nxt);
  577. /* Get data SRAM. */
  578. if (rval == QLA_SUCCESS)
  579. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  580. ha->fw_memory_size - 0x11000 + 1, &nxt);
  581. if (rval == QLA_SUCCESS)
  582. qla2xxx_copy_queues(ha, nxt);
  583. qla2xxx_dump_post_process(base_vha, rval);
  584. qla2300_fw_dump_failed:
  585. if (!hardware_locked)
  586. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  587. }
  588. /**
  589. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  590. * @ha: HA context
  591. * @hardware_locked: Called with the hardware_lock
  592. */
  593. void
  594. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  595. {
  596. int rval;
  597. uint32_t cnt, timer;
  598. uint16_t risc_address;
  599. uint16_t mb0, mb2;
  600. struct qla_hw_data *ha = vha->hw;
  601. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  602. uint16_t __iomem *dmp_reg;
  603. unsigned long flags;
  604. struct qla2100_fw_dump *fw;
  605. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  606. risc_address = 0;
  607. mb0 = mb2 = 0;
  608. flags = 0;
  609. if (!hardware_locked)
  610. spin_lock_irqsave(&ha->hardware_lock, flags);
  611. if (!ha->fw_dump) {
  612. ql_log(ql_log_warn, vha, 0xd004,
  613. "No buffer available for dump.\n");
  614. goto qla2100_fw_dump_failed;
  615. }
  616. if (ha->fw_dumped) {
  617. ql_log(ql_log_warn, vha, 0xd005,
  618. "Firmware has been previously dumped (%p) "
  619. "-- ignoring request.\n",
  620. ha->fw_dump);
  621. goto qla2100_fw_dump_failed;
  622. }
  623. fw = &ha->fw_dump->isp.isp21;
  624. qla2xxx_prep_dump(ha, ha->fw_dump);
  625. rval = QLA_SUCCESS;
  626. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  627. /* Pause RISC. */
  628. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  629. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  630. rval == QLA_SUCCESS; cnt--) {
  631. if (cnt)
  632. udelay(100);
  633. else
  634. rval = QLA_FUNCTION_TIMEOUT;
  635. }
  636. if (rval == QLA_SUCCESS) {
  637. dmp_reg = &reg->flash_address;
  638. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  639. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  640. dmp_reg = &reg->u.isp2100.mailbox0;
  641. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  642. if (cnt == 8)
  643. dmp_reg = &reg->u_end.isp2200.mailbox8;
  644. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  645. }
  646. dmp_reg = &reg->u.isp2100.unused_2[0];
  647. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  648. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  649. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  650. dmp_reg = &reg->risc_hw;
  651. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  652. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  653. WRT_REG_WORD(&reg->pcr, 0x2000);
  654. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  655. WRT_REG_WORD(&reg->pcr, 0x2100);
  656. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  657. WRT_REG_WORD(&reg->pcr, 0x2200);
  658. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  659. WRT_REG_WORD(&reg->pcr, 0x2300);
  660. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  661. WRT_REG_WORD(&reg->pcr, 0x2400);
  662. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  663. WRT_REG_WORD(&reg->pcr, 0x2500);
  664. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  665. WRT_REG_WORD(&reg->pcr, 0x2600);
  666. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  667. WRT_REG_WORD(&reg->pcr, 0x2700);
  668. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  669. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  670. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  671. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  672. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  673. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  674. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  675. /* Reset the ISP. */
  676. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  677. }
  678. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  679. rval == QLA_SUCCESS; cnt--) {
  680. if (cnt)
  681. udelay(100);
  682. else
  683. rval = QLA_FUNCTION_TIMEOUT;
  684. }
  685. /* Pause RISC. */
  686. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  687. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  688. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  689. for (cnt = 30000;
  690. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  691. rval == QLA_SUCCESS; cnt--) {
  692. if (cnt)
  693. udelay(100);
  694. else
  695. rval = QLA_FUNCTION_TIMEOUT;
  696. }
  697. if (rval == QLA_SUCCESS) {
  698. /* Set memory configuration and timing. */
  699. if (IS_QLA2100(ha))
  700. WRT_REG_WORD(&reg->mctr, 0xf1);
  701. else
  702. WRT_REG_WORD(&reg->mctr, 0xf2);
  703. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  704. /* Release RISC. */
  705. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  706. }
  707. }
  708. if (rval == QLA_SUCCESS) {
  709. /* Get RISC SRAM. */
  710. risc_address = 0x1000;
  711. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  712. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  713. }
  714. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  715. cnt++, risc_address++) {
  716. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  717. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  718. for (timer = 6000000; timer != 0; timer--) {
  719. /* Check for pending interrupts. */
  720. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  721. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  722. set_bit(MBX_INTERRUPT,
  723. &ha->mbx_cmd_flags);
  724. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  725. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  726. WRT_REG_WORD(&reg->semaphore, 0);
  727. WRT_REG_WORD(&reg->hccr,
  728. HCCR_CLR_RISC_INT);
  729. RD_REG_WORD(&reg->hccr);
  730. break;
  731. }
  732. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  733. RD_REG_WORD(&reg->hccr);
  734. }
  735. udelay(5);
  736. }
  737. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  738. rval = mb0 & MBS_MASK;
  739. fw->risc_ram[cnt] = htons(mb2);
  740. } else {
  741. rval = QLA_FUNCTION_FAILED;
  742. }
  743. }
  744. if (rval == QLA_SUCCESS)
  745. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  746. qla2xxx_dump_post_process(base_vha, rval);
  747. qla2100_fw_dump_failed:
  748. if (!hardware_locked)
  749. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  750. }
  751. void
  752. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  753. {
  754. int rval;
  755. uint32_t cnt;
  756. uint32_t risc_address;
  757. struct qla_hw_data *ha = vha->hw;
  758. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  759. uint32_t __iomem *dmp_reg;
  760. uint32_t *iter_reg;
  761. uint16_t __iomem *mbx_reg;
  762. unsigned long flags;
  763. struct qla24xx_fw_dump *fw;
  764. uint32_t ext_mem_cnt;
  765. void *nxt;
  766. void *nxt_chain;
  767. uint32_t *last_chain = NULL;
  768. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  769. if (IS_QLA82XX(ha))
  770. return;
  771. risc_address = ext_mem_cnt = 0;
  772. flags = 0;
  773. if (!hardware_locked)
  774. spin_lock_irqsave(&ha->hardware_lock, flags);
  775. if (!ha->fw_dump) {
  776. ql_log(ql_log_warn, vha, 0xd006,
  777. "No buffer available for dump.\n");
  778. goto qla24xx_fw_dump_failed;
  779. }
  780. if (ha->fw_dumped) {
  781. ql_log(ql_log_warn, vha, 0xd007,
  782. "Firmware has been previously dumped (%p) "
  783. "-- ignoring request.\n",
  784. ha->fw_dump);
  785. goto qla24xx_fw_dump_failed;
  786. }
  787. fw = &ha->fw_dump->isp.isp24;
  788. qla2xxx_prep_dump(ha, ha->fw_dump);
  789. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  790. /* Pause RISC. */
  791. rval = qla24xx_pause_risc(reg);
  792. if (rval != QLA_SUCCESS)
  793. goto qla24xx_fw_dump_failed_0;
  794. /* Host interface registers. */
  795. dmp_reg = &reg->flash_addr;
  796. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  797. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  798. /* Disable interrupts. */
  799. WRT_REG_DWORD(&reg->ictrl, 0);
  800. RD_REG_DWORD(&reg->ictrl);
  801. /* Shadow registers. */
  802. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  803. RD_REG_DWORD(&reg->iobase_addr);
  804. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  805. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  806. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  807. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  808. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  809. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  810. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  811. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  812. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  813. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  814. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  815. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  816. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  817. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  818. /* Mailbox registers. */
  819. mbx_reg = &reg->mailbox0;
  820. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  821. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  822. /* Transfer sequence registers. */
  823. iter_reg = fw->xseq_gp_reg;
  824. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  825. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  826. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  827. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  828. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  829. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  830. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  831. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  832. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  833. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  834. /* Receive sequence registers. */
  835. iter_reg = fw->rseq_gp_reg;
  836. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  837. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  838. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  839. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  840. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  841. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  842. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  843. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  844. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  845. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  846. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  847. /* Command DMA registers. */
  848. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  849. /* Queues. */
  850. iter_reg = fw->req0_dma_reg;
  851. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  852. dmp_reg = &reg->iobase_q;
  853. for (cnt = 0; cnt < 7; cnt++)
  854. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  855. iter_reg = fw->resp0_dma_reg;
  856. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  857. dmp_reg = &reg->iobase_q;
  858. for (cnt = 0; cnt < 7; cnt++)
  859. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  860. iter_reg = fw->req1_dma_reg;
  861. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  862. dmp_reg = &reg->iobase_q;
  863. for (cnt = 0; cnt < 7; cnt++)
  864. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  865. /* Transmit DMA registers. */
  866. iter_reg = fw->xmt0_dma_reg;
  867. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  868. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  869. iter_reg = fw->xmt1_dma_reg;
  870. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  871. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  872. iter_reg = fw->xmt2_dma_reg;
  873. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  874. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  875. iter_reg = fw->xmt3_dma_reg;
  876. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  877. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  878. iter_reg = fw->xmt4_dma_reg;
  879. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  880. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  881. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  882. /* Receive DMA registers. */
  883. iter_reg = fw->rcvt0_data_dma_reg;
  884. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  885. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  886. iter_reg = fw->rcvt1_data_dma_reg;
  887. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  888. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  889. /* RISC registers. */
  890. iter_reg = fw->risc_gp_reg;
  891. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  892. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  893. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  894. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  895. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  896. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  897. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  898. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  899. /* Local memory controller registers. */
  900. iter_reg = fw->lmc_reg;
  901. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  902. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  903. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  904. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  905. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  906. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  907. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  908. /* Fibre Protocol Module registers. */
  909. iter_reg = fw->fpm_hdw_reg;
  910. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  911. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  912. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  913. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  914. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  915. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  916. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  921. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  922. /* Frame Buffer registers. */
  923. iter_reg = fw->fb_hdw_reg;
  924. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  927. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  928. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  929. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  930. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  931. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  933. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  934. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  935. rval = qla24xx_soft_reset(ha);
  936. if (rval != QLA_SUCCESS)
  937. goto qla24xx_fw_dump_failed_0;
  938. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  939. &nxt);
  940. if (rval != QLA_SUCCESS)
  941. goto qla24xx_fw_dump_failed_0;
  942. nxt = qla2xxx_copy_queues(ha, nxt);
  943. qla24xx_copy_eft(ha, nxt);
  944. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  945. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  946. if (last_chain) {
  947. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  948. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  949. }
  950. /* Adjust valid length. */
  951. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  952. qla24xx_fw_dump_failed_0:
  953. qla2xxx_dump_post_process(base_vha, rval);
  954. qla24xx_fw_dump_failed:
  955. if (!hardware_locked)
  956. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  957. }
  958. void
  959. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  960. {
  961. int rval;
  962. uint32_t cnt;
  963. uint32_t risc_address;
  964. struct qla_hw_data *ha = vha->hw;
  965. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  966. uint32_t __iomem *dmp_reg;
  967. uint32_t *iter_reg;
  968. uint16_t __iomem *mbx_reg;
  969. unsigned long flags;
  970. struct qla25xx_fw_dump *fw;
  971. uint32_t ext_mem_cnt;
  972. void *nxt, *nxt_chain;
  973. uint32_t *last_chain = NULL;
  974. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  975. risc_address = ext_mem_cnt = 0;
  976. flags = 0;
  977. if (!hardware_locked)
  978. spin_lock_irqsave(&ha->hardware_lock, flags);
  979. if (!ha->fw_dump) {
  980. ql_log(ql_log_warn, vha, 0xd008,
  981. "No buffer available for dump.\n");
  982. goto qla25xx_fw_dump_failed;
  983. }
  984. if (ha->fw_dumped) {
  985. ql_log(ql_log_warn, vha, 0xd009,
  986. "Firmware has been previously dumped (%p) "
  987. "-- ignoring request.\n",
  988. ha->fw_dump);
  989. goto qla25xx_fw_dump_failed;
  990. }
  991. fw = &ha->fw_dump->isp.isp25;
  992. qla2xxx_prep_dump(ha, ha->fw_dump);
  993. ha->fw_dump->version = __constant_htonl(2);
  994. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  995. /* Pause RISC. */
  996. rval = qla24xx_pause_risc(reg);
  997. if (rval != QLA_SUCCESS)
  998. goto qla25xx_fw_dump_failed_0;
  999. /* Host/Risc registers. */
  1000. iter_reg = fw->host_risc_reg;
  1001. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1002. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1003. /* PCIe registers. */
  1004. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1005. RD_REG_DWORD(&reg->iobase_addr);
  1006. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1007. dmp_reg = &reg->iobase_c4;
  1008. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1009. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1010. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1011. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1012. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1013. RD_REG_DWORD(&reg->iobase_window);
  1014. /* Host interface registers. */
  1015. dmp_reg = &reg->flash_addr;
  1016. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1017. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1018. /* Disable interrupts. */
  1019. WRT_REG_DWORD(&reg->ictrl, 0);
  1020. RD_REG_DWORD(&reg->ictrl);
  1021. /* Shadow registers. */
  1022. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1023. RD_REG_DWORD(&reg->iobase_addr);
  1024. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1025. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1026. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1027. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1028. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1029. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1030. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1031. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1032. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1033. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1034. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1035. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1036. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1037. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1038. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1039. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1040. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1041. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1042. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1043. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1044. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1045. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1046. /* RISC I/O register. */
  1047. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1048. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1049. /* Mailbox registers. */
  1050. mbx_reg = &reg->mailbox0;
  1051. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1052. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1053. /* Transfer sequence registers. */
  1054. iter_reg = fw->xseq_gp_reg;
  1055. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1056. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1057. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1058. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1059. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1060. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1061. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1062. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1063. iter_reg = fw->xseq_0_reg;
  1064. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1066. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1067. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1068. /* Receive sequence registers. */
  1069. iter_reg = fw->rseq_gp_reg;
  1070. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1071. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1072. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1073. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1074. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1075. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1076. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1077. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1078. iter_reg = fw->rseq_0_reg;
  1079. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1080. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1081. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1082. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1083. /* Auxiliary sequence registers. */
  1084. iter_reg = fw->aseq_gp_reg;
  1085. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1086. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1087. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1088. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1089. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1090. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1092. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1093. iter_reg = fw->aseq_0_reg;
  1094. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1095. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1096. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1097. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1098. /* Command DMA registers. */
  1099. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1100. /* Queues. */
  1101. iter_reg = fw->req0_dma_reg;
  1102. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1103. dmp_reg = &reg->iobase_q;
  1104. for (cnt = 0; cnt < 7; cnt++)
  1105. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1106. iter_reg = fw->resp0_dma_reg;
  1107. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1108. dmp_reg = &reg->iobase_q;
  1109. for (cnt = 0; cnt < 7; cnt++)
  1110. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1111. iter_reg = fw->req1_dma_reg;
  1112. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1113. dmp_reg = &reg->iobase_q;
  1114. for (cnt = 0; cnt < 7; cnt++)
  1115. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1116. /* Transmit DMA registers. */
  1117. iter_reg = fw->xmt0_dma_reg;
  1118. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1119. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1120. iter_reg = fw->xmt1_dma_reg;
  1121. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1122. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1123. iter_reg = fw->xmt2_dma_reg;
  1124. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1125. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1126. iter_reg = fw->xmt3_dma_reg;
  1127. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1128. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1129. iter_reg = fw->xmt4_dma_reg;
  1130. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1131. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1132. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1133. /* Receive DMA registers. */
  1134. iter_reg = fw->rcvt0_data_dma_reg;
  1135. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1136. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1137. iter_reg = fw->rcvt1_data_dma_reg;
  1138. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1139. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1140. /* RISC registers. */
  1141. iter_reg = fw->risc_gp_reg;
  1142. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1143. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1144. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1145. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1146. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1147. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1148. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1149. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1150. /* Local memory controller registers. */
  1151. iter_reg = fw->lmc_reg;
  1152. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1153. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1154. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1155. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1156. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1157. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1158. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1159. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1160. /* Fibre Protocol Module registers. */
  1161. iter_reg = fw->fpm_hdw_reg;
  1162. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1163. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1164. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1165. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1166. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1167. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1171. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1172. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1173. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1174. /* Frame Buffer registers. */
  1175. iter_reg = fw->fb_hdw_reg;
  1176. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1179. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1180. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1187. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1188. /* Multi queue registers */
  1189. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1190. &last_chain);
  1191. rval = qla24xx_soft_reset(ha);
  1192. if (rval != QLA_SUCCESS)
  1193. goto qla25xx_fw_dump_failed_0;
  1194. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1195. &nxt);
  1196. if (rval != QLA_SUCCESS)
  1197. goto qla25xx_fw_dump_failed_0;
  1198. nxt = qla2xxx_copy_queues(ha, nxt);
  1199. nxt = qla24xx_copy_eft(ha, nxt);
  1200. /* Chain entries -- started with MQ. */
  1201. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1202. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1203. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1204. if (last_chain) {
  1205. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1206. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1207. }
  1208. /* Adjust valid length. */
  1209. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1210. qla25xx_fw_dump_failed_0:
  1211. qla2xxx_dump_post_process(base_vha, rval);
  1212. qla25xx_fw_dump_failed:
  1213. if (!hardware_locked)
  1214. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1215. }
  1216. void
  1217. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1218. {
  1219. int rval;
  1220. uint32_t cnt;
  1221. uint32_t risc_address;
  1222. struct qla_hw_data *ha = vha->hw;
  1223. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1224. uint32_t __iomem *dmp_reg;
  1225. uint32_t *iter_reg;
  1226. uint16_t __iomem *mbx_reg;
  1227. unsigned long flags;
  1228. struct qla81xx_fw_dump *fw;
  1229. uint32_t ext_mem_cnt;
  1230. void *nxt, *nxt_chain;
  1231. uint32_t *last_chain = NULL;
  1232. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1233. risc_address = ext_mem_cnt = 0;
  1234. flags = 0;
  1235. if (!hardware_locked)
  1236. spin_lock_irqsave(&ha->hardware_lock, flags);
  1237. if (!ha->fw_dump) {
  1238. ql_log(ql_log_warn, vha, 0xd00a,
  1239. "No buffer available for dump.\n");
  1240. goto qla81xx_fw_dump_failed;
  1241. }
  1242. if (ha->fw_dumped) {
  1243. ql_log(ql_log_warn, vha, 0xd00b,
  1244. "Firmware has been previously dumped (%p) "
  1245. "-- ignoring request.\n",
  1246. ha->fw_dump);
  1247. goto qla81xx_fw_dump_failed;
  1248. }
  1249. fw = &ha->fw_dump->isp.isp81;
  1250. qla2xxx_prep_dump(ha, ha->fw_dump);
  1251. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1252. /* Pause RISC. */
  1253. rval = qla24xx_pause_risc(reg);
  1254. if (rval != QLA_SUCCESS)
  1255. goto qla81xx_fw_dump_failed_0;
  1256. /* Host/Risc registers. */
  1257. iter_reg = fw->host_risc_reg;
  1258. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1259. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1260. /* PCIe registers. */
  1261. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1262. RD_REG_DWORD(&reg->iobase_addr);
  1263. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1264. dmp_reg = &reg->iobase_c4;
  1265. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1266. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1267. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1268. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1269. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1270. RD_REG_DWORD(&reg->iobase_window);
  1271. /* Host interface registers. */
  1272. dmp_reg = &reg->flash_addr;
  1273. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1274. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1275. /* Disable interrupts. */
  1276. WRT_REG_DWORD(&reg->ictrl, 0);
  1277. RD_REG_DWORD(&reg->ictrl);
  1278. /* Shadow registers. */
  1279. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1280. RD_REG_DWORD(&reg->iobase_addr);
  1281. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1282. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1283. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1284. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1285. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1286. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1287. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1288. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1289. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1290. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1291. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1292. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1293. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1294. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1295. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1296. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1297. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1298. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1299. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1300. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1301. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1302. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1303. /* RISC I/O register. */
  1304. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1305. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1306. /* Mailbox registers. */
  1307. mbx_reg = &reg->mailbox0;
  1308. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1309. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1310. /* Transfer sequence registers. */
  1311. iter_reg = fw->xseq_gp_reg;
  1312. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1313. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1314. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1315. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1316. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1317. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1318. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1319. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1320. iter_reg = fw->xseq_0_reg;
  1321. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1322. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1323. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1324. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1325. /* Receive sequence registers. */
  1326. iter_reg = fw->rseq_gp_reg;
  1327. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1328. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1329. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1330. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1331. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1332. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1333. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1334. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1335. iter_reg = fw->rseq_0_reg;
  1336. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1337. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1338. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1339. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1340. /* Auxiliary sequence registers. */
  1341. iter_reg = fw->aseq_gp_reg;
  1342. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1343. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1344. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1345. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1346. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1347. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1349. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1350. iter_reg = fw->aseq_0_reg;
  1351. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1352. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1353. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1354. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1355. /* Command DMA registers. */
  1356. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1357. /* Queues. */
  1358. iter_reg = fw->req0_dma_reg;
  1359. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1360. dmp_reg = &reg->iobase_q;
  1361. for (cnt = 0; cnt < 7; cnt++)
  1362. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1363. iter_reg = fw->resp0_dma_reg;
  1364. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1365. dmp_reg = &reg->iobase_q;
  1366. for (cnt = 0; cnt < 7; cnt++)
  1367. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1368. iter_reg = fw->req1_dma_reg;
  1369. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1370. dmp_reg = &reg->iobase_q;
  1371. for (cnt = 0; cnt < 7; cnt++)
  1372. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1373. /* Transmit DMA registers. */
  1374. iter_reg = fw->xmt0_dma_reg;
  1375. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1376. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1377. iter_reg = fw->xmt1_dma_reg;
  1378. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1379. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1380. iter_reg = fw->xmt2_dma_reg;
  1381. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1382. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1383. iter_reg = fw->xmt3_dma_reg;
  1384. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1385. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1386. iter_reg = fw->xmt4_dma_reg;
  1387. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1388. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1389. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1390. /* Receive DMA registers. */
  1391. iter_reg = fw->rcvt0_data_dma_reg;
  1392. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1393. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1394. iter_reg = fw->rcvt1_data_dma_reg;
  1395. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1396. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1397. /* RISC registers. */
  1398. iter_reg = fw->risc_gp_reg;
  1399. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1400. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1401. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1402. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1403. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1404. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1405. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1406. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1407. /* Local memory controller registers. */
  1408. iter_reg = fw->lmc_reg;
  1409. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1410. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1411. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1412. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1413. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1414. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1415. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1416. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1417. /* Fibre Protocol Module registers. */
  1418. iter_reg = fw->fpm_hdw_reg;
  1419. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1420. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1421. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1422. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1423. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1424. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1425. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1428. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1429. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1432. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1433. /* Frame Buffer registers. */
  1434. iter_reg = fw->fb_hdw_reg;
  1435. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1436. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1437. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1438. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1439. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1447. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1448. /* Multi queue registers */
  1449. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1450. &last_chain);
  1451. rval = qla24xx_soft_reset(ha);
  1452. if (rval != QLA_SUCCESS)
  1453. goto qla81xx_fw_dump_failed_0;
  1454. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1455. &nxt);
  1456. if (rval != QLA_SUCCESS)
  1457. goto qla81xx_fw_dump_failed_0;
  1458. nxt = qla2xxx_copy_queues(ha, nxt);
  1459. nxt = qla24xx_copy_eft(ha, nxt);
  1460. /* Chain entries -- started with MQ. */
  1461. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1462. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1463. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1464. if (last_chain) {
  1465. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1466. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1467. }
  1468. /* Adjust valid length. */
  1469. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1470. qla81xx_fw_dump_failed_0:
  1471. qla2xxx_dump_post_process(base_vha, rval);
  1472. qla81xx_fw_dump_failed:
  1473. if (!hardware_locked)
  1474. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1475. }
  1476. void
  1477. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1478. {
  1479. int rval;
  1480. uint32_t cnt, reg_data;
  1481. uint32_t risc_address;
  1482. struct qla_hw_data *ha = vha->hw;
  1483. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1484. uint32_t __iomem *dmp_reg;
  1485. uint32_t *iter_reg;
  1486. uint16_t __iomem *mbx_reg;
  1487. unsigned long flags;
  1488. struct qla83xx_fw_dump *fw;
  1489. uint32_t ext_mem_cnt;
  1490. void *nxt, *nxt_chain;
  1491. uint32_t *last_chain = NULL;
  1492. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1493. risc_address = ext_mem_cnt = 0;
  1494. flags = 0;
  1495. if (!hardware_locked)
  1496. spin_lock_irqsave(&ha->hardware_lock, flags);
  1497. if (!ha->fw_dump) {
  1498. ql_log(ql_log_warn, vha, 0xd00c,
  1499. "No buffer available for dump!!!\n");
  1500. goto qla83xx_fw_dump_failed;
  1501. }
  1502. if (ha->fw_dumped) {
  1503. ql_log(ql_log_warn, vha, 0xd00d,
  1504. "Firmware has been previously dumped (%p) -- ignoring "
  1505. "request...\n", ha->fw_dump);
  1506. goto qla83xx_fw_dump_failed;
  1507. }
  1508. fw = &ha->fw_dump->isp.isp83;
  1509. qla2xxx_prep_dump(ha, ha->fw_dump);
  1510. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1511. /* Pause RISC. */
  1512. rval = qla24xx_pause_risc(reg);
  1513. if (rval != QLA_SUCCESS)
  1514. goto qla83xx_fw_dump_failed_0;
  1515. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1516. dmp_reg = &reg->iobase_window;
  1517. reg_data = RD_REG_DWORD(dmp_reg);
  1518. WRT_REG_DWORD(dmp_reg, 0);
  1519. dmp_reg = &reg->unused_4_1[0];
  1520. reg_data = RD_REG_DWORD(dmp_reg);
  1521. WRT_REG_DWORD(dmp_reg, 0);
  1522. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1523. dmp_reg = &reg->unused_4_1[2];
  1524. reg_data = RD_REG_DWORD(dmp_reg);
  1525. WRT_REG_DWORD(dmp_reg, 0);
  1526. /* select PCR and disable ecc checking and correction */
  1527. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1528. RD_REG_DWORD(&reg->iobase_addr);
  1529. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1530. /* Host/Risc registers. */
  1531. iter_reg = fw->host_risc_reg;
  1532. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1533. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1534. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1535. /* PCIe registers. */
  1536. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1537. RD_REG_DWORD(&reg->iobase_addr);
  1538. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1539. dmp_reg = &reg->iobase_c4;
  1540. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1541. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1542. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1543. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1544. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1545. RD_REG_DWORD(&reg->iobase_window);
  1546. /* Host interface registers. */
  1547. dmp_reg = &reg->flash_addr;
  1548. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1549. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1550. /* Disable interrupts. */
  1551. WRT_REG_DWORD(&reg->ictrl, 0);
  1552. RD_REG_DWORD(&reg->ictrl);
  1553. /* Shadow registers. */
  1554. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1555. RD_REG_DWORD(&reg->iobase_addr);
  1556. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1557. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1558. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1559. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1560. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1561. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1562. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1563. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1564. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1565. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1566. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1567. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1568. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1569. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1570. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1571. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1572. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1573. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1574. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1575. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1576. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1577. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1578. /* RISC I/O register. */
  1579. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1580. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1581. /* Mailbox registers. */
  1582. mbx_reg = &reg->mailbox0;
  1583. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1584. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1585. /* Transfer sequence registers. */
  1586. iter_reg = fw->xseq_gp_reg;
  1587. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1588. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1589. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1590. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1591. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1592. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1593. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1594. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1595. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1596. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1597. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1598. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1599. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1600. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1601. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1602. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1603. iter_reg = fw->xseq_0_reg;
  1604. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1606. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1607. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1608. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1609. /* Receive sequence registers. */
  1610. iter_reg = fw->rseq_gp_reg;
  1611. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1612. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1613. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1614. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1615. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1616. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1617. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1618. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1626. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1627. iter_reg = fw->rseq_0_reg;
  1628. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1629. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1630. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1631. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1632. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1633. /* Auxiliary sequence registers. */
  1634. iter_reg = fw->aseq_gp_reg;
  1635. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1636. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1637. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1638. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1639. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1640. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1641. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1642. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1650. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1651. iter_reg = fw->aseq_0_reg;
  1652. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1653. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1654. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1655. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1656. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1657. /* Command DMA registers. */
  1658. iter_reg = fw->cmd_dma_reg;
  1659. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1660. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1661. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1662. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1663. /* Queues. */
  1664. iter_reg = fw->req0_dma_reg;
  1665. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1666. dmp_reg = &reg->iobase_q;
  1667. for (cnt = 0; cnt < 7; cnt++)
  1668. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1669. iter_reg = fw->resp0_dma_reg;
  1670. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1671. dmp_reg = &reg->iobase_q;
  1672. for (cnt = 0; cnt < 7; cnt++)
  1673. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1674. iter_reg = fw->req1_dma_reg;
  1675. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1676. dmp_reg = &reg->iobase_q;
  1677. for (cnt = 0; cnt < 7; cnt++)
  1678. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1679. /* Transmit DMA registers. */
  1680. iter_reg = fw->xmt0_dma_reg;
  1681. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1682. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1683. iter_reg = fw->xmt1_dma_reg;
  1684. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1685. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1686. iter_reg = fw->xmt2_dma_reg;
  1687. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1688. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1689. iter_reg = fw->xmt3_dma_reg;
  1690. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1691. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1692. iter_reg = fw->xmt4_dma_reg;
  1693. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1694. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1695. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1696. /* Receive DMA registers. */
  1697. iter_reg = fw->rcvt0_data_dma_reg;
  1698. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1699. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1700. iter_reg = fw->rcvt1_data_dma_reg;
  1701. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1702. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1703. /* RISC registers. */
  1704. iter_reg = fw->risc_gp_reg;
  1705. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1706. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1707. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1708. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1709. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1710. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1711. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1712. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1713. /* Local memory controller registers. */
  1714. iter_reg = fw->lmc_reg;
  1715. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1717. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1718. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1719. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1720. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1721. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1722. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1723. /* Fibre Protocol Module registers. */
  1724. iter_reg = fw->fpm_hdw_reg;
  1725. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1726. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1740. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1741. /* RQ0 Array registers. */
  1742. iter_reg = fw->rq0_array_reg;
  1743. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1758. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1759. /* RQ1 Array registers. */
  1760. iter_reg = fw->rq1_array_reg;
  1761. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1776. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1777. /* RP0 Array registers. */
  1778. iter_reg = fw->rp0_array_reg;
  1779. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1794. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1795. /* RP1 Array registers. */
  1796. iter_reg = fw->rp1_array_reg;
  1797. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1800. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1801. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1802. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1806. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1807. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1812. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1813. iter_reg = fw->at0_array_reg;
  1814. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1821. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1822. /* I/O Queue Control registers. */
  1823. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1824. /* Frame Buffer registers. */
  1825. iter_reg = fw->fb_hdw_reg;
  1826. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1827. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1828. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1829. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1852. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1853. /* Multi queue registers */
  1854. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1855. &last_chain);
  1856. rval = qla24xx_soft_reset(ha);
  1857. if (rval != QLA_SUCCESS) {
  1858. ql_log(ql_log_warn, vha, 0xd00e,
  1859. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1860. rval = QLA_SUCCESS;
  1861. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1862. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1863. RD_REG_DWORD(&reg->hccr);
  1864. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1865. RD_REG_DWORD(&reg->hccr);
  1866. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1867. RD_REG_DWORD(&reg->hccr);
  1868. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1869. udelay(5);
  1870. if (!cnt) {
  1871. nxt = fw->code_ram;
  1872. nxt += sizeof(fw->code_ram),
  1873. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1874. goto copy_queue;
  1875. } else
  1876. ql_log(ql_log_warn, vha, 0xd010,
  1877. "bigger hammer success?\n");
  1878. }
  1879. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1880. &nxt);
  1881. if (rval != QLA_SUCCESS)
  1882. goto qla83xx_fw_dump_failed_0;
  1883. copy_queue:
  1884. nxt = qla2xxx_copy_queues(ha, nxt);
  1885. nxt = qla24xx_copy_eft(ha, nxt);
  1886. /* Chain entries -- started with MQ. */
  1887. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1888. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1889. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1890. if (last_chain) {
  1891. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1892. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1893. }
  1894. /* Adjust valid length. */
  1895. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1896. qla83xx_fw_dump_failed_0:
  1897. qla2xxx_dump_post_process(base_vha, rval);
  1898. qla83xx_fw_dump_failed:
  1899. if (!hardware_locked)
  1900. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1901. }
  1902. /****************************************************************************/
  1903. /* Driver Debug Functions. */
  1904. /****************************************************************************/
  1905. static inline int
  1906. ql_mask_match(uint32_t level)
  1907. {
  1908. if (ql2xextended_error_logging == 1)
  1909. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1910. return (level & ql2xextended_error_logging) == level;
  1911. }
  1912. /*
  1913. * This function is for formatting and logging debug information.
  1914. * It is to be used when vha is available. It formats the message
  1915. * and logs it to the messages file.
  1916. * parameters:
  1917. * level: The level of the debug messages to be printed.
  1918. * If ql2xextended_error_logging value is correctly set,
  1919. * this message will appear in the messages file.
  1920. * vha: Pointer to the scsi_qla_host_t.
  1921. * id: This is a unique identifier for the level. It identifies the
  1922. * part of the code from where the message originated.
  1923. * msg: The message to be displayed.
  1924. */
  1925. void
  1926. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1927. {
  1928. va_list va;
  1929. struct va_format vaf;
  1930. if (!ql_mask_match(level))
  1931. return;
  1932. va_start(va, fmt);
  1933. vaf.fmt = fmt;
  1934. vaf.va = &va;
  1935. if (vha != NULL) {
  1936. const struct pci_dev *pdev = vha->hw->pdev;
  1937. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1938. pr_warn("%s [%s]-%04x:%ld: %pV",
  1939. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1940. vha->host_no, &vaf);
  1941. } else {
  1942. pr_warn("%s [%s]-%04x: : %pV",
  1943. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1944. }
  1945. va_end(va);
  1946. }
  1947. /*
  1948. * This function is for formatting and logging debug information.
  1949. * It is to be used when vha is not available and pci is availble,
  1950. * i.e., before host allocation. It formats the message and logs it
  1951. * to the messages file.
  1952. * parameters:
  1953. * level: The level of the debug messages to be printed.
  1954. * If ql2xextended_error_logging value is correctly set,
  1955. * this message will appear in the messages file.
  1956. * pdev: Pointer to the struct pci_dev.
  1957. * id: This is a unique id for the level. It identifies the part
  1958. * of the code from where the message originated.
  1959. * msg: The message to be displayed.
  1960. */
  1961. void
  1962. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1963. const char *fmt, ...)
  1964. {
  1965. va_list va;
  1966. struct va_format vaf;
  1967. if (pdev == NULL)
  1968. return;
  1969. if (!ql_mask_match(level))
  1970. return;
  1971. va_start(va, fmt);
  1972. vaf.fmt = fmt;
  1973. vaf.va = &va;
  1974. /* <module-name> <dev-name>:<msg-id> Message */
  1975. pr_warn("%s [%s]-%04x: : %pV",
  1976. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1977. va_end(va);
  1978. }
  1979. /*
  1980. * This function is for formatting and logging log messages.
  1981. * It is to be used when vha is available. It formats the message
  1982. * and logs it to the messages file. All the messages will be logged
  1983. * irrespective of value of ql2xextended_error_logging.
  1984. * parameters:
  1985. * level: The level of the log messages to be printed in the
  1986. * messages file.
  1987. * vha: Pointer to the scsi_qla_host_t
  1988. * id: This is a unique id for the level. It identifies the
  1989. * part of the code from where the message originated.
  1990. * msg: The message to be displayed.
  1991. */
  1992. void
  1993. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1994. {
  1995. va_list va;
  1996. struct va_format vaf;
  1997. char pbuf[128];
  1998. if (level > ql_errlev)
  1999. return;
  2000. if (vha != NULL) {
  2001. const struct pci_dev *pdev = vha->hw->pdev;
  2002. /* <module-name> <msg-id>:<host> Message */
  2003. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2004. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2005. } else {
  2006. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2007. QL_MSGHDR, "0000:00:00.0", id);
  2008. }
  2009. pbuf[sizeof(pbuf) - 1] = 0;
  2010. va_start(va, fmt);
  2011. vaf.fmt = fmt;
  2012. vaf.va = &va;
  2013. switch (level) {
  2014. case ql_log_fatal: /* FATAL LOG */
  2015. pr_crit("%s%pV", pbuf, &vaf);
  2016. break;
  2017. case ql_log_warn:
  2018. pr_err("%s%pV", pbuf, &vaf);
  2019. break;
  2020. case ql_log_info:
  2021. pr_warn("%s%pV", pbuf, &vaf);
  2022. break;
  2023. default:
  2024. pr_info("%s%pV", pbuf, &vaf);
  2025. break;
  2026. }
  2027. va_end(va);
  2028. }
  2029. /*
  2030. * This function is for formatting and logging log messages.
  2031. * It is to be used when vha is not available and pci is availble,
  2032. * i.e., before host allocation. It formats the message and logs
  2033. * it to the messages file. All the messages are logged irrespective
  2034. * of the value of ql2xextended_error_logging.
  2035. * parameters:
  2036. * level: The level of the log messages to be printed in the
  2037. * messages file.
  2038. * pdev: Pointer to the struct pci_dev.
  2039. * id: This is a unique id for the level. It identifies the
  2040. * part of the code from where the message originated.
  2041. * msg: The message to be displayed.
  2042. */
  2043. void
  2044. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2045. const char *fmt, ...)
  2046. {
  2047. va_list va;
  2048. struct va_format vaf;
  2049. char pbuf[128];
  2050. if (pdev == NULL)
  2051. return;
  2052. if (level > ql_errlev)
  2053. return;
  2054. /* <module-name> <dev-name>:<msg-id> Message */
  2055. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2056. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2057. pbuf[sizeof(pbuf) - 1] = 0;
  2058. va_start(va, fmt);
  2059. vaf.fmt = fmt;
  2060. vaf.va = &va;
  2061. switch (level) {
  2062. case ql_log_fatal: /* FATAL LOG */
  2063. pr_crit("%s%pV", pbuf, &vaf);
  2064. break;
  2065. case ql_log_warn:
  2066. pr_err("%s%pV", pbuf, &vaf);
  2067. break;
  2068. case ql_log_info:
  2069. pr_warn("%s%pV", pbuf, &vaf);
  2070. break;
  2071. default:
  2072. pr_info("%s%pV", pbuf, &vaf);
  2073. break;
  2074. }
  2075. va_end(va);
  2076. }
  2077. void
  2078. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2079. {
  2080. int i;
  2081. struct qla_hw_data *ha = vha->hw;
  2082. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2083. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2084. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2085. uint16_t __iomem *mbx_reg;
  2086. if (!ql_mask_match(level))
  2087. return;
  2088. if (IS_QLA82XX(ha))
  2089. mbx_reg = &reg82->mailbox_in[0];
  2090. else if (IS_FWI2_CAPABLE(ha))
  2091. mbx_reg = &reg24->mailbox0;
  2092. else
  2093. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2094. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2095. for (i = 0; i < 6; i++)
  2096. ql_dbg(level, vha, id,
  2097. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2098. }
  2099. void
  2100. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2101. uint8_t *b, uint32_t size)
  2102. {
  2103. uint32_t cnt;
  2104. uint8_t c;
  2105. if (!ql_mask_match(level))
  2106. return;
  2107. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2108. "9 Ah Bh Ch Dh Eh Fh\n");
  2109. ql_dbg(level, vha, id, "----------------------------------"
  2110. "----------------------------\n");
  2111. ql_dbg(level, vha, id, " ");
  2112. for (cnt = 0; cnt < size;) {
  2113. c = *b++;
  2114. printk("%02x", (uint32_t) c);
  2115. cnt++;
  2116. if (!(cnt % 16))
  2117. printk("\n");
  2118. else
  2119. printk(" ");
  2120. }
  2121. if (cnt % 16)
  2122. ql_dbg(level, vha, id, "\n");
  2123. }