be_cmds.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892
  1. /**
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <scsi/iscsi_proto.h>
  18. #include "be.h"
  19. #include "be_mgmt.h"
  20. #include "be_main.h"
  21. int beiscsi_pci_soft_reset(struct beiscsi_hba *phba)
  22. {
  23. u32 sreset;
  24. u8 *pci_reset_offset = 0;
  25. u8 *pci_online0_offset = 0;
  26. u8 *pci_online1_offset = 0;
  27. u32 pconline0 = 0;
  28. u32 pconline1 = 0;
  29. u32 i;
  30. pci_reset_offset = (u8 *)phba->pci_va + BE2_SOFT_RESET;
  31. pci_online0_offset = (u8 *)phba->pci_va + BE2_PCI_ONLINE0;
  32. pci_online1_offset = (u8 *)phba->pci_va + BE2_PCI_ONLINE1;
  33. sreset = readl((void *)pci_reset_offset);
  34. sreset |= BE2_SET_RESET;
  35. writel(sreset, (void *)pci_reset_offset);
  36. i = 0;
  37. while (sreset & BE2_SET_RESET) {
  38. if (i > 64)
  39. break;
  40. msleep(100);
  41. sreset = readl((void *)pci_reset_offset);
  42. i++;
  43. }
  44. if (sreset & BE2_SET_RESET) {
  45. printk(KERN_ERR "Soft Reset did not deassert\n");
  46. return -EIO;
  47. }
  48. pconline1 = BE2_MPU_IRAM_ONLINE;
  49. writel(pconline0, (void *)pci_online0_offset);
  50. writel(pconline1, (void *)pci_online1_offset);
  51. sreset = BE2_SET_RESET;
  52. writel(sreset, (void *)pci_reset_offset);
  53. i = 0;
  54. while (sreset & BE2_SET_RESET) {
  55. if (i > 64)
  56. break;
  57. msleep(1);
  58. sreset = readl((void *)pci_reset_offset);
  59. i++;
  60. }
  61. if (sreset & BE2_SET_RESET) {
  62. printk(KERN_ERR "MPU Online Soft Reset did not deassert\n");
  63. return -EIO;
  64. }
  65. return 0;
  66. }
  67. int be_chk_reset_complete(struct beiscsi_hba *phba)
  68. {
  69. unsigned int num_loop;
  70. u8 *mpu_sem = 0;
  71. u32 status;
  72. num_loop = 1000;
  73. mpu_sem = (u8 *)phba->csr_va + MPU_EP_SEMAPHORE;
  74. msleep(5000);
  75. while (num_loop) {
  76. status = readl((void *)mpu_sem);
  77. if ((status & 0x80000000) || (status & 0x0000FFFF) == 0xC000)
  78. break;
  79. msleep(60);
  80. num_loop--;
  81. }
  82. if ((status & 0x80000000) || (!num_loop)) {
  83. printk(KERN_ERR "Failed in be_chk_reset_complete"
  84. "status = 0x%x\n", status);
  85. return -EIO;
  86. }
  87. return 0;
  88. }
  89. void be_mcc_notify(struct beiscsi_hba *phba)
  90. {
  91. struct be_queue_info *mccq = &phba->ctrl.mcc_obj.q;
  92. u32 val = 0;
  93. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  94. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  95. iowrite32(val, phba->db_va + DB_MCCQ_OFFSET);
  96. }
  97. unsigned int alloc_mcc_tag(struct beiscsi_hba *phba)
  98. {
  99. unsigned int tag = 0;
  100. if (phba->ctrl.mcc_tag_available) {
  101. tag = phba->ctrl.mcc_tag[phba->ctrl.mcc_alloc_index];
  102. phba->ctrl.mcc_tag[phba->ctrl.mcc_alloc_index] = 0;
  103. phba->ctrl.mcc_numtag[tag] = 0;
  104. }
  105. if (tag) {
  106. phba->ctrl.mcc_tag_available--;
  107. if (phba->ctrl.mcc_alloc_index == (MAX_MCC_CMD - 1))
  108. phba->ctrl.mcc_alloc_index = 0;
  109. else
  110. phba->ctrl.mcc_alloc_index++;
  111. }
  112. return tag;
  113. }
  114. void free_mcc_tag(struct be_ctrl_info *ctrl, unsigned int tag)
  115. {
  116. spin_lock(&ctrl->mbox_lock);
  117. tag = tag & 0x000000FF;
  118. ctrl->mcc_tag[ctrl->mcc_free_index] = tag;
  119. if (ctrl->mcc_free_index == (MAX_MCC_CMD - 1))
  120. ctrl->mcc_free_index = 0;
  121. else
  122. ctrl->mcc_free_index++;
  123. ctrl->mcc_tag_available++;
  124. spin_unlock(&ctrl->mbox_lock);
  125. }
  126. bool is_link_state_evt(u32 trailer)
  127. {
  128. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  129. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  130. ASYNC_EVENT_CODE_LINK_STATE);
  131. }
  132. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  133. {
  134. if (compl->flags != 0) {
  135. compl->flags = le32_to_cpu(compl->flags);
  136. WARN_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  137. return true;
  138. } else
  139. return false;
  140. }
  141. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  142. {
  143. compl->flags = 0;
  144. }
  145. static int be_mcc_compl_process(struct be_ctrl_info *ctrl,
  146. struct be_mcc_compl *compl)
  147. {
  148. u16 compl_status, extd_status;
  149. be_dws_le_to_cpu(compl, 4);
  150. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  151. CQE_STATUS_COMPL_MASK;
  152. if (compl_status != MCC_STATUS_SUCCESS) {
  153. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  154. CQE_STATUS_EXTD_MASK;
  155. dev_err(&ctrl->pdev->dev,
  156. "error in cmd completion: status(compl/extd)=%d/%d\n",
  157. compl_status, extd_status);
  158. return -EBUSY;
  159. }
  160. return 0;
  161. }
  162. int be_mcc_compl_process_isr(struct be_ctrl_info *ctrl,
  163. struct be_mcc_compl *compl)
  164. {
  165. u16 compl_status, extd_status;
  166. unsigned short tag;
  167. be_dws_le_to_cpu(compl, 4);
  168. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  169. CQE_STATUS_COMPL_MASK;
  170. /* The ctrl.mcc_numtag[tag] is filled with
  171. * [31] = valid, [30:24] = Rsvd, [23:16] = wrb, [15:8] = extd_status,
  172. * [7:0] = compl_status
  173. */
  174. tag = (compl->tag0 & 0x000000FF);
  175. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  176. CQE_STATUS_EXTD_MASK;
  177. ctrl->mcc_numtag[tag] = 0x80000000;
  178. ctrl->mcc_numtag[tag] |= (compl->tag0 & 0x00FF0000);
  179. ctrl->mcc_numtag[tag] |= (extd_status & 0x000000FF) << 8;
  180. ctrl->mcc_numtag[tag] |= (compl_status & 0x000000FF);
  181. wake_up_interruptible(&ctrl->mcc_wait[tag]);
  182. return 0;
  183. }
  184. static struct be_mcc_compl *be_mcc_compl_get(struct beiscsi_hba *phba)
  185. {
  186. struct be_queue_info *mcc_cq = &phba->ctrl.mcc_obj.cq;
  187. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  188. if (be_mcc_compl_is_new(compl)) {
  189. queue_tail_inc(mcc_cq);
  190. return compl;
  191. }
  192. return NULL;
  193. }
  194. static void be2iscsi_fail_session(struct iscsi_cls_session *cls_session)
  195. {
  196. iscsi_session_failure(cls_session->dd_data, ISCSI_ERR_CONN_FAILED);
  197. }
  198. void beiscsi_async_link_state_process(struct beiscsi_hba *phba,
  199. struct be_async_event_link_state *evt)
  200. {
  201. switch (evt->port_link_status) {
  202. case ASYNC_EVENT_LINK_DOWN:
  203. SE_DEBUG(DBG_LVL_1, "Link Down on Physical Port %d\n",
  204. evt->physical_port);
  205. phba->state |= BE_ADAPTER_LINK_DOWN;
  206. iscsi_host_for_each_session(phba->shost,
  207. be2iscsi_fail_session);
  208. break;
  209. case ASYNC_EVENT_LINK_UP:
  210. phba->state = BE_ADAPTER_UP;
  211. SE_DEBUG(DBG_LVL_1, "Link UP on Physical Port %d\n",
  212. evt->physical_port);
  213. break;
  214. default:
  215. SE_DEBUG(DBG_LVL_1, "Unexpected Async Notification %d on"
  216. "Physical Port %d\n",
  217. evt->port_link_status,
  218. evt->physical_port);
  219. }
  220. }
  221. static void beiscsi_cq_notify(struct beiscsi_hba *phba, u16 qid, bool arm,
  222. u16 num_popped)
  223. {
  224. u32 val = 0;
  225. val |= qid & DB_CQ_RING_ID_MASK;
  226. if (arm)
  227. val |= 1 << DB_CQ_REARM_SHIFT;
  228. val |= num_popped << DB_CQ_NUM_POPPED_SHIFT;
  229. iowrite32(val, phba->db_va + DB_CQ_OFFSET);
  230. }
  231. int beiscsi_process_mcc(struct beiscsi_hba *phba)
  232. {
  233. struct be_mcc_compl *compl;
  234. int num = 0, status = 0;
  235. struct be_ctrl_info *ctrl = &phba->ctrl;
  236. spin_lock_bh(&phba->ctrl.mcc_cq_lock);
  237. while ((compl = be_mcc_compl_get(phba))) {
  238. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  239. /* Interpret flags as an async trailer */
  240. if (is_link_state_evt(compl->flags))
  241. /* Interpret compl as a async link evt */
  242. beiscsi_async_link_state_process(phba,
  243. (struct be_async_event_link_state *) compl);
  244. else
  245. SE_DEBUG(DBG_LVL_1,
  246. " Unsupported Async Event, flags"
  247. " = 0x%08x\n", compl->flags);
  248. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  249. status = be_mcc_compl_process(ctrl, compl);
  250. atomic_dec(&phba->ctrl.mcc_obj.q.used);
  251. }
  252. be_mcc_compl_use(compl);
  253. num++;
  254. }
  255. if (num)
  256. beiscsi_cq_notify(phba, phba->ctrl.mcc_obj.cq.id, true, num);
  257. spin_unlock_bh(&phba->ctrl.mcc_cq_lock);
  258. return status;
  259. }
  260. /* Wait till no more pending mcc requests are present */
  261. static int be_mcc_wait_compl(struct beiscsi_hba *phba)
  262. {
  263. int i, status;
  264. for (i = 0; i < mcc_timeout; i++) {
  265. status = beiscsi_process_mcc(phba);
  266. if (status)
  267. return status;
  268. if (atomic_read(&phba->ctrl.mcc_obj.q.used) == 0)
  269. break;
  270. udelay(100);
  271. }
  272. if (i == mcc_timeout) {
  273. dev_err(&phba->pcidev->dev, "mccq poll timed out\n");
  274. return -EBUSY;
  275. }
  276. return 0;
  277. }
  278. /* Notify MCC requests and wait for completion */
  279. int be_mcc_notify_wait(struct beiscsi_hba *phba)
  280. {
  281. be_mcc_notify(phba);
  282. return be_mcc_wait_compl(phba);
  283. }
  284. static int be_mbox_db_ready_wait(struct be_ctrl_info *ctrl)
  285. {
  286. #define long_delay 2000
  287. void __iomem *db = ctrl->db + MPU_MAILBOX_DB_OFFSET;
  288. int cnt = 0, wait = 5; /* in usecs */
  289. u32 ready;
  290. do {
  291. ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
  292. if (ready)
  293. break;
  294. if (cnt > 12000000) {
  295. dev_err(&ctrl->pdev->dev, "mbox_db poll timed out\n");
  296. return -EBUSY;
  297. }
  298. if (cnt > 50) {
  299. wait = long_delay;
  300. mdelay(long_delay / 1000);
  301. } else
  302. udelay(wait);
  303. cnt += wait;
  304. } while (true);
  305. return 0;
  306. }
  307. int be_mbox_notify(struct be_ctrl_info *ctrl)
  308. {
  309. int status;
  310. u32 val = 0;
  311. void __iomem *db = ctrl->db + MPU_MAILBOX_DB_OFFSET;
  312. struct be_dma_mem *mbox_mem = &ctrl->mbox_mem;
  313. struct be_mcc_mailbox *mbox = mbox_mem->va;
  314. struct be_mcc_compl *compl = &mbox->compl;
  315. val &= ~MPU_MAILBOX_DB_RDY_MASK;
  316. val |= MPU_MAILBOX_DB_HI_MASK;
  317. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  318. iowrite32(val, db);
  319. status = be_mbox_db_ready_wait(ctrl);
  320. if (status != 0) {
  321. SE_DEBUG(DBG_LVL_1, " be_mbox_db_ready_wait failed\n");
  322. return status;
  323. }
  324. val = 0;
  325. val &= ~MPU_MAILBOX_DB_RDY_MASK;
  326. val &= ~MPU_MAILBOX_DB_HI_MASK;
  327. val |= (u32) (mbox_mem->dma >> 4) << 2;
  328. iowrite32(val, db);
  329. status = be_mbox_db_ready_wait(ctrl);
  330. if (status != 0) {
  331. SE_DEBUG(DBG_LVL_1, " be_mbox_db_ready_wait failed\n");
  332. return status;
  333. }
  334. if (be_mcc_compl_is_new(compl)) {
  335. status = be_mcc_compl_process(ctrl, &mbox->compl);
  336. be_mcc_compl_use(compl);
  337. if (status) {
  338. SE_DEBUG(DBG_LVL_1, "After be_mcc_compl_process\n");
  339. return status;
  340. }
  341. } else {
  342. dev_err(&ctrl->pdev->dev, "invalid mailbox completion\n");
  343. return -EBUSY;
  344. }
  345. return 0;
  346. }
  347. /*
  348. * Insert the mailbox address into the doorbell in two steps
  349. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  350. */
  351. static int be_mbox_notify_wait(struct beiscsi_hba *phba)
  352. {
  353. int status;
  354. u32 val = 0;
  355. void __iomem *db = phba->ctrl.db + MPU_MAILBOX_DB_OFFSET;
  356. struct be_dma_mem *mbox_mem = &phba->ctrl.mbox_mem;
  357. struct be_mcc_mailbox *mbox = mbox_mem->va;
  358. struct be_mcc_compl *compl = &mbox->compl;
  359. struct be_ctrl_info *ctrl = &phba->ctrl;
  360. val |= MPU_MAILBOX_DB_HI_MASK;
  361. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  362. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  363. iowrite32(val, db);
  364. /* wait for ready to be set */
  365. status = be_mbox_db_ready_wait(ctrl);
  366. if (status != 0)
  367. return status;
  368. val = 0;
  369. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  370. val |= (u32)(mbox_mem->dma >> 4) << 2;
  371. iowrite32(val, db);
  372. status = be_mbox_db_ready_wait(ctrl);
  373. if (status != 0)
  374. return status;
  375. /* A cq entry has been made now */
  376. if (be_mcc_compl_is_new(compl)) {
  377. status = be_mcc_compl_process(ctrl, &mbox->compl);
  378. be_mcc_compl_use(compl);
  379. if (status)
  380. return status;
  381. } else {
  382. dev_err(&phba->pcidev->dev, "invalid mailbox completion\n");
  383. return -EBUSY;
  384. }
  385. return 0;
  386. }
  387. void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  388. bool embedded, u8 sge_cnt)
  389. {
  390. if (embedded)
  391. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  392. else
  393. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  394. MCC_WRB_SGE_CNT_SHIFT;
  395. wrb->payload_length = payload_len;
  396. be_dws_cpu_to_le(wrb, 8);
  397. }
  398. void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  399. u8 subsystem, u8 opcode, int cmd_len)
  400. {
  401. req_hdr->opcode = opcode;
  402. req_hdr->subsystem = subsystem;
  403. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  404. req_hdr->timeout = 120;
  405. }
  406. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  407. struct be_dma_mem *mem)
  408. {
  409. int i, buf_pages;
  410. u64 dma = (u64) mem->dma;
  411. buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  412. for (i = 0; i < buf_pages; i++) {
  413. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  414. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  415. dma += PAGE_SIZE_4K;
  416. }
  417. }
  418. static u32 eq_delay_to_mult(u32 usec_delay)
  419. {
  420. #define MAX_INTR_RATE 651042
  421. const u32 round = 10;
  422. u32 multiplier;
  423. if (usec_delay == 0)
  424. multiplier = 0;
  425. else {
  426. u32 interrupt_rate = 1000000 / usec_delay;
  427. if (interrupt_rate == 0)
  428. multiplier = 1023;
  429. else {
  430. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  431. multiplier /= interrupt_rate;
  432. multiplier = (multiplier + round / 2) / round;
  433. multiplier = min(multiplier, (u32) 1023);
  434. }
  435. }
  436. return multiplier;
  437. }
  438. struct be_mcc_wrb *wrb_from_mbox(struct be_dma_mem *mbox_mem)
  439. {
  440. return &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  441. }
  442. struct be_mcc_wrb *wrb_from_mccq(struct beiscsi_hba *phba)
  443. {
  444. struct be_queue_info *mccq = &phba->ctrl.mcc_obj.q;
  445. struct be_mcc_wrb *wrb;
  446. BUG_ON(atomic_read(&mccq->used) >= mccq->len);
  447. wrb = queue_head_node(mccq);
  448. memset(wrb, 0, sizeof(*wrb));
  449. wrb->tag0 = (mccq->head & 0x000000FF) << 16;
  450. queue_head_inc(mccq);
  451. atomic_inc(&mccq->used);
  452. return wrb;
  453. }
  454. int beiscsi_cmd_eq_create(struct be_ctrl_info *ctrl,
  455. struct be_queue_info *eq, int eq_delay)
  456. {
  457. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  458. struct be_cmd_req_eq_create *req = embedded_payload(wrb);
  459. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  460. struct be_dma_mem *q_mem = &eq->dma_mem;
  461. int status;
  462. SE_DEBUG(DBG_LVL_8, "In beiscsi_cmd_eq_create\n");
  463. spin_lock(&ctrl->mbox_lock);
  464. memset(wrb, 0, sizeof(*wrb));
  465. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  466. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  467. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  468. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  469. AMAP_SET_BITS(struct amap_eq_context, func, req->context,
  470. PCI_FUNC(ctrl->pdev->devfn));
  471. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  472. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  473. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  474. __ilog2_u32(eq->len / 256));
  475. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  476. eq_delay_to_mult(eq_delay));
  477. be_dws_cpu_to_le(req->context, sizeof(req->context));
  478. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  479. status = be_mbox_notify(ctrl);
  480. if (!status) {
  481. eq->id = le16_to_cpu(resp->eq_id);
  482. eq->created = true;
  483. }
  484. spin_unlock(&ctrl->mbox_lock);
  485. return status;
  486. }
  487. int be_cmd_fw_initialize(struct be_ctrl_info *ctrl)
  488. {
  489. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  490. int status;
  491. u8 *endian_check;
  492. SE_DEBUG(DBG_LVL_8, "In be_cmd_fw_initialize\n");
  493. spin_lock(&ctrl->mbox_lock);
  494. memset(wrb, 0, sizeof(*wrb));
  495. endian_check = (u8 *) wrb;
  496. *endian_check++ = 0xFF;
  497. *endian_check++ = 0x12;
  498. *endian_check++ = 0x34;
  499. *endian_check++ = 0xFF;
  500. *endian_check++ = 0xFF;
  501. *endian_check++ = 0x56;
  502. *endian_check++ = 0x78;
  503. *endian_check++ = 0xFF;
  504. be_dws_cpu_to_le(wrb, sizeof(*wrb));
  505. status = be_mbox_notify(ctrl);
  506. if (status)
  507. SE_DEBUG(DBG_LVL_1, "be_cmd_fw_initialize Failed\n");
  508. spin_unlock(&ctrl->mbox_lock);
  509. return status;
  510. }
  511. int beiscsi_cmd_cq_create(struct be_ctrl_info *ctrl,
  512. struct be_queue_info *cq, struct be_queue_info *eq,
  513. bool sol_evts, bool no_delay, int coalesce_wm)
  514. {
  515. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  516. struct be_cmd_req_cq_create *req = embedded_payload(wrb);
  517. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  518. struct be_dma_mem *q_mem = &cq->dma_mem;
  519. void *ctxt = &req->context;
  520. int status;
  521. SE_DEBUG(DBG_LVL_8, "In beiscsi_cmd_cq_create\n");
  522. spin_lock(&ctrl->mbox_lock);
  523. memset(wrb, 0, sizeof(*wrb));
  524. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  525. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  526. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  527. if (!q_mem->va)
  528. SE_DEBUG(DBG_LVL_1, "uninitialized q_mem->va\n");
  529. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  530. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  531. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  532. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  533. __ilog2_u32(cq->len / 256));
  534. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  535. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  536. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  537. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  538. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  539. AMAP_SET_BITS(struct amap_cq_context, func, ctxt,
  540. PCI_FUNC(ctrl->pdev->devfn));
  541. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  542. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  543. status = be_mbox_notify(ctrl);
  544. if (!status) {
  545. cq->id = le16_to_cpu(resp->cq_id);
  546. cq->created = true;
  547. } else
  548. SE_DEBUG(DBG_LVL_1, "In be_cmd_cq_create, status=ox%08x\n",
  549. status);
  550. spin_unlock(&ctrl->mbox_lock);
  551. return status;
  552. }
  553. static u32 be_encoded_q_len(int q_len)
  554. {
  555. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  556. if (len_encoded == 16)
  557. len_encoded = 0;
  558. return len_encoded;
  559. }
  560. int beiscsi_cmd_mccq_create(struct beiscsi_hba *phba,
  561. struct be_queue_info *mccq,
  562. struct be_queue_info *cq)
  563. {
  564. struct be_mcc_wrb *wrb;
  565. struct be_cmd_req_mcc_create *req;
  566. struct be_dma_mem *q_mem = &mccq->dma_mem;
  567. struct be_ctrl_info *ctrl;
  568. void *ctxt;
  569. int status;
  570. spin_lock(&phba->ctrl.mbox_lock);
  571. ctrl = &phba->ctrl;
  572. wrb = wrb_from_mbox(&ctrl->mbox_mem);
  573. memset(wrb, 0, sizeof(*wrb));
  574. req = embedded_payload(wrb);
  575. ctxt = &req->context;
  576. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  577. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  578. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  579. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  580. AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt,
  581. PCI_FUNC(phba->pcidev->devfn));
  582. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  583. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  584. be_encoded_q_len(mccq->len));
  585. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  586. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  587. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  588. status = be_mbox_notify_wait(phba);
  589. if (!status) {
  590. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  591. mccq->id = le16_to_cpu(resp->id);
  592. mccq->created = true;
  593. }
  594. spin_unlock(&phba->ctrl.mbox_lock);
  595. return status;
  596. }
  597. int beiscsi_cmd_q_destroy(struct be_ctrl_info *ctrl, struct be_queue_info *q,
  598. int queue_type)
  599. {
  600. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  601. struct be_cmd_req_q_destroy *req = embedded_payload(wrb);
  602. u8 subsys = 0, opcode = 0;
  603. int status;
  604. SE_DEBUG(DBG_LVL_8, "In beiscsi_cmd_q_destroy\n");
  605. spin_lock(&ctrl->mbox_lock);
  606. memset(wrb, 0, sizeof(*wrb));
  607. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  608. switch (queue_type) {
  609. case QTYPE_EQ:
  610. subsys = CMD_SUBSYSTEM_COMMON;
  611. opcode = OPCODE_COMMON_EQ_DESTROY;
  612. break;
  613. case QTYPE_CQ:
  614. subsys = CMD_SUBSYSTEM_COMMON;
  615. opcode = OPCODE_COMMON_CQ_DESTROY;
  616. break;
  617. case QTYPE_MCCQ:
  618. subsys = CMD_SUBSYSTEM_COMMON;
  619. opcode = OPCODE_COMMON_MCC_DESTROY;
  620. break;
  621. case QTYPE_WRBQ:
  622. subsys = CMD_SUBSYSTEM_ISCSI;
  623. opcode = OPCODE_COMMON_ISCSI_WRBQ_DESTROY;
  624. break;
  625. case QTYPE_DPDUQ:
  626. subsys = CMD_SUBSYSTEM_ISCSI;
  627. opcode = OPCODE_COMMON_ISCSI_DEFQ_DESTROY;
  628. break;
  629. case QTYPE_SGL:
  630. subsys = CMD_SUBSYSTEM_ISCSI;
  631. opcode = OPCODE_COMMON_ISCSI_CFG_REMOVE_SGL_PAGES;
  632. break;
  633. default:
  634. spin_unlock(&ctrl->mbox_lock);
  635. BUG();
  636. return -ENXIO;
  637. }
  638. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  639. if (queue_type != QTYPE_SGL)
  640. req->id = cpu_to_le16(q->id);
  641. status = be_mbox_notify(ctrl);
  642. spin_unlock(&ctrl->mbox_lock);
  643. return status;
  644. }
  645. int be_cmd_create_default_pdu_queue(struct be_ctrl_info *ctrl,
  646. struct be_queue_info *cq,
  647. struct be_queue_info *dq, int length,
  648. int entry_size)
  649. {
  650. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  651. struct be_defq_create_req *req = embedded_payload(wrb);
  652. struct be_dma_mem *q_mem = &dq->dma_mem;
  653. void *ctxt = &req->context;
  654. int status;
  655. SE_DEBUG(DBG_LVL_8, "In be_cmd_create_default_pdu_queue\n");
  656. spin_lock(&ctrl->mbox_lock);
  657. memset(wrb, 0, sizeof(*wrb));
  658. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  659. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ISCSI,
  660. OPCODE_COMMON_ISCSI_DEFQ_CREATE, sizeof(*req));
  661. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  662. AMAP_SET_BITS(struct amap_be_default_pdu_context, rx_pdid, ctxt, 0);
  663. AMAP_SET_BITS(struct amap_be_default_pdu_context, rx_pdid_valid, ctxt,
  664. 1);
  665. AMAP_SET_BITS(struct amap_be_default_pdu_context, pci_func_id, ctxt,
  666. PCI_FUNC(ctrl->pdev->devfn));
  667. AMAP_SET_BITS(struct amap_be_default_pdu_context, ring_size, ctxt,
  668. be_encoded_q_len(length / sizeof(struct phys_addr)));
  669. AMAP_SET_BITS(struct amap_be_default_pdu_context, default_buffer_size,
  670. ctxt, entry_size);
  671. AMAP_SET_BITS(struct amap_be_default_pdu_context, cq_id_recv, ctxt,
  672. cq->id);
  673. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  674. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  675. status = be_mbox_notify(ctrl);
  676. if (!status) {
  677. struct be_defq_create_resp *resp = embedded_payload(wrb);
  678. dq->id = le16_to_cpu(resp->id);
  679. dq->created = true;
  680. }
  681. spin_unlock(&ctrl->mbox_lock);
  682. return status;
  683. }
  684. int be_cmd_wrbq_create(struct be_ctrl_info *ctrl, struct be_dma_mem *q_mem,
  685. struct be_queue_info *wrbq)
  686. {
  687. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  688. struct be_wrbq_create_req *req = embedded_payload(wrb);
  689. struct be_wrbq_create_resp *resp = embedded_payload(wrb);
  690. int status;
  691. spin_lock(&ctrl->mbox_lock);
  692. memset(wrb, 0, sizeof(*wrb));
  693. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  694. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ISCSI,
  695. OPCODE_COMMON_ISCSI_WRBQ_CREATE, sizeof(*req));
  696. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  697. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  698. status = be_mbox_notify(ctrl);
  699. if (!status) {
  700. wrbq->id = le16_to_cpu(resp->cid);
  701. wrbq->created = true;
  702. }
  703. spin_unlock(&ctrl->mbox_lock);
  704. return status;
  705. }
  706. int be_cmd_iscsi_post_sgl_pages(struct be_ctrl_info *ctrl,
  707. struct be_dma_mem *q_mem,
  708. u32 page_offset, u32 num_pages)
  709. {
  710. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  711. struct be_post_sgl_pages_req *req = embedded_payload(wrb);
  712. int status;
  713. unsigned int curr_pages;
  714. u32 internal_page_offset = 0;
  715. u32 temp_num_pages = num_pages;
  716. if (num_pages == 0xff)
  717. num_pages = 1;
  718. spin_lock(&ctrl->mbox_lock);
  719. do {
  720. memset(wrb, 0, sizeof(*wrb));
  721. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  722. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ISCSI,
  723. OPCODE_COMMON_ISCSI_CFG_POST_SGL_PAGES,
  724. sizeof(*req));
  725. curr_pages = BE_NUMBER_OF_FIELD(struct be_post_sgl_pages_req,
  726. pages);
  727. req->num_pages = min(num_pages, curr_pages);
  728. req->page_offset = page_offset;
  729. be_cmd_page_addrs_prepare(req->pages, req->num_pages, q_mem);
  730. q_mem->dma = q_mem->dma + (req->num_pages * PAGE_SIZE);
  731. internal_page_offset += req->num_pages;
  732. page_offset += req->num_pages;
  733. num_pages -= req->num_pages;
  734. if (temp_num_pages == 0xff)
  735. req->num_pages = temp_num_pages;
  736. status = be_mbox_notify(ctrl);
  737. if (status) {
  738. SE_DEBUG(DBG_LVL_1,
  739. "FW CMD to map iscsi frags failed.\n");
  740. goto error;
  741. }
  742. } while (num_pages > 0);
  743. error:
  744. spin_unlock(&ctrl->mbox_lock);
  745. if (status != 0)
  746. beiscsi_cmd_q_destroy(ctrl, NULL, QTYPE_SGL);
  747. return status;
  748. }
  749. int beiscsi_cmd_reset_function(struct beiscsi_hba *phba)
  750. {
  751. struct be_ctrl_info *ctrl = &phba->ctrl;
  752. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  753. struct be_post_sgl_pages_req *req = embedded_payload(wrb);
  754. int status;
  755. spin_lock(&ctrl->mbox_lock);
  756. req = embedded_payload(wrb);
  757. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  758. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  759. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  760. status = be_mbox_notify_wait(phba);
  761. spin_unlock(&ctrl->mbox_lock);
  762. return status;
  763. }