pinctrl-imx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /*
  2. * Core driver for the imx pin controller
  3. *
  4. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  5. * Copyright (C) 2012 Linaro Ltd.
  6. *
  7. * Author: Dong Aisheng <dong.aisheng@linaro.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pinctrl/machine.h>
  21. #include <linux/pinctrl/pinconf.h>
  22. #include <linux/pinctrl/pinctrl.h>
  23. #include <linux/pinctrl/pinmux.h>
  24. #include <linux/slab.h>
  25. #include "core.h"
  26. #include "pinctrl-imx.h"
  27. #define IMX_PMX_DUMP(info, p, m, c, n) \
  28. { \
  29. int i, j; \
  30. printk("Format: Pin Mux Config\n"); \
  31. for (i = 0; i < n; i++) { \
  32. j = p[i]; \
  33. printk("%s %d 0x%lx\n", \
  34. info->pins[j].name, \
  35. m[i], c[i]); \
  36. } \
  37. }
  38. /* The bits in CONFIG cell defined in binding doc*/
  39. #define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
  40. #define IMX_PAD_SION 0x40000000 /* set SION */
  41. /**
  42. * @dev: a pointer back to containing device
  43. * @base: the offset to the controller in virtual memory
  44. */
  45. struct imx_pinctrl {
  46. struct device *dev;
  47. struct pinctrl_dev *pctl;
  48. void __iomem *base;
  49. const struct imx_pinctrl_soc_info *info;
  50. };
  51. static const struct imx_pin_reg *imx_find_pin_reg(
  52. const struct imx_pinctrl_soc_info *info,
  53. unsigned pin, bool is_mux, unsigned mux)
  54. {
  55. const struct imx_pin_reg *pin_reg = NULL;
  56. int i;
  57. for (i = 0; i < info->npin_regs; i++) {
  58. pin_reg = &info->pin_regs[i];
  59. if (pin_reg->pid != pin)
  60. continue;
  61. if (!is_mux)
  62. break;
  63. else if (pin_reg->mux_mode == (mux & IMX_MUX_MASK))
  64. break;
  65. }
  66. if (!pin_reg) {
  67. dev_err(info->dev, "Pin(%s): unable to find pin reg map\n",
  68. info->pins[pin].name);
  69. return NULL;
  70. }
  71. return pin_reg;
  72. }
  73. static const inline struct imx_pin_group *imx_pinctrl_find_group_by_name(
  74. const struct imx_pinctrl_soc_info *info,
  75. const char *name)
  76. {
  77. const struct imx_pin_group *grp = NULL;
  78. int i;
  79. for (i = 0; i < info->ngroups; i++) {
  80. if (!strcmp(info->groups[i].name, name)) {
  81. grp = &info->groups[i];
  82. break;
  83. }
  84. }
  85. return grp;
  86. }
  87. static int imx_get_groups_count(struct pinctrl_dev *pctldev)
  88. {
  89. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  90. const struct imx_pinctrl_soc_info *info = ipctl->info;
  91. return info->ngroups;
  92. }
  93. static const char *imx_get_group_name(struct pinctrl_dev *pctldev,
  94. unsigned selector)
  95. {
  96. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  97. const struct imx_pinctrl_soc_info *info = ipctl->info;
  98. return info->groups[selector].name;
  99. }
  100. static int imx_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  101. const unsigned **pins,
  102. unsigned *npins)
  103. {
  104. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  105. const struct imx_pinctrl_soc_info *info = ipctl->info;
  106. if (selector >= info->ngroups)
  107. return -EINVAL;
  108. *pins = info->groups[selector].pins;
  109. *npins = info->groups[selector].npins;
  110. return 0;
  111. }
  112. static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  113. unsigned offset)
  114. {
  115. seq_printf(s, "%s", dev_name(pctldev->dev));
  116. }
  117. static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
  118. struct device_node *np,
  119. struct pinctrl_map **map, unsigned *num_maps)
  120. {
  121. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  122. const struct imx_pinctrl_soc_info *info = ipctl->info;
  123. const struct imx_pin_group *grp;
  124. struct pinctrl_map *new_map;
  125. struct device_node *parent;
  126. int map_num = 1;
  127. int i;
  128. /*
  129. * first find the group of this node and check if we need create
  130. * config maps for pins
  131. */
  132. grp = imx_pinctrl_find_group_by_name(info, np->name);
  133. if (!grp) {
  134. dev_err(info->dev, "unable to find group for node %s\n",
  135. np->name);
  136. return -EINVAL;
  137. }
  138. for (i = 0; i < grp->npins; i++) {
  139. if (!(grp->configs[i] & IMX_NO_PAD_CTL))
  140. map_num++;
  141. }
  142. new_map = kmalloc(sizeof(struct pinctrl_map) * map_num, GFP_KERNEL);
  143. if (!new_map)
  144. return -ENOMEM;
  145. *map = new_map;
  146. *num_maps = map_num;
  147. /* create mux map */
  148. parent = of_get_parent(np);
  149. if (!parent)
  150. return -EINVAL;
  151. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  152. new_map[0].data.mux.function = parent->name;
  153. new_map[0].data.mux.group = np->name;
  154. of_node_put(parent);
  155. /* create config map */
  156. new_map++;
  157. for (i = 0; i < grp->npins; i++) {
  158. if (!(grp->configs[i] & IMX_NO_PAD_CTL)) {
  159. new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
  160. new_map[i].data.configs.group_or_pin =
  161. pin_get_name(pctldev, grp->pins[i]);
  162. new_map[i].data.configs.configs = &grp->configs[i];
  163. new_map[i].data.configs.num_configs = 1;
  164. }
  165. }
  166. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  167. new_map->data.mux.function, new_map->data.mux.group, map_num);
  168. return 0;
  169. }
  170. static void imx_dt_free_map(struct pinctrl_dev *pctldev,
  171. struct pinctrl_map *map, unsigned num_maps)
  172. {
  173. int i;
  174. for (i = 0; i < num_maps; i++)
  175. kfree(map);
  176. }
  177. static struct pinctrl_ops imx_pctrl_ops = {
  178. .get_groups_count = imx_get_groups_count,
  179. .get_group_name = imx_get_group_name,
  180. .get_group_pins = imx_get_group_pins,
  181. .pin_dbg_show = imx_pin_dbg_show,
  182. .dt_node_to_map = imx_dt_node_to_map,
  183. .dt_free_map = imx_dt_free_map,
  184. };
  185. static int imx_pmx_enable(struct pinctrl_dev *pctldev, unsigned selector,
  186. unsigned group)
  187. {
  188. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  189. const struct imx_pinctrl_soc_info *info = ipctl->info;
  190. const struct imx_pin_reg *pin_reg;
  191. const unsigned *pins, *mux;
  192. unsigned int npins, pin_id;
  193. int i;
  194. /*
  195. * Configure the mux mode for each pin in the group for a specific
  196. * function.
  197. */
  198. pins = info->groups[group].pins;
  199. npins = info->groups[group].npins;
  200. mux = info->groups[group].mux_mode;
  201. WARN_ON(!pins || !npins || !mux);
  202. dev_dbg(ipctl->dev, "enable function %s group %s\n",
  203. info->functions[selector].name, info->groups[group].name);
  204. for (i = 0; i < npins; i++) {
  205. pin_id = pins[i];
  206. pin_reg = imx_find_pin_reg(info, pin_id, 1, mux[i]);
  207. if (!pin_reg)
  208. return -EINVAL;
  209. if (!pin_reg->mux_reg) {
  210. dev_err(ipctl->dev, "Pin(%s) does not support mux function\n",
  211. info->pins[pin_id].name);
  212. return -EINVAL;
  213. }
  214. writel(mux[i], ipctl->base + pin_reg->mux_reg);
  215. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
  216. pin_reg->mux_reg, mux[i]);
  217. /* some pins also need select input setting, set it if found */
  218. if (pin_reg->input_reg) {
  219. writel(pin_reg->input_val, ipctl->base + pin_reg->input_reg);
  220. dev_dbg(ipctl->dev,
  221. "==>select_input: offset 0x%x val 0x%x\n",
  222. pin_reg->input_reg, pin_reg->input_val);
  223. }
  224. }
  225. return 0;
  226. }
  227. static int imx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  228. {
  229. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  230. const struct imx_pinctrl_soc_info *info = ipctl->info;
  231. return info->nfunctions;
  232. }
  233. static const char *imx_pmx_get_func_name(struct pinctrl_dev *pctldev,
  234. unsigned selector)
  235. {
  236. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  237. const struct imx_pinctrl_soc_info *info = ipctl->info;
  238. return info->functions[selector].name;
  239. }
  240. static int imx_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  241. const char * const **groups,
  242. unsigned * const num_groups)
  243. {
  244. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  245. const struct imx_pinctrl_soc_info *info = ipctl->info;
  246. *groups = info->functions[selector].groups;
  247. *num_groups = info->functions[selector].num_groups;
  248. return 0;
  249. }
  250. static struct pinmux_ops imx_pmx_ops = {
  251. .get_functions_count = imx_pmx_get_funcs_count,
  252. .get_function_name = imx_pmx_get_func_name,
  253. .get_function_groups = imx_pmx_get_groups,
  254. .enable = imx_pmx_enable,
  255. };
  256. static int imx_pinconf_get(struct pinctrl_dev *pctldev,
  257. unsigned pin_id, unsigned long *config)
  258. {
  259. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  260. const struct imx_pinctrl_soc_info *info = ipctl->info;
  261. const struct imx_pin_reg *pin_reg;
  262. pin_reg = imx_find_pin_reg(info, pin_id, 0, 0);
  263. if (!pin_reg)
  264. return -EINVAL;
  265. if (!pin_reg->conf_reg) {
  266. dev_err(info->dev, "Pin(%s) does not support config function\n",
  267. info->pins[pin_id].name);
  268. return -EINVAL;
  269. }
  270. *config = readl(ipctl->base + pin_reg->conf_reg);
  271. return 0;
  272. }
  273. static int imx_pinconf_set(struct pinctrl_dev *pctldev,
  274. unsigned pin_id, unsigned long config)
  275. {
  276. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  277. const struct imx_pinctrl_soc_info *info = ipctl->info;
  278. const struct imx_pin_reg *pin_reg;
  279. pin_reg = imx_find_pin_reg(info, pin_id, 0, 0);
  280. if (!pin_reg)
  281. return -EINVAL;
  282. if (!pin_reg->conf_reg) {
  283. dev_err(info->dev, "Pin(%s) does not support config function\n",
  284. info->pins[pin_id].name);
  285. return -EINVAL;
  286. }
  287. dev_dbg(ipctl->dev, "pinconf set pin %s\n",
  288. info->pins[pin_id].name);
  289. writel(config, ipctl->base + pin_reg->conf_reg);
  290. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
  291. pin_reg->conf_reg, config);
  292. return 0;
  293. }
  294. static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
  295. struct seq_file *s, unsigned pin_id)
  296. {
  297. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  298. const struct imx_pinctrl_soc_info *info = ipctl->info;
  299. const struct imx_pin_reg *pin_reg;
  300. unsigned long config;
  301. pin_reg = imx_find_pin_reg(info, pin_id, 0, 0);
  302. if (!pin_reg || !pin_reg->conf_reg) {
  303. seq_printf(s, "N/A");
  304. return;
  305. }
  306. config = readl(ipctl->base + pin_reg->conf_reg);
  307. seq_printf(s, "0x%lx", config);
  308. }
  309. static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
  310. struct seq_file *s, unsigned group)
  311. {
  312. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  313. const struct imx_pinctrl_soc_info *info = ipctl->info;
  314. struct imx_pin_group *grp;
  315. unsigned long config;
  316. const char *name;
  317. int i, ret;
  318. if (group > info->ngroups)
  319. return;
  320. seq_printf(s, "\n");
  321. grp = &info->groups[group];
  322. for (i = 0; i < grp->npins; i++) {
  323. name = pin_get_name(pctldev, grp->pins[i]);
  324. ret = imx_pinconf_get(pctldev, grp->pins[i], &config);
  325. if (ret)
  326. return;
  327. seq_printf(s, "%s: 0x%lx", name, config);
  328. }
  329. }
  330. struct pinconf_ops imx_pinconf_ops = {
  331. .pin_config_get = imx_pinconf_get,
  332. .pin_config_set = imx_pinconf_set,
  333. .pin_config_dbg_show = imx_pinconf_dbg_show,
  334. .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
  335. };
  336. static struct pinctrl_desc imx_pinctrl_desc = {
  337. .pctlops = &imx_pctrl_ops,
  338. .pmxops = &imx_pmx_ops,
  339. .confops = &imx_pinconf_ops,
  340. .owner = THIS_MODULE,
  341. };
  342. /* decode pin id and mux from pin function id got from device tree*/
  343. static int imx_pinctrl_get_pin_id_and_mux(const struct imx_pinctrl_soc_info *info,
  344. unsigned int pin_func_id, unsigned int *pin_id,
  345. unsigned int *mux)
  346. {
  347. if (pin_func_id > info->npin_regs)
  348. return -EINVAL;
  349. *pin_id = info->pin_regs[pin_func_id].pid;
  350. *mux = info->pin_regs[pin_func_id].mux_mode;
  351. return 0;
  352. }
  353. static int __devinit imx_pinctrl_parse_groups(struct device_node *np,
  354. struct imx_pin_group *grp,
  355. struct imx_pinctrl_soc_info *info,
  356. u32 index)
  357. {
  358. unsigned int pin_func_id;
  359. int ret, size;
  360. const const __be32 *list;
  361. int i, j;
  362. u32 config;
  363. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  364. /* Initialise group */
  365. grp->name = np->name;
  366. /*
  367. * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
  368. * do sanity check and calculate pins number
  369. */
  370. list = of_get_property(np, "fsl,pins", &size);
  371. /* we do not check return since it's safe node passed down */
  372. size /= sizeof(*list);
  373. if (!size || size % 2) {
  374. dev_err(info->dev, "wrong pins number or pins and configs should be pairs\n");
  375. return -EINVAL;
  376. }
  377. grp->npins = size / 2;
  378. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  379. GFP_KERNEL);
  380. grp->mux_mode = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  381. GFP_KERNEL);
  382. grp->configs = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned long),
  383. GFP_KERNEL);
  384. for (i = 0, j = 0; i < size; i += 2, j++) {
  385. pin_func_id = be32_to_cpu(*list++);
  386. ret = imx_pinctrl_get_pin_id_and_mux(info, pin_func_id,
  387. &grp->pins[j], &grp->mux_mode[j]);
  388. if (ret) {
  389. dev_err(info->dev, "get invalid pin function id\n");
  390. return -EINVAL;
  391. }
  392. /* SION bit is in mux register */
  393. config = be32_to_cpu(*list++);
  394. if (config & IMX_PAD_SION)
  395. grp->mux_mode[j] |= IOMUXC_CONFIG_SION;
  396. grp->configs[j] = config & ~IMX_PAD_SION;
  397. }
  398. #ifdef DEBUG
  399. IMX_PMX_DUMP(info, grp->pins, grp->mux_mode, grp->configs, grp->npins);
  400. #endif
  401. return 0;
  402. }
  403. static int __devinit imx_pinctrl_parse_functions(struct device_node *np,
  404. struct imx_pinctrl_soc_info *info, u32 index)
  405. {
  406. struct device_node *child;
  407. struct imx_pmx_func *func;
  408. struct imx_pin_group *grp;
  409. int ret;
  410. static u32 grp_index;
  411. u32 i = 0;
  412. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  413. func = &info->functions[index];
  414. /* Initialise function */
  415. func->name = np->name;
  416. func->num_groups = of_get_child_count(np);
  417. if (func->num_groups <= 0) {
  418. dev_err(info->dev, "no groups defined\n");
  419. return -EINVAL;
  420. }
  421. func->groups = devm_kzalloc(info->dev,
  422. func->num_groups * sizeof(char *), GFP_KERNEL);
  423. for_each_child_of_node(np, child) {
  424. func->groups[i] = child->name;
  425. grp = &info->groups[grp_index++];
  426. ret = imx_pinctrl_parse_groups(child, grp, info, i++);
  427. if (ret)
  428. return ret;
  429. }
  430. return 0;
  431. }
  432. static int __devinit imx_pinctrl_probe_dt(struct platform_device *pdev,
  433. struct imx_pinctrl_soc_info *info)
  434. {
  435. struct device_node *np = pdev->dev.of_node;
  436. struct device_node *child;
  437. int ret;
  438. u32 nfuncs = 0;
  439. u32 i = 0;
  440. if (!np)
  441. return -ENODEV;
  442. nfuncs = of_get_child_count(np);
  443. if (nfuncs <= 0) {
  444. dev_err(&pdev->dev, "no functions defined\n");
  445. return -EINVAL;
  446. }
  447. info->nfunctions = nfuncs;
  448. info->functions = devm_kzalloc(&pdev->dev, nfuncs * sizeof(struct imx_pmx_func),
  449. GFP_KERNEL);
  450. if (!info->functions)
  451. return -ENOMEM;
  452. info->ngroups = 0;
  453. for_each_child_of_node(np, child)
  454. info->ngroups += of_get_child_count(child);
  455. info->groups = devm_kzalloc(&pdev->dev, info->ngroups * sizeof(struct imx_pin_group),
  456. GFP_KERNEL);
  457. if (!info->groups)
  458. return -ENOMEM;
  459. for_each_child_of_node(np, child) {
  460. ret = imx_pinctrl_parse_functions(child, info, i++);
  461. if (ret) {
  462. dev_err(&pdev->dev, "failed to parse function\n");
  463. return ret;
  464. }
  465. }
  466. return 0;
  467. }
  468. int __devinit imx_pinctrl_probe(struct platform_device *pdev,
  469. struct imx_pinctrl_soc_info *info)
  470. {
  471. struct imx_pinctrl *ipctl;
  472. struct resource *res;
  473. int ret;
  474. if (!info || !info->pins || !info->npins
  475. || !info->pin_regs || !info->npin_regs) {
  476. dev_err(&pdev->dev, "wrong pinctrl info\n");
  477. return -EINVAL;
  478. }
  479. info->dev = &pdev->dev;
  480. /* Create state holders etc for this driver */
  481. ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
  482. if (!ipctl)
  483. return -ENOMEM;
  484. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  485. if (!res)
  486. return -ENOENT;
  487. ipctl->base = devm_request_and_ioremap(&pdev->dev, res);
  488. if (!ipctl->base)
  489. return -EBUSY;
  490. imx_pinctrl_desc.name = dev_name(&pdev->dev);
  491. imx_pinctrl_desc.pins = info->pins;
  492. imx_pinctrl_desc.npins = info->npins;
  493. ret = imx_pinctrl_probe_dt(pdev, info);
  494. if (ret) {
  495. dev_err(&pdev->dev, "fail to probe dt properties\n");
  496. return ret;
  497. }
  498. ipctl->info = info;
  499. ipctl->dev = info->dev;
  500. platform_set_drvdata(pdev, ipctl);
  501. ipctl->pctl = pinctrl_register(&imx_pinctrl_desc, &pdev->dev, ipctl);
  502. if (!ipctl->pctl) {
  503. dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
  504. return -EINVAL;
  505. }
  506. dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
  507. return 0;
  508. }
  509. int __devexit imx_pinctrl_remove(struct platform_device *pdev)
  510. {
  511. struct imx_pinctrl *ipctl = platform_get_drvdata(pdev);
  512. pinctrl_unregister(ipctl->pctl);
  513. return 0;
  514. }