dhd_sdio.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <asm/unaligned.h>
  33. #include <defs.h>
  34. #include <brcmu_wifi.h>
  35. #include <brcmu_utils.h>
  36. #include <brcm_hw_ids.h>
  37. #include <soc.h>
  38. #include "sdio_host.h"
  39. #include "sdio_chip.h"
  40. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  41. #ifdef DEBUG
  42. #define BRCMF_TRAP_INFO_SIZE 80
  43. #define CBUF_LEN (128)
  44. struct rte_log_le {
  45. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  46. __le32 buf_size;
  47. __le32 idx;
  48. char *_buf_compat; /* Redundant pointer for backward compat. */
  49. };
  50. struct rte_console {
  51. /* Virtual UART
  52. * When there is no UART (e.g. Quickturn),
  53. * the host should write a complete
  54. * input line directly into cbuf and then write
  55. * the length into vcons_in.
  56. * This may also be used when there is a real UART
  57. * (at risk of conflicting with
  58. * the real UART). vcons_out is currently unused.
  59. */
  60. uint vcons_in;
  61. uint vcons_out;
  62. /* Output (logging) buffer
  63. * Console output is written to a ring buffer log_buf at index log_idx.
  64. * The host may read the output when it sees log_idx advance.
  65. * Output will be lost if the output wraps around faster than the host
  66. * polls.
  67. */
  68. struct rte_log_le log_le;
  69. /* Console input line buffer
  70. * Characters are read one at a time into cbuf
  71. * until <CR> is received, then
  72. * the buffer is processed as a command line.
  73. * Also used for virtual UART.
  74. */
  75. uint cbuf_idx;
  76. char cbuf[CBUF_LEN];
  77. };
  78. #endif /* DEBUG */
  79. #include <chipcommon.h>
  80. #include "dhd_bus.h"
  81. #include "dhd_dbg.h"
  82. #define TXQLEN 2048 /* bulk tx queue length */
  83. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  84. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  85. #define PRIOMASK 7
  86. #define TXRETRIES 2 /* # of retries for tx frames */
  87. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  88. one scheduling */
  89. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  90. one scheduling */
  91. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  92. #define MEMBLOCK 2048 /* Block size used for downloading
  93. of dongle image */
  94. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  95. biggest possible glom */
  96. #define BRCMF_FIRSTREAD (1 << 6)
  97. /* SBSDIO_DEVICE_CTL */
  98. /* 1: device will assert busy signal when receiving CMD53 */
  99. #define SBSDIO_DEVCTL_SETBUSY 0x01
  100. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  101. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  102. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  103. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  104. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  105. * sdio bus power cycle to clear (rev 9) */
  106. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  107. /* Force SD->SB reset mapping (rev 11) */
  108. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  109. /* Determined by CoreControl bit */
  110. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  111. /* Force backplane reset */
  112. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  113. /* Force no backplane reset */
  114. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  115. /* direct(mapped) cis space */
  116. /* MAPPED common CIS address */
  117. #define SBSDIO_CIS_BASE_COMMON 0x1000
  118. /* maximum bytes in one CIS */
  119. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  120. /* cis offset addr is < 17 bits */
  121. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  122. /* manfid tuple length, include tuple, link bytes */
  123. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  124. /* intstatus */
  125. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  126. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  127. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  128. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  129. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  130. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  131. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  132. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  133. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  134. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  135. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  136. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  137. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  138. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  139. #define I_PC (1 << 10) /* descriptor error */
  140. #define I_PD (1 << 11) /* data error */
  141. #define I_DE (1 << 12) /* Descriptor protocol Error */
  142. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  143. #define I_RO (1 << 14) /* Receive fifo Overflow */
  144. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  145. #define I_RI (1 << 16) /* Receive Interrupt */
  146. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  147. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  148. #define I_XI (1 << 24) /* Transmit Interrupt */
  149. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  150. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  151. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  152. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  153. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  154. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  155. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  156. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  157. #define I_DMA (I_RI | I_XI | I_ERRORS)
  158. /* corecontrol */
  159. #define CC_CISRDY (1 << 0) /* CIS Ready */
  160. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  161. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  162. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  163. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  164. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  165. /* SDA_FRAMECTRL */
  166. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  167. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  168. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  169. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  170. /* HW frame tag */
  171. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  172. /* Total length of frame header for dongle protocol */
  173. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  174. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  175. /*
  176. * Software allocation of To SB Mailbox resources
  177. */
  178. /* tosbmailbox bits corresponding to intstatus bits */
  179. #define SMB_NAK (1 << 0) /* Frame NAK */
  180. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  181. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  182. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  183. /* tosbmailboxdata */
  184. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  185. /*
  186. * Software allocation of To Host Mailbox resources
  187. */
  188. /* intstatus bits */
  189. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  190. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  191. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  192. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  193. /* tohostmailboxdata */
  194. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  195. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  196. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  197. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  198. #define HMB_DATA_FCDATA_MASK 0xff000000
  199. #define HMB_DATA_FCDATA_SHIFT 24
  200. #define HMB_DATA_VERSION_MASK 0x00ff0000
  201. #define HMB_DATA_VERSION_SHIFT 16
  202. /*
  203. * Software-defined protocol header
  204. */
  205. /* Current protocol version */
  206. #define SDPCM_PROT_VERSION 4
  207. /* SW frame header */
  208. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  209. #define SDPCM_CHANNEL_MASK 0x00000f00
  210. #define SDPCM_CHANNEL_SHIFT 8
  211. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  212. #define SDPCM_NEXTLEN_OFFSET 2
  213. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  214. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  215. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  216. #define SDPCM_DOFFSET_MASK 0xff000000
  217. #define SDPCM_DOFFSET_SHIFT 24
  218. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  219. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  220. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  221. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  222. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  223. /* logical channel numbers */
  224. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  225. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  226. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  227. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  228. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  229. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  230. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  231. /*
  232. * Shared structure between dongle and the host.
  233. * The structure contains pointers to trap or assert information.
  234. */
  235. #define SDPCM_SHARED_VERSION 0x0002
  236. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  237. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  238. #define SDPCM_SHARED_ASSERT 0x0200
  239. #define SDPCM_SHARED_TRAP 0x0400
  240. /* Space for header read, limit for data packets */
  241. #define MAX_HDR_READ (1 << 6)
  242. #define MAX_RX_DATASZ 2048
  243. /* Maximum milliseconds to wait for F2 to come up */
  244. #define BRCMF_WAIT_F2RDY 3000
  245. /* Bump up limit on waiting for HT to account for first startup;
  246. * if the image is doing a CRC calculation before programming the PMU
  247. * for HT availability, it could take a couple hundred ms more, so
  248. * max out at a 1 second (1000000us).
  249. */
  250. #undef PMU_MAX_TRANSITION_DLY
  251. #define PMU_MAX_TRANSITION_DLY 1000000
  252. /* Value for ChipClockCSR during initial setup */
  253. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  254. SBSDIO_ALP_AVAIL_REQ)
  255. /* Flags for SDH calls */
  256. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  257. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  258. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  259. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  260. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  261. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  262. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  263. * when idle
  264. */
  265. #define BRCMF_IDLE_INTERVAL 1
  266. /*
  267. * Conversion of 802.1D priority to precedence level
  268. */
  269. static uint prio2prec(u32 prio)
  270. {
  271. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  272. (prio^2) : prio;
  273. }
  274. /* core registers */
  275. struct sdpcmd_regs {
  276. u32 corecontrol; /* 0x00, rev8 */
  277. u32 corestatus; /* rev8 */
  278. u32 PAD[1];
  279. u32 biststatus; /* rev8 */
  280. /* PCMCIA access */
  281. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  282. u16 PAD[1];
  283. u16 pcmciamesportalmask; /* rev8 */
  284. u16 PAD[1];
  285. u16 pcmciawrframebc; /* rev8 */
  286. u16 PAD[1];
  287. u16 pcmciaunderflowtimer; /* rev8 */
  288. u16 PAD[1];
  289. /* interrupt */
  290. u32 intstatus; /* 0x020, rev8 */
  291. u32 hostintmask; /* rev8 */
  292. u32 intmask; /* rev8 */
  293. u32 sbintstatus; /* rev8 */
  294. u32 sbintmask; /* rev8 */
  295. u32 funcintmask; /* rev4 */
  296. u32 PAD[2];
  297. u32 tosbmailbox; /* 0x040, rev8 */
  298. u32 tohostmailbox; /* rev8 */
  299. u32 tosbmailboxdata; /* rev8 */
  300. u32 tohostmailboxdata; /* rev8 */
  301. /* synchronized access to registers in SDIO clock domain */
  302. u32 sdioaccess; /* 0x050, rev8 */
  303. u32 PAD[3];
  304. /* PCMCIA frame control */
  305. u8 pcmciaframectrl; /* 0x060, rev8 */
  306. u8 PAD[3];
  307. u8 pcmciawatermark; /* rev8 */
  308. u8 PAD[155];
  309. /* interrupt batching control */
  310. u32 intrcvlazy; /* 0x100, rev8 */
  311. u32 PAD[3];
  312. /* counters */
  313. u32 cmd52rd; /* 0x110, rev8 */
  314. u32 cmd52wr; /* rev8 */
  315. u32 cmd53rd; /* rev8 */
  316. u32 cmd53wr; /* rev8 */
  317. u32 abort; /* rev8 */
  318. u32 datacrcerror; /* rev8 */
  319. u32 rdoutofsync; /* rev8 */
  320. u32 wroutofsync; /* rev8 */
  321. u32 writebusy; /* rev8 */
  322. u32 readwait; /* rev8 */
  323. u32 readterm; /* rev8 */
  324. u32 writeterm; /* rev8 */
  325. u32 PAD[40];
  326. u32 clockctlstatus; /* rev8 */
  327. u32 PAD[7];
  328. u32 PAD[128]; /* DMA engines */
  329. /* SDIO/PCMCIA CIS region */
  330. char cis[512]; /* 0x400-0x5ff, rev6 */
  331. /* PCMCIA function control registers */
  332. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  333. u16 PAD[55];
  334. /* PCMCIA backplane access */
  335. u16 backplanecsr; /* 0x76E, rev6 */
  336. u16 backplaneaddr0; /* rev6 */
  337. u16 backplaneaddr1; /* rev6 */
  338. u16 backplaneaddr2; /* rev6 */
  339. u16 backplaneaddr3; /* rev6 */
  340. u16 backplanedata0; /* rev6 */
  341. u16 backplanedata1; /* rev6 */
  342. u16 backplanedata2; /* rev6 */
  343. u16 backplanedata3; /* rev6 */
  344. u16 PAD[31];
  345. /* sprom "size" & "blank" info */
  346. u16 spromstatus; /* 0x7BE, rev2 */
  347. u32 PAD[464];
  348. u16 PAD[0x80];
  349. };
  350. #ifdef DEBUG
  351. /* Device console log buffer state */
  352. struct brcmf_console {
  353. uint count; /* Poll interval msec counter */
  354. uint log_addr; /* Log struct address (fixed) */
  355. struct rte_log_le log_le; /* Log struct (host copy) */
  356. uint bufsize; /* Size of log buffer */
  357. u8 *buf; /* Log buffer (host copy) */
  358. uint last; /* Last buffer read index */
  359. };
  360. #endif /* DEBUG */
  361. struct sdpcm_shared {
  362. u32 flags;
  363. u32 trap_addr;
  364. u32 assert_exp_addr;
  365. u32 assert_file_addr;
  366. u32 assert_line;
  367. u32 console_addr; /* Address of struct rte_console */
  368. u32 msgtrace_addr;
  369. u8 tag[32];
  370. };
  371. struct sdpcm_shared_le {
  372. __le32 flags;
  373. __le32 trap_addr;
  374. __le32 assert_exp_addr;
  375. __le32 assert_file_addr;
  376. __le32 assert_line;
  377. __le32 console_addr; /* Address of struct rte_console */
  378. __le32 msgtrace_addr;
  379. u8 tag[32];
  380. };
  381. /* misc chip info needed by some of the routines */
  382. /* Private data for SDIO bus interaction */
  383. struct brcmf_sdio {
  384. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  385. struct chip_info *ci; /* Chip info struct */
  386. char *vars; /* Variables (from CIS and/or other) */
  387. uint varsz; /* Size of variables buffer */
  388. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  389. u32 hostintmask; /* Copy of Host Interrupt Mask */
  390. u32 intstatus; /* Intstatus bits (events) pending */
  391. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  392. bool fcstate; /* State of dongle flow-control */
  393. uint blocksize; /* Block size of SDIO transfers */
  394. uint roundup; /* Max roundup limit */
  395. struct pktq txq; /* Queue length used for flow-control */
  396. u8 flowcontrol; /* per prio flow control bitmask */
  397. u8 tx_seq; /* Transmit sequence number (next) */
  398. u8 tx_max; /* Maximum transmit sequence allowed */
  399. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  400. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  401. u16 nextlen; /* Next Read Len from last header */
  402. u8 rx_seq; /* Receive sequence number (expected) */
  403. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  404. uint rxbound; /* Rx frames to read before resched */
  405. uint txbound; /* Tx frames to send before resched */
  406. uint txminmax;
  407. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  408. struct sk_buff_head glom; /* Packet list for glommed superframe */
  409. uint glomerr; /* Glom packet read errors */
  410. u8 *rxbuf; /* Buffer for receiving control packets */
  411. uint rxblen; /* Allocated length of rxbuf */
  412. u8 *rxctl; /* Aligned pointer into rxbuf */
  413. u8 *databuf; /* Buffer for receiving big glom packet */
  414. u8 *dataptr; /* Aligned pointer into databuf */
  415. uint rxlen; /* Length of valid data in buffer */
  416. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  417. bool intr; /* Use interrupts */
  418. bool poll; /* Use polling */
  419. bool ipend; /* Device interrupt is pending */
  420. uint intrcount; /* Count of device interrupt callbacks */
  421. uint lastintrs; /* Count as of last watchdog timer */
  422. uint spurious; /* Count of spurious interrupts */
  423. uint pollrate; /* Ticks between device polls */
  424. uint polltick; /* Tick counter */
  425. uint pollcnt; /* Count of active polls */
  426. #ifdef DEBUG
  427. uint console_interval;
  428. struct brcmf_console console; /* Console output polling support */
  429. uint console_addr; /* Console address from shared struct */
  430. #endif /* DEBUG */
  431. uint regfails; /* Count of R_REG failures */
  432. uint clkstate; /* State of sd and backplane clock(s) */
  433. bool activity; /* Activity flag for clock down */
  434. s32 idletime; /* Control for activity timeout */
  435. s32 idlecount; /* Activity timeout counter */
  436. s32 idleclock; /* How to set bus driver when idle */
  437. s32 sd_rxchain;
  438. bool use_rxchain; /* If brcmf should use PKT chains */
  439. bool sleeping; /* Is SDIO bus sleeping? */
  440. bool rxflow_mode; /* Rx flow control mode */
  441. bool rxflow; /* Is rx flow control on */
  442. bool alp_only; /* Don't use HT clock (ALP only) */
  443. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  444. bool usebufpool;
  445. /* Some additional counters */
  446. uint tx_sderrs; /* Count of tx attempts with sd errors */
  447. uint fcqueued; /* Tx packets that got queued */
  448. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  449. uint rx_toolong; /* Receive frames too long to receive */
  450. uint rxc_errors; /* SDIO errors when reading control frames */
  451. uint rx_hdrfail; /* SDIO errors on header reads */
  452. uint rx_badhdr; /* Bad received headers (roosync?) */
  453. uint rx_badseq; /* Mismatched rx sequence number */
  454. uint fc_rcvd; /* Number of flow-control events received */
  455. uint fc_xoff; /* Number which turned on flow-control */
  456. uint fc_xon; /* Number which turned off flow-control */
  457. uint rxglomfail; /* Failed deglom attempts */
  458. uint rxglomframes; /* Number of glom frames (superframes) */
  459. uint rxglompkts; /* Number of packets from glom frames */
  460. uint f2rxhdrs; /* Number of header reads */
  461. uint f2rxdata; /* Number of frame data reads */
  462. uint f2txdata; /* Number of f2 frame writes */
  463. uint f1regdata; /* Number of f1 register accesses */
  464. uint tickcnt; /* Number of watchdog been schedule */
  465. unsigned long tx_ctlerrs; /* Err of sending ctrl frames */
  466. unsigned long tx_ctlpkts; /* Ctrl frames sent to dongle */
  467. unsigned long rx_ctlerrs; /* Err of processing rx ctrl frames */
  468. unsigned long rx_ctlpkts; /* Ctrl frames processed from dongle */
  469. unsigned long rx_readahead_cnt; /* Number of packets where header
  470. * read-ahead was used. */
  471. u8 *ctrl_frame_buf;
  472. u32 ctrl_frame_len;
  473. bool ctrl_frame_stat;
  474. spinlock_t txqlock;
  475. wait_queue_head_t ctrl_wait;
  476. wait_queue_head_t dcmd_resp_wait;
  477. struct timer_list timer;
  478. struct completion watchdog_wait;
  479. struct task_struct *watchdog_tsk;
  480. bool wd_timer_valid;
  481. uint save_ms;
  482. struct task_struct *dpc_tsk;
  483. struct completion dpc_wait;
  484. struct list_head dpc_tsklst;
  485. spinlock_t dpc_tl_lock;
  486. struct semaphore sdsem;
  487. const struct firmware *firmware;
  488. u32 fw_ptr;
  489. bool txoff; /* Transmit flow-controlled */
  490. };
  491. /* clkstate */
  492. #define CLK_NONE 0
  493. #define CLK_SDONLY 1
  494. #define CLK_PENDING 2 /* Not used yet */
  495. #define CLK_AVAIL 3
  496. #ifdef DEBUG
  497. static int qcount[NUMPRIO];
  498. static int tx_packets[NUMPRIO];
  499. #endif /* DEBUG */
  500. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  501. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  502. /* Retry count for register access failures */
  503. static const uint retry_limit = 2;
  504. /* Limit on rounding up frames */
  505. static const uint max_roundup = 512;
  506. #define ALIGNMENT 4
  507. static void pkt_align(struct sk_buff *p, int len, int align)
  508. {
  509. uint datalign;
  510. datalign = (unsigned long)(p->data);
  511. datalign = roundup(datalign, (align)) - datalign;
  512. if (datalign)
  513. skb_pull(p, datalign);
  514. __skb_trim(p, len);
  515. }
  516. /* To check if there's window offered */
  517. static bool data_ok(struct brcmf_sdio *bus)
  518. {
  519. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  520. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  521. }
  522. /*
  523. * Reads a register in the SDIO hardware block. This block occupies a series of
  524. * adresses on the 32 bit backplane bus.
  525. */
  526. static int
  527. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  528. {
  529. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  530. int ret;
  531. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  532. bus->ci->c_inf[idx].base + offset, &ret);
  533. return ret;
  534. }
  535. static int
  536. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  537. {
  538. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  539. int ret;
  540. brcmf_sdio_regwl(bus->sdiodev,
  541. bus->ci->c_inf[idx].base + reg_offset,
  542. regval, &ret);
  543. return ret;
  544. }
  545. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  546. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  547. /* Packet free applicable unconditionally for sdio and sdspi.
  548. * Conditional if bufpool was present for gspi bus.
  549. */
  550. static void brcmf_sdbrcm_pktfree2(struct brcmf_sdio *bus, struct sk_buff *pkt)
  551. {
  552. if (bus->usebufpool)
  553. brcmu_pkt_buf_free_skb(pkt);
  554. }
  555. /* Turn backplane clock on or off */
  556. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  557. {
  558. int err;
  559. u8 clkctl, clkreq, devctl;
  560. unsigned long timeout;
  561. brcmf_dbg(TRACE, "Enter\n");
  562. clkctl = 0;
  563. if (on) {
  564. /* Request HT Avail */
  565. clkreq =
  566. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  567. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  568. clkreq, &err);
  569. if (err) {
  570. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  571. return -EBADE;
  572. }
  573. /* Check current status */
  574. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  575. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  576. if (err) {
  577. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  578. return -EBADE;
  579. }
  580. /* Go to pending and await interrupt if appropriate */
  581. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  582. /* Allow only clock-available interrupt */
  583. devctl = brcmf_sdio_regrb(bus->sdiodev,
  584. SBSDIO_DEVICE_CTL, &err);
  585. if (err) {
  586. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  587. err);
  588. return -EBADE;
  589. }
  590. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  591. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  592. devctl, &err);
  593. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  594. bus->clkstate = CLK_PENDING;
  595. return 0;
  596. } else if (bus->clkstate == CLK_PENDING) {
  597. /* Cancel CA-only interrupt filter */
  598. devctl = brcmf_sdio_regrb(bus->sdiodev,
  599. SBSDIO_DEVICE_CTL, &err);
  600. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  601. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  602. devctl, &err);
  603. }
  604. /* Otherwise, wait here (polling) for HT Avail */
  605. timeout = jiffies +
  606. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  607. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  608. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  609. SBSDIO_FUNC1_CHIPCLKCSR,
  610. &err);
  611. if (time_after(jiffies, timeout))
  612. break;
  613. else
  614. usleep_range(5000, 10000);
  615. }
  616. if (err) {
  617. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  618. return -EBADE;
  619. }
  620. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  621. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  622. PMU_MAX_TRANSITION_DLY, clkctl);
  623. return -EBADE;
  624. }
  625. /* Mark clock available */
  626. bus->clkstate = CLK_AVAIL;
  627. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  628. #if defined(DEBUG)
  629. if (!bus->alp_only) {
  630. if (SBSDIO_ALPONLY(clkctl))
  631. brcmf_dbg(ERROR, "HT Clock should be on\n");
  632. }
  633. #endif /* defined (DEBUG) */
  634. bus->activity = true;
  635. } else {
  636. clkreq = 0;
  637. if (bus->clkstate == CLK_PENDING) {
  638. /* Cancel CA-only interrupt filter */
  639. devctl = brcmf_sdio_regrb(bus->sdiodev,
  640. SBSDIO_DEVICE_CTL, &err);
  641. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  642. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  643. devctl, &err);
  644. }
  645. bus->clkstate = CLK_SDONLY;
  646. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  647. clkreq, &err);
  648. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  649. if (err) {
  650. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  651. err);
  652. return -EBADE;
  653. }
  654. }
  655. return 0;
  656. }
  657. /* Change idle/active SD state */
  658. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  659. {
  660. brcmf_dbg(TRACE, "Enter\n");
  661. if (on)
  662. bus->clkstate = CLK_SDONLY;
  663. else
  664. bus->clkstate = CLK_NONE;
  665. return 0;
  666. }
  667. /* Transition SD and backplane clock readiness */
  668. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  669. {
  670. #ifdef DEBUG
  671. uint oldstate = bus->clkstate;
  672. #endif /* DEBUG */
  673. brcmf_dbg(TRACE, "Enter\n");
  674. /* Early exit if we're already there */
  675. if (bus->clkstate == target) {
  676. if (target == CLK_AVAIL) {
  677. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  678. bus->activity = true;
  679. }
  680. return 0;
  681. }
  682. switch (target) {
  683. case CLK_AVAIL:
  684. /* Make sure SD clock is available */
  685. if (bus->clkstate == CLK_NONE)
  686. brcmf_sdbrcm_sdclk(bus, true);
  687. /* Now request HT Avail on the backplane */
  688. brcmf_sdbrcm_htclk(bus, true, pendok);
  689. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  690. bus->activity = true;
  691. break;
  692. case CLK_SDONLY:
  693. /* Remove HT request, or bring up SD clock */
  694. if (bus->clkstate == CLK_NONE)
  695. brcmf_sdbrcm_sdclk(bus, true);
  696. else if (bus->clkstate == CLK_AVAIL)
  697. brcmf_sdbrcm_htclk(bus, false, false);
  698. else
  699. brcmf_dbg(ERROR, "request for %d -> %d\n",
  700. bus->clkstate, target);
  701. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  702. break;
  703. case CLK_NONE:
  704. /* Make sure to remove HT request */
  705. if (bus->clkstate == CLK_AVAIL)
  706. brcmf_sdbrcm_htclk(bus, false, false);
  707. /* Now remove the SD clock */
  708. brcmf_sdbrcm_sdclk(bus, false);
  709. brcmf_sdbrcm_wd_timer(bus, 0);
  710. break;
  711. }
  712. #ifdef DEBUG
  713. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  714. #endif /* DEBUG */
  715. return 0;
  716. }
  717. static int brcmf_sdbrcm_bussleep(struct brcmf_sdio *bus, bool sleep)
  718. {
  719. int ret;
  720. brcmf_dbg(INFO, "request %s (currently %s)\n",
  721. sleep ? "SLEEP" : "WAKE",
  722. bus->sleeping ? "SLEEP" : "WAKE");
  723. /* Done if we're already in the requested state */
  724. if (sleep == bus->sleeping)
  725. return 0;
  726. /* Going to sleep: set the alarm and turn off the lights... */
  727. if (sleep) {
  728. /* Don't sleep if something is pending */
  729. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  730. return -EBUSY;
  731. /* Make sure the controller has the bus up */
  732. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  733. /* Tell device to start using OOB wakeup */
  734. ret = w_sdreg32(bus, SMB_USE_OOB,
  735. offsetof(struct sdpcmd_regs, tosbmailbox));
  736. if (ret != 0)
  737. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  738. /* Turn off our contribution to the HT clock request */
  739. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  740. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  741. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  742. /* Isolate the bus */
  743. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  744. SBSDIO_DEVCTL_PADS_ISO, NULL);
  745. /* Change state */
  746. bus->sleeping = true;
  747. } else {
  748. /* Waking up: bus power up is ok, set local state */
  749. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  750. 0, NULL);
  751. /* Make sure the controller has the bus up */
  752. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  753. /* Send misc interrupt to indicate OOB not needed */
  754. ret = w_sdreg32(bus, 0,
  755. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  756. if (ret == 0)
  757. ret = w_sdreg32(bus, SMB_DEV_INT,
  758. offsetof(struct sdpcmd_regs, tosbmailbox));
  759. if (ret != 0)
  760. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  761. /* Make sure we have SD bus access */
  762. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  763. /* Change state */
  764. bus->sleeping = false;
  765. }
  766. return 0;
  767. }
  768. static void bus_wake(struct brcmf_sdio *bus)
  769. {
  770. if (bus->sleeping)
  771. brcmf_sdbrcm_bussleep(bus, false);
  772. }
  773. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  774. {
  775. u32 intstatus = 0;
  776. u32 hmb_data;
  777. u8 fcbits;
  778. int ret;
  779. brcmf_dbg(TRACE, "Enter\n");
  780. /* Read mailbox data and ack that we did so */
  781. ret = r_sdreg32(bus, &hmb_data,
  782. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  783. if (ret == 0)
  784. w_sdreg32(bus, SMB_INT_ACK,
  785. offsetof(struct sdpcmd_regs, tosbmailbox));
  786. bus->f1regdata += 2;
  787. /* Dongle recomposed rx frames, accept them again */
  788. if (hmb_data & HMB_DATA_NAKHANDLED) {
  789. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  790. bus->rx_seq);
  791. if (!bus->rxskip)
  792. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  793. bus->rxskip = false;
  794. intstatus |= I_HMB_FRAME_IND;
  795. }
  796. /*
  797. * DEVREADY does not occur with gSPI.
  798. */
  799. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  800. bus->sdpcm_ver =
  801. (hmb_data & HMB_DATA_VERSION_MASK) >>
  802. HMB_DATA_VERSION_SHIFT;
  803. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  804. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  805. "expecting %d\n",
  806. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  807. else
  808. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  809. bus->sdpcm_ver);
  810. }
  811. /*
  812. * Flow Control has been moved into the RX headers and this out of band
  813. * method isn't used any more.
  814. * remaining backward compatible with older dongles.
  815. */
  816. if (hmb_data & HMB_DATA_FC) {
  817. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  818. HMB_DATA_FCDATA_SHIFT;
  819. if (fcbits & ~bus->flowcontrol)
  820. bus->fc_xoff++;
  821. if (bus->flowcontrol & ~fcbits)
  822. bus->fc_xon++;
  823. bus->fc_rcvd++;
  824. bus->flowcontrol = fcbits;
  825. }
  826. /* Shouldn't be any others */
  827. if (hmb_data & ~(HMB_DATA_DEVREADY |
  828. HMB_DATA_NAKHANDLED |
  829. HMB_DATA_FC |
  830. HMB_DATA_FWREADY |
  831. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  832. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  833. hmb_data);
  834. return intstatus;
  835. }
  836. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  837. {
  838. uint retries = 0;
  839. u16 lastrbc;
  840. u8 hi, lo;
  841. int err;
  842. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  843. abort ? "abort command, " : "",
  844. rtx ? ", send NAK" : "");
  845. if (abort)
  846. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  847. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  848. SFC_RF_TERM, &err);
  849. bus->f1regdata++;
  850. /* Wait until the packet has been flushed (device/FIFO stable) */
  851. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  852. hi = brcmf_sdio_regrb(bus->sdiodev,
  853. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  854. lo = brcmf_sdio_regrb(bus->sdiodev,
  855. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  856. bus->f1regdata += 2;
  857. if ((hi == 0) && (lo == 0))
  858. break;
  859. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  860. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  861. lastrbc, (hi << 8) + lo);
  862. }
  863. lastrbc = (hi << 8) + lo;
  864. }
  865. if (!retries)
  866. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  867. else
  868. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  869. if (rtx) {
  870. bus->rxrtx++;
  871. err = w_sdreg32(bus, SMB_NAK,
  872. offsetof(struct sdpcmd_regs, tosbmailbox));
  873. bus->f1regdata++;
  874. if (err == 0)
  875. bus->rxskip = true;
  876. }
  877. /* Clear partial in any case */
  878. bus->nextlen = 0;
  879. /* If we can't reach the device, signal failure */
  880. if (err)
  881. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  882. }
  883. /* copy a buffer into a pkt buffer chain */
  884. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  885. {
  886. uint n, ret = 0;
  887. struct sk_buff *p;
  888. u8 *buf;
  889. buf = bus->dataptr;
  890. /* copy the data */
  891. skb_queue_walk(&bus->glom, p) {
  892. n = min_t(uint, p->len, len);
  893. memcpy(p->data, buf, n);
  894. buf += n;
  895. len -= n;
  896. ret += n;
  897. if (!len)
  898. break;
  899. }
  900. return ret;
  901. }
  902. /* return total length of buffer chain */
  903. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  904. {
  905. struct sk_buff *p;
  906. uint total;
  907. total = 0;
  908. skb_queue_walk(&bus->glom, p)
  909. total += p->len;
  910. return total;
  911. }
  912. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  913. {
  914. struct sk_buff *cur, *next;
  915. skb_queue_walk_safe(&bus->glom, cur, next) {
  916. skb_unlink(cur, &bus->glom);
  917. brcmu_pkt_buf_free_skb(cur);
  918. }
  919. }
  920. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  921. {
  922. u16 dlen, totlen;
  923. u8 *dptr, num = 0;
  924. u16 sublen, check;
  925. struct sk_buff *pfirst, *pnext;
  926. int errcode;
  927. u8 chan, seq, doff, sfdoff;
  928. u8 txmax;
  929. int ifidx = 0;
  930. bool usechain = bus->use_rxchain;
  931. /* If packets, issue read(s) and send up packet chain */
  932. /* Return sequence numbers consumed? */
  933. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  934. bus->glomd, skb_peek(&bus->glom));
  935. /* If there's a descriptor, generate the packet chain */
  936. if (bus->glomd) {
  937. pfirst = pnext = NULL;
  938. dlen = (u16) (bus->glomd->len);
  939. dptr = bus->glomd->data;
  940. if (!dlen || (dlen & 1)) {
  941. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  942. dlen);
  943. dlen = 0;
  944. }
  945. for (totlen = num = 0; dlen; num++) {
  946. /* Get (and move past) next length */
  947. sublen = get_unaligned_le16(dptr);
  948. dlen -= sizeof(u16);
  949. dptr += sizeof(u16);
  950. if ((sublen < SDPCM_HDRLEN) ||
  951. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  952. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  953. num, sublen);
  954. pnext = NULL;
  955. break;
  956. }
  957. if (sublen % BRCMF_SDALIGN) {
  958. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  959. sublen, BRCMF_SDALIGN);
  960. usechain = false;
  961. }
  962. totlen += sublen;
  963. /* For last frame, adjust read len so total
  964. is a block multiple */
  965. if (!dlen) {
  966. sublen +=
  967. (roundup(totlen, bus->blocksize) - totlen);
  968. totlen = roundup(totlen, bus->blocksize);
  969. }
  970. /* Allocate/chain packet for next subframe */
  971. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  972. if (pnext == NULL) {
  973. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  974. num, sublen);
  975. break;
  976. }
  977. skb_queue_tail(&bus->glom, pnext);
  978. /* Adhere to start alignment requirements */
  979. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  980. }
  981. /* If all allocations succeeded, save packet chain
  982. in bus structure */
  983. if (pnext) {
  984. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  985. totlen, num);
  986. if (BRCMF_GLOM_ON() && bus->nextlen &&
  987. totlen != bus->nextlen) {
  988. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  989. bus->nextlen, totlen, rxseq);
  990. }
  991. pfirst = pnext = NULL;
  992. } else {
  993. brcmf_sdbrcm_free_glom(bus);
  994. num = 0;
  995. }
  996. /* Done with descriptor packet */
  997. brcmu_pkt_buf_free_skb(bus->glomd);
  998. bus->glomd = NULL;
  999. bus->nextlen = 0;
  1000. }
  1001. /* Ok -- either we just generated a packet chain,
  1002. or had one from before */
  1003. if (!skb_queue_empty(&bus->glom)) {
  1004. if (BRCMF_GLOM_ON()) {
  1005. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1006. skb_queue_walk(&bus->glom, pnext) {
  1007. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1008. pnext, (u8 *) (pnext->data),
  1009. pnext->len, pnext->len);
  1010. }
  1011. }
  1012. pfirst = skb_peek(&bus->glom);
  1013. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1014. /* Do an SDIO read for the superframe. Configurable iovar to
  1015. * read directly into the chained packet, or allocate a large
  1016. * packet and and copy into the chain.
  1017. */
  1018. if (usechain) {
  1019. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1020. bus->sdiodev->sbwad,
  1021. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1022. } else if (bus->dataptr) {
  1023. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1024. bus->sdiodev->sbwad,
  1025. SDIO_FUNC_2, F2SYNC,
  1026. bus->dataptr, dlen);
  1027. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1028. if (sublen != dlen) {
  1029. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1030. dlen, sublen);
  1031. errcode = -1;
  1032. }
  1033. pnext = NULL;
  1034. } else {
  1035. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1036. dlen);
  1037. errcode = -1;
  1038. }
  1039. bus->f2rxdata++;
  1040. /* On failure, kill the superframe, allow a couple retries */
  1041. if (errcode < 0) {
  1042. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1043. dlen, errcode);
  1044. bus->sdiodev->bus_if->dstats.rx_errors++;
  1045. if (bus->glomerr++ < 3) {
  1046. brcmf_sdbrcm_rxfail(bus, true, true);
  1047. } else {
  1048. bus->glomerr = 0;
  1049. brcmf_sdbrcm_rxfail(bus, true, false);
  1050. bus->rxglomfail++;
  1051. brcmf_sdbrcm_free_glom(bus);
  1052. }
  1053. return 0;
  1054. }
  1055. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1056. pfirst->data, min_t(int, pfirst->len, 48),
  1057. "SUPERFRAME:\n");
  1058. /* Validate the superframe header */
  1059. dptr = (u8 *) (pfirst->data);
  1060. sublen = get_unaligned_le16(dptr);
  1061. check = get_unaligned_le16(dptr + sizeof(u16));
  1062. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1063. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1064. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1065. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1066. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1067. bus->nextlen, seq);
  1068. bus->nextlen = 0;
  1069. }
  1070. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1071. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1072. errcode = 0;
  1073. if ((u16)~(sublen ^ check)) {
  1074. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1075. sublen, check);
  1076. errcode = -1;
  1077. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1078. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1079. sublen, roundup(sublen, bus->blocksize),
  1080. dlen);
  1081. errcode = -1;
  1082. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1083. SDPCM_GLOM_CHANNEL) {
  1084. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1085. SDPCM_PACKET_CHANNEL(
  1086. &dptr[SDPCM_FRAMETAG_LEN]));
  1087. errcode = -1;
  1088. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1089. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1090. errcode = -1;
  1091. } else if ((doff < SDPCM_HDRLEN) ||
  1092. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1093. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1094. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1095. errcode = -1;
  1096. }
  1097. /* Check sequence number of superframe SW header */
  1098. if (rxseq != seq) {
  1099. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1100. seq, rxseq);
  1101. bus->rx_badseq++;
  1102. rxseq = seq;
  1103. }
  1104. /* Check window for sanity */
  1105. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1106. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1107. txmax, bus->tx_seq);
  1108. txmax = bus->tx_seq + 2;
  1109. }
  1110. bus->tx_max = txmax;
  1111. /* Remove superframe header, remember offset */
  1112. skb_pull(pfirst, doff);
  1113. sfdoff = doff;
  1114. num = 0;
  1115. /* Validate all the subframe headers */
  1116. skb_queue_walk(&bus->glom, pnext) {
  1117. /* leave when invalid subframe is found */
  1118. if (errcode)
  1119. break;
  1120. dptr = (u8 *) (pnext->data);
  1121. dlen = (u16) (pnext->len);
  1122. sublen = get_unaligned_le16(dptr);
  1123. check = get_unaligned_le16(dptr + sizeof(u16));
  1124. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1125. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1126. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1127. dptr, 32, "subframe:\n");
  1128. if ((u16)~(sublen ^ check)) {
  1129. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1130. num, sublen, check);
  1131. errcode = -1;
  1132. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1133. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1134. num, sublen, dlen);
  1135. errcode = -1;
  1136. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1137. (chan != SDPCM_EVENT_CHANNEL)) {
  1138. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1139. num, chan);
  1140. errcode = -1;
  1141. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1142. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1143. num, doff, sublen, SDPCM_HDRLEN);
  1144. errcode = -1;
  1145. }
  1146. /* increase the subframe count */
  1147. num++;
  1148. }
  1149. if (errcode) {
  1150. /* Terminate frame on error, request
  1151. a couple retries */
  1152. if (bus->glomerr++ < 3) {
  1153. /* Restore superframe header space */
  1154. skb_push(pfirst, sfdoff);
  1155. brcmf_sdbrcm_rxfail(bus, true, true);
  1156. } else {
  1157. bus->glomerr = 0;
  1158. brcmf_sdbrcm_rxfail(bus, true, false);
  1159. bus->rxglomfail++;
  1160. brcmf_sdbrcm_free_glom(bus);
  1161. }
  1162. bus->nextlen = 0;
  1163. return 0;
  1164. }
  1165. /* Basic SD framing looks ok - process each packet (header) */
  1166. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1167. dptr = (u8 *) (pfirst->data);
  1168. sublen = get_unaligned_le16(dptr);
  1169. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1170. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1171. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1172. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1173. num, pfirst, pfirst->data,
  1174. pfirst->len, sublen, chan, seq);
  1175. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1176. chan == SDPCM_EVENT_CHANNEL */
  1177. if (rxseq != seq) {
  1178. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1179. seq, rxseq);
  1180. bus->rx_badseq++;
  1181. rxseq = seq;
  1182. }
  1183. rxseq++;
  1184. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1185. dptr, dlen, "Rx Subframe Data:\n");
  1186. __skb_trim(pfirst, sublen);
  1187. skb_pull(pfirst, doff);
  1188. if (pfirst->len == 0) {
  1189. skb_unlink(pfirst, &bus->glom);
  1190. brcmu_pkt_buf_free_skb(pfirst);
  1191. continue;
  1192. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev,
  1193. &ifidx, pfirst) != 0) {
  1194. brcmf_dbg(ERROR, "rx protocol error\n");
  1195. bus->sdiodev->bus_if->dstats.rx_errors++;
  1196. skb_unlink(pfirst, &bus->glom);
  1197. brcmu_pkt_buf_free_skb(pfirst);
  1198. continue;
  1199. }
  1200. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1201. pfirst->data,
  1202. min_t(int, pfirst->len, 32),
  1203. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1204. bus->glom.qlen, pfirst, pfirst->data,
  1205. pfirst->len, pfirst->next,
  1206. pfirst->prev);
  1207. }
  1208. /* sent any remaining packets up */
  1209. if (bus->glom.qlen) {
  1210. up(&bus->sdsem);
  1211. brcmf_rx_frame(bus->sdiodev->dev, ifidx, &bus->glom);
  1212. down(&bus->sdsem);
  1213. }
  1214. bus->rxglomframes++;
  1215. bus->rxglompkts += bus->glom.qlen;
  1216. }
  1217. return num;
  1218. }
  1219. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1220. bool *pending)
  1221. {
  1222. DECLARE_WAITQUEUE(wait, current);
  1223. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1224. /* Wait until control frame is available */
  1225. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1226. set_current_state(TASK_INTERRUPTIBLE);
  1227. while (!(*condition) && (!signal_pending(current) && timeout))
  1228. timeout = schedule_timeout(timeout);
  1229. if (signal_pending(current))
  1230. *pending = true;
  1231. set_current_state(TASK_RUNNING);
  1232. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1233. return timeout;
  1234. }
  1235. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1236. {
  1237. if (waitqueue_active(&bus->dcmd_resp_wait))
  1238. wake_up_interruptible(&bus->dcmd_resp_wait);
  1239. return 0;
  1240. }
  1241. static void
  1242. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1243. {
  1244. uint rdlen, pad;
  1245. int sdret;
  1246. brcmf_dbg(TRACE, "Enter\n");
  1247. /* Set rxctl for frame (w/optional alignment) */
  1248. bus->rxctl = bus->rxbuf;
  1249. bus->rxctl += BRCMF_FIRSTREAD;
  1250. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1251. if (pad)
  1252. bus->rxctl += (BRCMF_SDALIGN - pad);
  1253. bus->rxctl -= BRCMF_FIRSTREAD;
  1254. /* Copy the already-read portion over */
  1255. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1256. if (len <= BRCMF_FIRSTREAD)
  1257. goto gotpkt;
  1258. /* Raise rdlen to next SDIO block to avoid tail command */
  1259. rdlen = len - BRCMF_FIRSTREAD;
  1260. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1261. pad = bus->blocksize - (rdlen % bus->blocksize);
  1262. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1263. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1264. rdlen += pad;
  1265. } else if (rdlen % BRCMF_SDALIGN) {
  1266. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1267. }
  1268. /* Satisfy length-alignment requirements */
  1269. if (rdlen & (ALIGNMENT - 1))
  1270. rdlen = roundup(rdlen, ALIGNMENT);
  1271. /* Drop if the read is too big or it exceeds our maximum */
  1272. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1273. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1274. rdlen, bus->sdiodev->bus_if->maxctl);
  1275. bus->sdiodev->bus_if->dstats.rx_errors++;
  1276. brcmf_sdbrcm_rxfail(bus, false, false);
  1277. goto done;
  1278. }
  1279. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1280. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1281. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1282. bus->sdiodev->bus_if->dstats.rx_errors++;
  1283. bus->rx_toolong++;
  1284. brcmf_sdbrcm_rxfail(bus, false, false);
  1285. goto done;
  1286. }
  1287. /* Read remainder of frame body into the rxctl buffer */
  1288. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1289. bus->sdiodev->sbwad,
  1290. SDIO_FUNC_2,
  1291. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen);
  1292. bus->f2rxdata++;
  1293. /* Control frame failures need retransmission */
  1294. if (sdret < 0) {
  1295. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1296. rdlen, sdret);
  1297. bus->rxc_errors++;
  1298. brcmf_sdbrcm_rxfail(bus, true, true);
  1299. goto done;
  1300. }
  1301. gotpkt:
  1302. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1303. bus->rxctl, len, "RxCtrl:\n");
  1304. /* Point to valid data and indicate its length */
  1305. bus->rxctl += doff;
  1306. bus->rxlen = len - doff;
  1307. done:
  1308. /* Awake any waiters */
  1309. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1310. }
  1311. /* Pad read to blocksize for efficiency */
  1312. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1313. {
  1314. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1315. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1316. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1317. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1318. *rdlen += *pad;
  1319. } else if (*rdlen % BRCMF_SDALIGN) {
  1320. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1321. }
  1322. }
  1323. static void
  1324. brcmf_alloc_pkt_and_read(struct brcmf_sdio *bus, u16 rdlen,
  1325. struct sk_buff **pkt, u8 **rxbuf)
  1326. {
  1327. int sdret; /* Return code from calls */
  1328. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1329. if (*pkt == NULL)
  1330. return;
  1331. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1332. *rxbuf = (u8 *) ((*pkt)->data);
  1333. /* Read the entire frame */
  1334. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1335. SDIO_FUNC_2, F2SYNC, *pkt);
  1336. bus->f2rxdata++;
  1337. if (sdret < 0) {
  1338. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1339. rdlen, sdret);
  1340. brcmu_pkt_buf_free_skb(*pkt);
  1341. bus->sdiodev->bus_if->dstats.rx_errors++;
  1342. /* Force retry w/normal header read.
  1343. * Don't attempt NAK for
  1344. * gSPI
  1345. */
  1346. brcmf_sdbrcm_rxfail(bus, true, true);
  1347. *pkt = NULL;
  1348. }
  1349. }
  1350. /* Checks the header */
  1351. static int
  1352. brcmf_check_rxbuf(struct brcmf_sdio *bus, struct sk_buff *pkt, u8 *rxbuf,
  1353. u8 rxseq, u16 nextlen, u16 *len)
  1354. {
  1355. u16 check;
  1356. bool len_consistent; /* Result of comparing readahead len and
  1357. len from hw-hdr */
  1358. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1359. /* Extract hardware header fields */
  1360. *len = get_unaligned_le16(bus->rxhdr);
  1361. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1362. /* All zeros means readahead info was bad */
  1363. if (!(*len | check)) {
  1364. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1365. goto fail;
  1366. }
  1367. /* Validate check bytes */
  1368. if ((u16)~(*len ^ check)) {
  1369. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1370. nextlen, *len, check);
  1371. bus->rx_badhdr++;
  1372. brcmf_sdbrcm_rxfail(bus, false, false);
  1373. goto fail;
  1374. }
  1375. /* Validate frame length */
  1376. if (*len < SDPCM_HDRLEN) {
  1377. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1378. *len);
  1379. goto fail;
  1380. }
  1381. /* Check for consistency with readahead info */
  1382. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1383. if (len_consistent) {
  1384. /* Mismatch, force retry w/normal
  1385. header (may be >4K) */
  1386. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1387. nextlen, *len, roundup(*len, 16),
  1388. rxseq);
  1389. brcmf_sdbrcm_rxfail(bus, true, true);
  1390. goto fail;
  1391. }
  1392. return 0;
  1393. fail:
  1394. brcmf_sdbrcm_pktfree2(bus, pkt);
  1395. return -EINVAL;
  1396. }
  1397. /* Return true if there may be more frames to read */
  1398. static uint
  1399. brcmf_sdbrcm_readframes(struct brcmf_sdio *bus, uint maxframes, bool *finished)
  1400. {
  1401. u16 len, check; /* Extracted hardware header fields */
  1402. u8 chan, seq, doff; /* Extracted software header fields */
  1403. u8 fcbits; /* Extracted fcbits from software header */
  1404. struct sk_buff *pkt; /* Packet for event or data frames */
  1405. u16 pad; /* Number of pad bytes to read */
  1406. u16 rdlen; /* Total number of bytes to read */
  1407. u8 rxseq; /* Next sequence number to expect */
  1408. uint rxleft = 0; /* Remaining number of frames allowed */
  1409. int sdret; /* Return code from calls */
  1410. u8 txmax; /* Maximum tx sequence offered */
  1411. u8 *rxbuf;
  1412. int ifidx = 0;
  1413. uint rxcount = 0; /* Total frames read */
  1414. brcmf_dbg(TRACE, "Enter\n");
  1415. /* Not finished unless we encounter no more frames indication */
  1416. *finished = false;
  1417. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1418. !bus->rxskip && rxleft &&
  1419. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1420. rxseq++, rxleft--) {
  1421. /* Handle glomming separately */
  1422. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1423. u8 cnt;
  1424. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1425. bus->glomd, skb_peek(&bus->glom));
  1426. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1427. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1428. rxseq += cnt - 1;
  1429. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1430. continue;
  1431. }
  1432. /* Try doing single read if we can */
  1433. if (bus->nextlen) {
  1434. u16 nextlen = bus->nextlen;
  1435. bus->nextlen = 0;
  1436. rdlen = len = nextlen << 4;
  1437. brcmf_pad(bus, &pad, &rdlen);
  1438. /*
  1439. * After the frame is received we have to
  1440. * distinguish whether it is data
  1441. * or non-data frame.
  1442. */
  1443. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1444. if (pkt == NULL) {
  1445. /* Give up on data, request rtx of events */
  1446. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1447. len, rdlen, rxseq);
  1448. continue;
  1449. }
  1450. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1451. &len) < 0)
  1452. continue;
  1453. /* Extract software header fields */
  1454. chan = SDPCM_PACKET_CHANNEL(
  1455. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1456. seq = SDPCM_PACKET_SEQUENCE(
  1457. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1458. doff = SDPCM_DOFFSET_VALUE(
  1459. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1460. txmax = SDPCM_WINDOW_VALUE(
  1461. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1462. bus->nextlen =
  1463. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1464. SDPCM_NEXTLEN_OFFSET];
  1465. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1466. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1467. bus->nextlen, seq);
  1468. bus->nextlen = 0;
  1469. }
  1470. bus->rx_readahead_cnt++;
  1471. /* Handle Flow Control */
  1472. fcbits = SDPCM_FCMASK_VALUE(
  1473. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1474. if (bus->flowcontrol != fcbits) {
  1475. if (~bus->flowcontrol & fcbits)
  1476. bus->fc_xoff++;
  1477. if (bus->flowcontrol & ~fcbits)
  1478. bus->fc_xon++;
  1479. bus->fc_rcvd++;
  1480. bus->flowcontrol = fcbits;
  1481. }
  1482. /* Check and update sequence number */
  1483. if (rxseq != seq) {
  1484. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1485. seq, rxseq);
  1486. bus->rx_badseq++;
  1487. rxseq = seq;
  1488. }
  1489. /* Check window for sanity */
  1490. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1491. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1492. txmax, bus->tx_seq);
  1493. txmax = bus->tx_seq + 2;
  1494. }
  1495. bus->tx_max = txmax;
  1496. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1497. rxbuf, len, "Rx Data:\n");
  1498. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1499. BRCMF_DATA_ON()) &&
  1500. BRCMF_HDRS_ON(),
  1501. bus->rxhdr, SDPCM_HDRLEN,
  1502. "RxHdr:\n");
  1503. if (chan == SDPCM_CONTROL_CHANNEL) {
  1504. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1505. seq);
  1506. /* Force retry w/normal header read */
  1507. bus->nextlen = 0;
  1508. brcmf_sdbrcm_rxfail(bus, false, true);
  1509. brcmf_sdbrcm_pktfree2(bus, pkt);
  1510. continue;
  1511. }
  1512. /* Validate data offset */
  1513. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1514. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1515. doff, len, SDPCM_HDRLEN);
  1516. brcmf_sdbrcm_rxfail(bus, false, false);
  1517. brcmf_sdbrcm_pktfree2(bus, pkt);
  1518. continue;
  1519. }
  1520. /* All done with this one -- now deliver the packet */
  1521. goto deliver;
  1522. }
  1523. /* Read frame header (hardware and software) */
  1524. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1525. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1526. BRCMF_FIRSTREAD);
  1527. bus->f2rxhdrs++;
  1528. if (sdret < 0) {
  1529. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1530. bus->rx_hdrfail++;
  1531. brcmf_sdbrcm_rxfail(bus, true, true);
  1532. continue;
  1533. }
  1534. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1535. bus->rxhdr, SDPCM_HDRLEN, "RxHdr:\n");
  1536. /* Extract hardware header fields */
  1537. len = get_unaligned_le16(bus->rxhdr);
  1538. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1539. /* All zeros means no more frames */
  1540. if (!(len | check)) {
  1541. *finished = true;
  1542. break;
  1543. }
  1544. /* Validate check bytes */
  1545. if ((u16) ~(len ^ check)) {
  1546. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1547. len, check);
  1548. bus->rx_badhdr++;
  1549. brcmf_sdbrcm_rxfail(bus, false, false);
  1550. continue;
  1551. }
  1552. /* Validate frame length */
  1553. if (len < SDPCM_HDRLEN) {
  1554. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1555. continue;
  1556. }
  1557. /* Extract software header fields */
  1558. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1559. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1560. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1561. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1562. /* Validate data offset */
  1563. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1564. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1565. doff, len, SDPCM_HDRLEN, seq);
  1566. bus->rx_badhdr++;
  1567. brcmf_sdbrcm_rxfail(bus, false, false);
  1568. continue;
  1569. }
  1570. /* Save the readahead length if there is one */
  1571. bus->nextlen =
  1572. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1573. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1574. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1575. bus->nextlen, seq);
  1576. bus->nextlen = 0;
  1577. }
  1578. /* Handle Flow Control */
  1579. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1580. if (bus->flowcontrol != fcbits) {
  1581. if (~bus->flowcontrol & fcbits)
  1582. bus->fc_xoff++;
  1583. if (bus->flowcontrol & ~fcbits)
  1584. bus->fc_xon++;
  1585. bus->fc_rcvd++;
  1586. bus->flowcontrol = fcbits;
  1587. }
  1588. /* Check and update sequence number */
  1589. if (rxseq != seq) {
  1590. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1591. bus->rx_badseq++;
  1592. rxseq = seq;
  1593. }
  1594. /* Check window for sanity */
  1595. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1596. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1597. txmax, bus->tx_seq);
  1598. txmax = bus->tx_seq + 2;
  1599. }
  1600. bus->tx_max = txmax;
  1601. /* Call a separate function for control frames */
  1602. if (chan == SDPCM_CONTROL_CHANNEL) {
  1603. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1604. continue;
  1605. }
  1606. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1607. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1608. SDPCM_GLOM_CHANNEL */
  1609. /* Length to read */
  1610. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1611. /* May pad read to blocksize for efficiency */
  1612. if (bus->roundup && bus->blocksize &&
  1613. (rdlen > bus->blocksize)) {
  1614. pad = bus->blocksize - (rdlen % bus->blocksize);
  1615. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1616. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1617. rdlen += pad;
  1618. } else if (rdlen % BRCMF_SDALIGN) {
  1619. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1620. }
  1621. /* Satisfy length-alignment requirements */
  1622. if (rdlen & (ALIGNMENT - 1))
  1623. rdlen = roundup(rdlen, ALIGNMENT);
  1624. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1625. /* Too long -- skip this frame */
  1626. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1627. len, rdlen);
  1628. bus->sdiodev->bus_if->dstats.rx_errors++;
  1629. bus->rx_toolong++;
  1630. brcmf_sdbrcm_rxfail(bus, false, false);
  1631. continue;
  1632. }
  1633. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1634. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1635. if (!pkt) {
  1636. /* Give up on data, request rtx of events */
  1637. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1638. rdlen, chan);
  1639. bus->sdiodev->bus_if->dstats.rx_dropped++;
  1640. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1641. continue;
  1642. }
  1643. /* Leave room for what we already read, and align remainder */
  1644. skb_pull(pkt, BRCMF_FIRSTREAD);
  1645. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1646. /* Read the remaining frame data */
  1647. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1648. SDIO_FUNC_2, F2SYNC, pkt);
  1649. bus->f2rxdata++;
  1650. if (sdret < 0) {
  1651. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1652. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1653. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1654. : "test")), sdret);
  1655. brcmu_pkt_buf_free_skb(pkt);
  1656. bus->sdiodev->bus_if->dstats.rx_errors++;
  1657. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1658. continue;
  1659. }
  1660. /* Copy the already-read portion */
  1661. skb_push(pkt, BRCMF_FIRSTREAD);
  1662. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1663. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1664. pkt->data, len, "Rx Data:\n");
  1665. deliver:
  1666. /* Save superframe descriptor and allocate packet frame */
  1667. if (chan == SDPCM_GLOM_CHANNEL) {
  1668. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1669. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1670. len);
  1671. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1672. pkt->data, len,
  1673. "Glom Data:\n");
  1674. __skb_trim(pkt, len);
  1675. skb_pull(pkt, SDPCM_HDRLEN);
  1676. bus->glomd = pkt;
  1677. } else {
  1678. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1679. "descriptor!\n", __func__);
  1680. brcmf_sdbrcm_rxfail(bus, false, false);
  1681. }
  1682. continue;
  1683. }
  1684. /* Fill in packet len and prio, deliver upward */
  1685. __skb_trim(pkt, len);
  1686. skb_pull(pkt, doff);
  1687. if (pkt->len == 0) {
  1688. brcmu_pkt_buf_free_skb(pkt);
  1689. continue;
  1690. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev, &ifidx,
  1691. pkt) != 0) {
  1692. brcmf_dbg(ERROR, "rx protocol error\n");
  1693. brcmu_pkt_buf_free_skb(pkt);
  1694. bus->sdiodev->bus_if->dstats.rx_errors++;
  1695. continue;
  1696. }
  1697. /* Unlock during rx call */
  1698. up(&bus->sdsem);
  1699. brcmf_rx_packet(bus->sdiodev->dev, ifidx, pkt);
  1700. down(&bus->sdsem);
  1701. }
  1702. rxcount = maxframes - rxleft;
  1703. /* Message if we hit the limit */
  1704. if (!rxleft)
  1705. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1706. maxframes);
  1707. else
  1708. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1709. /* Back off rxseq if awaiting rtx, update rx_seq */
  1710. if (bus->rxskip)
  1711. rxseq--;
  1712. bus->rx_seq = rxseq;
  1713. return rxcount;
  1714. }
  1715. static void
  1716. brcmf_sdbrcm_wait_for_event(struct brcmf_sdio *bus, bool *lockvar)
  1717. {
  1718. up(&bus->sdsem);
  1719. wait_event_interruptible_timeout(bus->ctrl_wait, !*lockvar, HZ * 2);
  1720. down(&bus->sdsem);
  1721. return;
  1722. }
  1723. static void
  1724. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1725. {
  1726. if (waitqueue_active(&bus->ctrl_wait))
  1727. wake_up_interruptible(&bus->ctrl_wait);
  1728. return;
  1729. }
  1730. /* Writes a HW/SW header into the packet and sends it. */
  1731. /* Assumes: (a) header space already there, (b) caller holds lock */
  1732. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1733. uint chan, bool free_pkt)
  1734. {
  1735. int ret;
  1736. u8 *frame;
  1737. u16 len, pad = 0;
  1738. u32 swheader;
  1739. struct sk_buff *new;
  1740. int i;
  1741. brcmf_dbg(TRACE, "Enter\n");
  1742. frame = (u8 *) (pkt->data);
  1743. /* Add alignment padding, allocate new packet if needed */
  1744. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1745. if (pad) {
  1746. if (skb_headroom(pkt) < pad) {
  1747. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1748. skb_headroom(pkt), pad);
  1749. bus->sdiodev->bus_if->tx_realloc++;
  1750. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1751. if (!new) {
  1752. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1753. pkt->len + BRCMF_SDALIGN);
  1754. ret = -ENOMEM;
  1755. goto done;
  1756. }
  1757. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1758. memcpy(new->data, pkt->data, pkt->len);
  1759. if (free_pkt)
  1760. brcmu_pkt_buf_free_skb(pkt);
  1761. /* free the pkt if canned one is not used */
  1762. free_pkt = true;
  1763. pkt = new;
  1764. frame = (u8 *) (pkt->data);
  1765. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1766. pad = 0;
  1767. } else {
  1768. skb_push(pkt, pad);
  1769. frame = (u8 *) (pkt->data);
  1770. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1771. memset(frame, 0, pad + SDPCM_HDRLEN);
  1772. }
  1773. }
  1774. /* precondition: pad < BRCMF_SDALIGN */
  1775. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1776. len = (u16) (pkt->len);
  1777. *(__le16 *) frame = cpu_to_le16(len);
  1778. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1779. /* Software tag: channel, sequence number, data offset */
  1780. swheader =
  1781. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1782. (((pad +
  1783. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1784. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1785. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1786. #ifdef DEBUG
  1787. tx_packets[pkt->priority]++;
  1788. #endif
  1789. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1790. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1791. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1792. frame, len, "Tx Frame:\n");
  1793. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1794. ((BRCMF_CTL_ON() &&
  1795. chan == SDPCM_CONTROL_CHANNEL) ||
  1796. (BRCMF_DATA_ON() &&
  1797. chan != SDPCM_CONTROL_CHANNEL))) &&
  1798. BRCMF_HDRS_ON(),
  1799. frame, min_t(u16, len, 16), "TxHdr:\n");
  1800. /* Raise len to next SDIO block to eliminate tail command */
  1801. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1802. u16 pad = bus->blocksize - (len % bus->blocksize);
  1803. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1804. len += pad;
  1805. } else if (len % BRCMF_SDALIGN) {
  1806. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1807. }
  1808. /* Some controllers have trouble with odd bytes -- round to even */
  1809. if (len & (ALIGNMENT - 1))
  1810. len = roundup(len, ALIGNMENT);
  1811. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1812. SDIO_FUNC_2, F2SYNC, pkt);
  1813. bus->f2txdata++;
  1814. if (ret < 0) {
  1815. /* On failure, abort the command and terminate the frame */
  1816. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1817. ret);
  1818. bus->tx_sderrs++;
  1819. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1820. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1821. SFC_WF_TERM, NULL);
  1822. bus->f1regdata++;
  1823. for (i = 0; i < 3; i++) {
  1824. u8 hi, lo;
  1825. hi = brcmf_sdio_regrb(bus->sdiodev,
  1826. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1827. lo = brcmf_sdio_regrb(bus->sdiodev,
  1828. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1829. bus->f1regdata += 2;
  1830. if ((hi == 0) && (lo == 0))
  1831. break;
  1832. }
  1833. }
  1834. if (ret == 0)
  1835. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1836. done:
  1837. /* restore pkt buffer pointer before calling tx complete routine */
  1838. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1839. up(&bus->sdsem);
  1840. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1841. down(&bus->sdsem);
  1842. if (free_pkt)
  1843. brcmu_pkt_buf_free_skb(pkt);
  1844. return ret;
  1845. }
  1846. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1847. {
  1848. struct sk_buff *pkt;
  1849. u32 intstatus = 0;
  1850. int ret = 0, prec_out;
  1851. uint cnt = 0;
  1852. uint datalen;
  1853. u8 tx_prec_map;
  1854. brcmf_dbg(TRACE, "Enter\n");
  1855. tx_prec_map = ~bus->flowcontrol;
  1856. /* Send frames until the limit or some other event */
  1857. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1858. spin_lock_bh(&bus->txqlock);
  1859. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1860. if (pkt == NULL) {
  1861. spin_unlock_bh(&bus->txqlock);
  1862. break;
  1863. }
  1864. spin_unlock_bh(&bus->txqlock);
  1865. datalen = pkt->len - SDPCM_HDRLEN;
  1866. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1867. if (ret)
  1868. bus->sdiodev->bus_if->dstats.tx_errors++;
  1869. else
  1870. bus->sdiodev->bus_if->dstats.tx_bytes += datalen;
  1871. /* In poll mode, need to check for other events */
  1872. if (!bus->intr && cnt) {
  1873. /* Check device status, signal pending interrupt */
  1874. ret = r_sdreg32(bus, &intstatus,
  1875. offsetof(struct sdpcmd_regs,
  1876. intstatus));
  1877. bus->f2txdata++;
  1878. if (ret != 0)
  1879. break;
  1880. if (intstatus & bus->hostintmask)
  1881. bus->ipend = true;
  1882. }
  1883. }
  1884. /* Deflow-control stack if needed */
  1885. if (bus->sdiodev->bus_if->drvr_up &&
  1886. (bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1887. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1888. bus->txoff = OFF;
  1889. brcmf_txflowcontrol(bus->sdiodev->dev, 0, OFF);
  1890. }
  1891. return cnt;
  1892. }
  1893. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1894. {
  1895. u32 local_hostintmask;
  1896. u8 saveclk;
  1897. int err;
  1898. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1899. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1900. struct brcmf_sdio *bus = sdiodev->bus;
  1901. brcmf_dbg(TRACE, "Enter\n");
  1902. if (bus->watchdog_tsk) {
  1903. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1904. kthread_stop(bus->watchdog_tsk);
  1905. bus->watchdog_tsk = NULL;
  1906. }
  1907. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  1908. send_sig(SIGTERM, bus->dpc_tsk, 1);
  1909. kthread_stop(bus->dpc_tsk);
  1910. bus->dpc_tsk = NULL;
  1911. }
  1912. down(&bus->sdsem);
  1913. bus_wake(bus);
  1914. /* Enable clock for device interrupts */
  1915. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1916. /* Disable and clear interrupts at the chip level also */
  1917. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1918. local_hostintmask = bus->hostintmask;
  1919. bus->hostintmask = 0;
  1920. /* Change our idea of bus state */
  1921. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1922. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1923. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1924. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1925. if (!err) {
  1926. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1927. (saveclk | SBSDIO_FORCE_HT), &err);
  1928. }
  1929. if (err)
  1930. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  1931. /* Turn off the bus (F2), free any pending packets */
  1932. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1933. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1934. NULL);
  1935. /* Clear any pending interrupts now that F2 is disabled */
  1936. w_sdreg32(bus, local_hostintmask,
  1937. offsetof(struct sdpcmd_regs, intstatus));
  1938. /* Turn off the backplane clock (only) */
  1939. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1940. /* Clear the data packet queues */
  1941. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1942. /* Clear any held glomming stuff */
  1943. if (bus->glomd)
  1944. brcmu_pkt_buf_free_skb(bus->glomd);
  1945. brcmf_sdbrcm_free_glom(bus);
  1946. /* Clear rx control and wake any waiters */
  1947. bus->rxlen = 0;
  1948. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1949. /* Reset some F2 state stuff */
  1950. bus->rxskip = false;
  1951. bus->tx_seq = bus->rx_seq = 0;
  1952. up(&bus->sdsem);
  1953. }
  1954. #ifdef CONFIG_BRCMFMAC_SDIO_OOB
  1955. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1956. {
  1957. unsigned long flags;
  1958. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1959. if (!bus->sdiodev->irq_en && !bus->ipend) {
  1960. enable_irq(bus->sdiodev->irq);
  1961. bus->sdiodev->irq_en = true;
  1962. }
  1963. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1964. }
  1965. #else
  1966. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1967. {
  1968. }
  1969. #endif /* CONFIG_BRCMFMAC_SDIO_OOB */
  1970. static bool brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1971. {
  1972. u32 intstatus, newstatus = 0;
  1973. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1974. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1975. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1976. bool rxdone = true; /* Flag for no more read data */
  1977. bool resched = false; /* Flag indicating resched wanted */
  1978. int err;
  1979. brcmf_dbg(TRACE, "Enter\n");
  1980. /* Start with leftover status bits */
  1981. intstatus = bus->intstatus;
  1982. down(&bus->sdsem);
  1983. /* If waiting for HTAVAIL, check status */
  1984. if (bus->clkstate == CLK_PENDING) {
  1985. u8 clkctl, devctl = 0;
  1986. #ifdef DEBUG
  1987. /* Check for inconsistent device control */
  1988. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1989. SBSDIO_DEVICE_CTL, &err);
  1990. if (err) {
  1991. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  1992. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1993. }
  1994. #endif /* DEBUG */
  1995. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1996. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1997. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1998. if (err) {
  1999. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  2000. err);
  2001. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2002. }
  2003. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2004. devctl, clkctl);
  2005. if (SBSDIO_HTAV(clkctl)) {
  2006. devctl = brcmf_sdio_regrb(bus->sdiodev,
  2007. SBSDIO_DEVICE_CTL, &err);
  2008. if (err) {
  2009. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2010. err);
  2011. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2012. }
  2013. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2014. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2015. devctl, &err);
  2016. if (err) {
  2017. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2018. err);
  2019. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2020. }
  2021. bus->clkstate = CLK_AVAIL;
  2022. } else {
  2023. goto clkwait;
  2024. }
  2025. }
  2026. bus_wake(bus);
  2027. /* Make sure backplane clock is on */
  2028. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2029. if (bus->clkstate == CLK_PENDING)
  2030. goto clkwait;
  2031. /* Pending interrupt indicates new device status */
  2032. if (bus->ipend) {
  2033. bus->ipend = false;
  2034. err = r_sdreg32(bus, &newstatus,
  2035. offsetof(struct sdpcmd_regs, intstatus));
  2036. bus->f1regdata++;
  2037. if (err != 0)
  2038. newstatus = 0;
  2039. newstatus &= bus->hostintmask;
  2040. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2041. if (newstatus) {
  2042. err = w_sdreg32(bus, newstatus,
  2043. offsetof(struct sdpcmd_regs,
  2044. intstatus));
  2045. bus->f1regdata++;
  2046. }
  2047. }
  2048. /* Merge new bits with previous */
  2049. intstatus |= newstatus;
  2050. bus->intstatus = 0;
  2051. /* Handle flow-control change: read new state in case our ack
  2052. * crossed another change interrupt. If change still set, assume
  2053. * FC ON for safety, let next loop through do the debounce.
  2054. */
  2055. if (intstatus & I_HMB_FC_CHANGE) {
  2056. intstatus &= ~I_HMB_FC_CHANGE;
  2057. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2058. offsetof(struct sdpcmd_regs, intstatus));
  2059. err = r_sdreg32(bus, &newstatus,
  2060. offsetof(struct sdpcmd_regs, intstatus));
  2061. bus->f1regdata += 2;
  2062. bus->fcstate =
  2063. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2064. intstatus |= (newstatus & bus->hostintmask);
  2065. }
  2066. /* Handle host mailbox indication */
  2067. if (intstatus & I_HMB_HOST_INT) {
  2068. intstatus &= ~I_HMB_HOST_INT;
  2069. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2070. }
  2071. /* Generally don't ask for these, can get CRC errors... */
  2072. if (intstatus & I_WR_OOSYNC) {
  2073. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2074. intstatus &= ~I_WR_OOSYNC;
  2075. }
  2076. if (intstatus & I_RD_OOSYNC) {
  2077. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2078. intstatus &= ~I_RD_OOSYNC;
  2079. }
  2080. if (intstatus & I_SBINT) {
  2081. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2082. intstatus &= ~I_SBINT;
  2083. }
  2084. /* Would be active due to wake-wlan in gSPI */
  2085. if (intstatus & I_CHIPACTIVE) {
  2086. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2087. intstatus &= ~I_CHIPACTIVE;
  2088. }
  2089. /* Ignore frame indications if rxskip is set */
  2090. if (bus->rxskip)
  2091. intstatus &= ~I_HMB_FRAME_IND;
  2092. /* On frame indication, read available frames */
  2093. if (PKT_AVAILABLE()) {
  2094. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2095. if (rxdone || bus->rxskip)
  2096. intstatus &= ~I_HMB_FRAME_IND;
  2097. rxlimit -= min(framecnt, rxlimit);
  2098. }
  2099. /* Keep still-pending events for next scheduling */
  2100. bus->intstatus = intstatus;
  2101. clkwait:
  2102. brcmf_sdbrcm_clrintr(bus);
  2103. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2104. (bus->clkstate == CLK_AVAIL)) {
  2105. int ret, i;
  2106. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2107. SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
  2108. (u32) bus->ctrl_frame_len);
  2109. if (ret < 0) {
  2110. /* On failure, abort the command and
  2111. terminate the frame */
  2112. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2113. ret);
  2114. bus->tx_sderrs++;
  2115. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2116. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2117. SFC_WF_TERM, &err);
  2118. bus->f1regdata++;
  2119. for (i = 0; i < 3; i++) {
  2120. u8 hi, lo;
  2121. hi = brcmf_sdio_regrb(bus->sdiodev,
  2122. SBSDIO_FUNC1_WFRAMEBCHI,
  2123. &err);
  2124. lo = brcmf_sdio_regrb(bus->sdiodev,
  2125. SBSDIO_FUNC1_WFRAMEBCLO,
  2126. &err);
  2127. bus->f1regdata += 2;
  2128. if ((hi == 0) && (lo == 0))
  2129. break;
  2130. }
  2131. }
  2132. if (ret == 0)
  2133. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2134. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2135. bus->ctrl_frame_stat = false;
  2136. brcmf_sdbrcm_wait_event_wakeup(bus);
  2137. }
  2138. /* Send queued frames (limit 1 if rx may still be pending) */
  2139. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2140. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2141. && data_ok(bus)) {
  2142. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2143. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2144. txlimit -= framecnt;
  2145. }
  2146. /* Resched if events or tx frames are pending,
  2147. else await next interrupt */
  2148. /* On failed register access, all bets are off:
  2149. no resched or interrupts */
  2150. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  2151. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation\n");
  2152. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2153. bus->intstatus = 0;
  2154. } else if (bus->clkstate == CLK_PENDING) {
  2155. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2156. resched = true;
  2157. } else if (bus->intstatus || bus->ipend ||
  2158. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2159. && data_ok(bus)) || PKT_AVAILABLE()) {
  2160. resched = true;
  2161. }
  2162. bus->dpc_sched = resched;
  2163. /* If we're done for now, turn off clock request. */
  2164. if ((bus->clkstate != CLK_PENDING)
  2165. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2166. bus->activity = false;
  2167. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2168. }
  2169. up(&bus->sdsem);
  2170. return resched;
  2171. }
  2172. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  2173. {
  2174. struct list_head *new_hd;
  2175. unsigned long flags;
  2176. if (in_interrupt())
  2177. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  2178. else
  2179. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  2180. if (new_hd == NULL)
  2181. return;
  2182. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2183. list_add_tail(new_hd, &bus->dpc_tsklst);
  2184. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2185. }
  2186. static int brcmf_sdbrcm_dpc_thread(void *data)
  2187. {
  2188. struct brcmf_sdio *bus = (struct brcmf_sdio *) data;
  2189. struct list_head *cur_hd, *tmp_hd;
  2190. unsigned long flags;
  2191. allow_signal(SIGTERM);
  2192. /* Run until signal received */
  2193. while (1) {
  2194. if (kthread_should_stop())
  2195. break;
  2196. if (list_empty(&bus->dpc_tsklst))
  2197. if (wait_for_completion_interruptible(&bus->dpc_wait))
  2198. break;
  2199. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2200. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  2201. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2202. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2203. /* after stopping the bus, exit thread */
  2204. brcmf_sdbrcm_bus_stop(bus->sdiodev->dev);
  2205. bus->dpc_tsk = NULL;
  2206. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2207. break;
  2208. }
  2209. if (brcmf_sdbrcm_dpc(bus))
  2210. brcmf_sdbrcm_adddpctsk(bus);
  2211. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2212. list_del(cur_hd);
  2213. kfree(cur_hd);
  2214. }
  2215. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2216. }
  2217. return 0;
  2218. }
  2219. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2220. {
  2221. int ret = -EBADE;
  2222. uint datalen, prec;
  2223. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2224. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2225. struct brcmf_sdio *bus = sdiodev->bus;
  2226. brcmf_dbg(TRACE, "Enter\n");
  2227. datalen = pkt->len;
  2228. /* Add space for the header */
  2229. skb_push(pkt, SDPCM_HDRLEN);
  2230. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2231. prec = prio2prec((pkt->priority & PRIOMASK));
  2232. /* Check for existing queue, current flow-control,
  2233. pending event, or pending clock */
  2234. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2235. bus->fcqueued++;
  2236. /* Priority based enq */
  2237. spin_lock_bh(&bus->txqlock);
  2238. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2239. skb_pull(pkt, SDPCM_HDRLEN);
  2240. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2241. brcmu_pkt_buf_free_skb(pkt);
  2242. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2243. ret = -ENOSR;
  2244. } else {
  2245. ret = 0;
  2246. }
  2247. spin_unlock_bh(&bus->txqlock);
  2248. if (pktq_len(&bus->txq) >= TXHI) {
  2249. bus->txoff = ON;
  2250. brcmf_txflowcontrol(bus->sdiodev->dev, 0, ON);
  2251. }
  2252. #ifdef DEBUG
  2253. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2254. qcount[prec] = pktq_plen(&bus->txq, prec);
  2255. #endif
  2256. /* Schedule DPC if needed to send queued packet(s) */
  2257. if (!bus->dpc_sched) {
  2258. bus->dpc_sched = true;
  2259. if (bus->dpc_tsk) {
  2260. brcmf_sdbrcm_adddpctsk(bus);
  2261. complete(&bus->dpc_wait);
  2262. }
  2263. }
  2264. return ret;
  2265. }
  2266. static int
  2267. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2268. uint size)
  2269. {
  2270. int bcmerror = 0;
  2271. u32 sdaddr;
  2272. uint dsize;
  2273. /* Determine initial transfer parameters */
  2274. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2275. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2276. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2277. else
  2278. dsize = size;
  2279. /* Set the backplane window to include the start address */
  2280. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2281. if (bcmerror) {
  2282. brcmf_dbg(ERROR, "window change failed\n");
  2283. goto xfer_done;
  2284. }
  2285. /* Do the transfer(s) */
  2286. while (size) {
  2287. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2288. write ? "write" : "read", dsize,
  2289. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2290. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2291. sdaddr, data, dsize);
  2292. if (bcmerror) {
  2293. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2294. break;
  2295. }
  2296. /* Adjust for next transfer (if any) */
  2297. size -= dsize;
  2298. if (size) {
  2299. data += dsize;
  2300. address += dsize;
  2301. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2302. address);
  2303. if (bcmerror) {
  2304. brcmf_dbg(ERROR, "window change failed\n");
  2305. break;
  2306. }
  2307. sdaddr = 0;
  2308. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2309. }
  2310. }
  2311. xfer_done:
  2312. /* Return the window to backplane enumeration space for core access */
  2313. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2314. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2315. bus->sdiodev->sbwad);
  2316. return bcmerror;
  2317. }
  2318. #ifdef DEBUG
  2319. #define CONSOLE_LINE_MAX 192
  2320. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2321. {
  2322. struct brcmf_console *c = &bus->console;
  2323. u8 line[CONSOLE_LINE_MAX], ch;
  2324. u32 n, idx, addr;
  2325. int rv;
  2326. /* Don't do anything until FWREADY updates console address */
  2327. if (bus->console_addr == 0)
  2328. return 0;
  2329. /* Read console log struct */
  2330. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2331. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2332. sizeof(c->log_le));
  2333. if (rv < 0)
  2334. return rv;
  2335. /* Allocate console buffer (one time only) */
  2336. if (c->buf == NULL) {
  2337. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2338. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2339. if (c->buf == NULL)
  2340. return -ENOMEM;
  2341. }
  2342. idx = le32_to_cpu(c->log_le.idx);
  2343. /* Protect against corrupt value */
  2344. if (idx > c->bufsize)
  2345. return -EBADE;
  2346. /* Skip reading the console buffer if the index pointer
  2347. has not moved */
  2348. if (idx == c->last)
  2349. return 0;
  2350. /* Read the console buffer */
  2351. addr = le32_to_cpu(c->log_le.buf);
  2352. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2353. if (rv < 0)
  2354. return rv;
  2355. while (c->last != idx) {
  2356. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2357. if (c->last == idx) {
  2358. /* This would output a partial line.
  2359. * Instead, back up
  2360. * the buffer pointer and output this
  2361. * line next time around.
  2362. */
  2363. if (c->last >= n)
  2364. c->last -= n;
  2365. else
  2366. c->last = c->bufsize - n;
  2367. goto break2;
  2368. }
  2369. ch = c->buf[c->last];
  2370. c->last = (c->last + 1) % c->bufsize;
  2371. if (ch == '\n')
  2372. break;
  2373. line[n] = ch;
  2374. }
  2375. if (n > 0) {
  2376. if (line[n - 1] == '\r')
  2377. n--;
  2378. line[n] = 0;
  2379. pr_debug("CONSOLE: %s\n", line);
  2380. }
  2381. }
  2382. break2:
  2383. return 0;
  2384. }
  2385. #endif /* DEBUG */
  2386. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2387. {
  2388. int i;
  2389. int ret;
  2390. bus->ctrl_frame_stat = false;
  2391. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2392. SDIO_FUNC_2, F2SYNC, frame, len);
  2393. if (ret < 0) {
  2394. /* On failure, abort the command and terminate the frame */
  2395. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2396. ret);
  2397. bus->tx_sderrs++;
  2398. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2399. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2400. SFC_WF_TERM, NULL);
  2401. bus->f1regdata++;
  2402. for (i = 0; i < 3; i++) {
  2403. u8 hi, lo;
  2404. hi = brcmf_sdio_regrb(bus->sdiodev,
  2405. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2406. lo = brcmf_sdio_regrb(bus->sdiodev,
  2407. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2408. bus->f1regdata += 2;
  2409. if (hi == 0 && lo == 0)
  2410. break;
  2411. }
  2412. return ret;
  2413. }
  2414. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2415. return ret;
  2416. }
  2417. static int
  2418. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2419. {
  2420. u8 *frame;
  2421. u16 len;
  2422. u32 swheader;
  2423. uint retries = 0;
  2424. u8 doff = 0;
  2425. int ret = -1;
  2426. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2427. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2428. struct brcmf_sdio *bus = sdiodev->bus;
  2429. brcmf_dbg(TRACE, "Enter\n");
  2430. /* Back the pointer to make a room for bus header */
  2431. frame = msg - SDPCM_HDRLEN;
  2432. len = (msglen += SDPCM_HDRLEN);
  2433. /* Add alignment padding (optional for ctl frames) */
  2434. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2435. if (doff) {
  2436. frame -= doff;
  2437. len += doff;
  2438. msglen += doff;
  2439. memset(frame, 0, doff + SDPCM_HDRLEN);
  2440. }
  2441. /* precondition: doff < BRCMF_SDALIGN */
  2442. doff += SDPCM_HDRLEN;
  2443. /* Round send length to next SDIO block */
  2444. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2445. u16 pad = bus->blocksize - (len % bus->blocksize);
  2446. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2447. len += pad;
  2448. } else if (len % BRCMF_SDALIGN) {
  2449. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2450. }
  2451. /* Satisfy length-alignment requirements */
  2452. if (len & (ALIGNMENT - 1))
  2453. len = roundup(len, ALIGNMENT);
  2454. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2455. /* Need to lock here to protect txseq and SDIO tx calls */
  2456. down(&bus->sdsem);
  2457. bus_wake(bus);
  2458. /* Make sure backplane clock is on */
  2459. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2460. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2461. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2462. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2463. /* Software tag: channel, sequence number, data offset */
  2464. swheader =
  2465. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2466. SDPCM_CHANNEL_MASK)
  2467. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2468. SDPCM_DOFFSET_MASK);
  2469. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2470. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2471. if (!data_ok(bus)) {
  2472. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2473. bus->tx_max, bus->tx_seq);
  2474. bus->ctrl_frame_stat = true;
  2475. /* Send from dpc */
  2476. bus->ctrl_frame_buf = frame;
  2477. bus->ctrl_frame_len = len;
  2478. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2479. if (!bus->ctrl_frame_stat) {
  2480. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2481. ret = 0;
  2482. } else {
  2483. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2484. ret = -1;
  2485. }
  2486. }
  2487. if (ret == -1) {
  2488. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2489. frame, len, "Tx Frame:\n");
  2490. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2491. BRCMF_HDRS_ON(),
  2492. frame, min_t(u16, len, 16), "TxHdr:\n");
  2493. do {
  2494. ret = brcmf_tx_frame(bus, frame, len);
  2495. } while (ret < 0 && retries++ < TXRETRIES);
  2496. }
  2497. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2498. bus->activity = false;
  2499. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2500. }
  2501. up(&bus->sdsem);
  2502. if (ret)
  2503. bus->tx_ctlerrs++;
  2504. else
  2505. bus->tx_ctlpkts++;
  2506. return ret ? -EIO : 0;
  2507. }
  2508. static int
  2509. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2510. {
  2511. int timeleft;
  2512. uint rxlen = 0;
  2513. bool pending;
  2514. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2515. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2516. struct brcmf_sdio *bus = sdiodev->bus;
  2517. brcmf_dbg(TRACE, "Enter\n");
  2518. /* Wait until control frame is available */
  2519. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2520. down(&bus->sdsem);
  2521. rxlen = bus->rxlen;
  2522. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2523. bus->rxlen = 0;
  2524. up(&bus->sdsem);
  2525. if (rxlen) {
  2526. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2527. rxlen, msglen);
  2528. } else if (timeleft == 0) {
  2529. brcmf_dbg(ERROR, "resumed on timeout\n");
  2530. } else if (pending) {
  2531. brcmf_dbg(CTL, "cancelled\n");
  2532. return -ERESTARTSYS;
  2533. } else {
  2534. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2535. }
  2536. if (rxlen)
  2537. bus->rx_ctlpkts++;
  2538. else
  2539. bus->rx_ctlerrs++;
  2540. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2541. }
  2542. static int brcmf_sdbrcm_downloadvars(struct brcmf_sdio *bus, void *arg, int len)
  2543. {
  2544. int bcmerror = 0;
  2545. brcmf_dbg(TRACE, "Enter\n");
  2546. /* Basic sanity checks */
  2547. if (bus->sdiodev->bus_if->drvr_up) {
  2548. bcmerror = -EISCONN;
  2549. goto err;
  2550. }
  2551. if (!len) {
  2552. bcmerror = -EOVERFLOW;
  2553. goto err;
  2554. }
  2555. /* Free the old ones and replace with passed variables */
  2556. kfree(bus->vars);
  2557. bus->vars = kmalloc(len, GFP_ATOMIC);
  2558. bus->varsz = bus->vars ? len : 0;
  2559. if (bus->vars == NULL) {
  2560. bcmerror = -ENOMEM;
  2561. goto err;
  2562. }
  2563. /* Copy the passed variables, which should include the
  2564. terminating double-null */
  2565. memcpy(bus->vars, arg, bus->varsz);
  2566. err:
  2567. return bcmerror;
  2568. }
  2569. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2570. {
  2571. int bcmerror = 0;
  2572. u32 varsize;
  2573. u32 varaddr;
  2574. u8 *vbuffer;
  2575. u32 varsizew;
  2576. __le32 varsizew_le;
  2577. #ifdef DEBUG
  2578. char *nvram_ularray;
  2579. #endif /* DEBUG */
  2580. /* Even if there are no vars are to be written, we still
  2581. need to set the ramsize. */
  2582. varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
  2583. varaddr = (bus->ramsize - 4) - varsize;
  2584. if (bus->vars) {
  2585. vbuffer = kzalloc(varsize, GFP_ATOMIC);
  2586. if (!vbuffer)
  2587. return -ENOMEM;
  2588. memcpy(vbuffer, bus->vars, bus->varsz);
  2589. /* Write the vars list */
  2590. bcmerror =
  2591. brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
  2592. #ifdef DEBUG
  2593. /* Verify NVRAM bytes */
  2594. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
  2595. nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
  2596. if (!nvram_ularray) {
  2597. kfree(vbuffer);
  2598. return -ENOMEM;
  2599. }
  2600. /* Upload image to verify downloaded contents. */
  2601. memset(nvram_ularray, 0xaa, varsize);
  2602. /* Read the vars list to temp buffer for comparison */
  2603. bcmerror =
  2604. brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
  2605. varsize);
  2606. if (bcmerror) {
  2607. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2608. bcmerror, varsize, varaddr);
  2609. }
  2610. /* Compare the org NVRAM with the one read from RAM */
  2611. if (memcmp(vbuffer, nvram_ularray, varsize))
  2612. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2613. else
  2614. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2615. kfree(nvram_ularray);
  2616. #endif /* DEBUG */
  2617. kfree(vbuffer);
  2618. }
  2619. /* adjust to the user specified RAM */
  2620. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2621. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2622. varaddr, varsize);
  2623. varsize = ((bus->ramsize - 4) - varaddr);
  2624. /*
  2625. * Determine the length token:
  2626. * Varsize, converted to words, in lower 16-bits, checksum
  2627. * in upper 16-bits.
  2628. */
  2629. if (bcmerror) {
  2630. varsizew = 0;
  2631. varsizew_le = cpu_to_le32(0);
  2632. } else {
  2633. varsizew = varsize / 4;
  2634. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2635. varsizew_le = cpu_to_le32(varsizew);
  2636. }
  2637. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2638. varsize, varsizew);
  2639. /* Write the length token to the last word */
  2640. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2641. (u8 *)&varsizew_le, 4);
  2642. return bcmerror;
  2643. }
  2644. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2645. {
  2646. int bcmerror = 0;
  2647. struct chip_info *ci = bus->ci;
  2648. /* To enter download state, disable ARM and reset SOCRAM.
  2649. * To exit download state, simply reset ARM (default is RAM boot).
  2650. */
  2651. if (enter) {
  2652. bus->alp_only = true;
  2653. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2654. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2655. /* Clear the top bit of memory */
  2656. if (bus->ramsize) {
  2657. u32 zeros = 0;
  2658. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2659. (u8 *)&zeros, 4);
  2660. }
  2661. } else {
  2662. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2663. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2664. bcmerror = -EBADE;
  2665. goto fail;
  2666. }
  2667. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2668. if (bcmerror) {
  2669. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2670. bcmerror = 0;
  2671. }
  2672. w_sdreg32(bus, 0xFFFFFFFF,
  2673. offsetof(struct sdpcmd_regs, intstatus));
  2674. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2675. /* Allow HT Clock now that the ARM is running. */
  2676. bus->alp_only = false;
  2677. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2678. }
  2679. fail:
  2680. return bcmerror;
  2681. }
  2682. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2683. {
  2684. if (bus->firmware->size < bus->fw_ptr + len)
  2685. len = bus->firmware->size - bus->fw_ptr;
  2686. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2687. bus->fw_ptr += len;
  2688. return len;
  2689. }
  2690. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2691. {
  2692. int offset = 0;
  2693. uint len;
  2694. u8 *memblock = NULL, *memptr;
  2695. int ret;
  2696. brcmf_dbg(INFO, "Enter\n");
  2697. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2698. &bus->sdiodev->func[2]->dev);
  2699. if (ret) {
  2700. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2701. return ret;
  2702. }
  2703. bus->fw_ptr = 0;
  2704. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2705. if (memblock == NULL) {
  2706. ret = -ENOMEM;
  2707. goto err;
  2708. }
  2709. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2710. memptr += (BRCMF_SDALIGN -
  2711. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2712. /* Download image */
  2713. while ((len =
  2714. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2715. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2716. if (ret) {
  2717. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2718. ret, MEMBLOCK, offset);
  2719. goto err;
  2720. }
  2721. offset += MEMBLOCK;
  2722. }
  2723. err:
  2724. kfree(memblock);
  2725. release_firmware(bus->firmware);
  2726. bus->fw_ptr = 0;
  2727. return ret;
  2728. }
  2729. /*
  2730. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2731. * and ending in a NUL.
  2732. * Removes carriage returns, empty lines, comment lines, and converts
  2733. * newlines to NULs.
  2734. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2735. * by two NULs.
  2736. */
  2737. static uint brcmf_process_nvram_vars(char *varbuf, uint len)
  2738. {
  2739. char *dp;
  2740. bool findNewline;
  2741. int column;
  2742. uint buf_len, n;
  2743. dp = varbuf;
  2744. findNewline = false;
  2745. column = 0;
  2746. for (n = 0; n < len; n++) {
  2747. if (varbuf[n] == 0)
  2748. break;
  2749. if (varbuf[n] == '\r')
  2750. continue;
  2751. if (findNewline && varbuf[n] != '\n')
  2752. continue;
  2753. findNewline = false;
  2754. if (varbuf[n] == '#') {
  2755. findNewline = true;
  2756. continue;
  2757. }
  2758. if (varbuf[n] == '\n') {
  2759. if (column == 0)
  2760. continue;
  2761. *dp++ = 0;
  2762. column = 0;
  2763. continue;
  2764. }
  2765. *dp++ = varbuf[n];
  2766. column++;
  2767. }
  2768. buf_len = dp - varbuf;
  2769. while (dp < varbuf + n)
  2770. *dp++ = 0;
  2771. return buf_len;
  2772. }
  2773. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2774. {
  2775. uint len;
  2776. char *memblock = NULL;
  2777. char *bufp;
  2778. int ret;
  2779. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2780. &bus->sdiodev->func[2]->dev);
  2781. if (ret) {
  2782. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  2783. return ret;
  2784. }
  2785. bus->fw_ptr = 0;
  2786. memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
  2787. if (memblock == NULL) {
  2788. ret = -ENOMEM;
  2789. goto err;
  2790. }
  2791. len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
  2792. if (len > 0 && len < MEMBLOCK) {
  2793. bufp = (char *)memblock;
  2794. bufp[len] = 0;
  2795. len = brcmf_process_nvram_vars(bufp, len);
  2796. bufp += len;
  2797. *bufp++ = 0;
  2798. if (len)
  2799. ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
  2800. if (ret)
  2801. brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
  2802. } else {
  2803. brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
  2804. ret = -EIO;
  2805. }
  2806. err:
  2807. kfree(memblock);
  2808. release_firmware(bus->firmware);
  2809. bus->fw_ptr = 0;
  2810. return ret;
  2811. }
  2812. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2813. {
  2814. int bcmerror = -1;
  2815. /* Keep arm in reset */
  2816. if (brcmf_sdbrcm_download_state(bus, true)) {
  2817. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  2818. goto err;
  2819. }
  2820. /* External image takes precedence if specified */
  2821. if (brcmf_sdbrcm_download_code_file(bus)) {
  2822. brcmf_dbg(ERROR, "dongle image file download failed\n");
  2823. goto err;
  2824. }
  2825. /* External nvram takes precedence if specified */
  2826. if (brcmf_sdbrcm_download_nvram(bus))
  2827. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  2828. /* Take arm out of reset */
  2829. if (brcmf_sdbrcm_download_state(bus, false)) {
  2830. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  2831. goto err;
  2832. }
  2833. bcmerror = 0;
  2834. err:
  2835. return bcmerror;
  2836. }
  2837. static bool
  2838. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2839. {
  2840. bool ret;
  2841. /* Download the firmware */
  2842. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2843. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2844. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2845. return ret;
  2846. }
  2847. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2848. {
  2849. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2850. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2851. struct brcmf_sdio *bus = sdiodev->bus;
  2852. unsigned long timeout;
  2853. u8 ready, enable;
  2854. int err, ret = 0;
  2855. u8 saveclk;
  2856. brcmf_dbg(TRACE, "Enter\n");
  2857. /* try to download image and nvram to the dongle */
  2858. if (bus_if->state == BRCMF_BUS_DOWN) {
  2859. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2860. return -1;
  2861. }
  2862. if (!bus->sdiodev->bus_if->drvr)
  2863. return 0;
  2864. /* Start the watchdog timer */
  2865. bus->tickcnt = 0;
  2866. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2867. down(&bus->sdsem);
  2868. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2869. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2870. if (bus->clkstate != CLK_AVAIL)
  2871. goto exit;
  2872. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2873. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2874. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2875. if (!err) {
  2876. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2877. (saveclk | SBSDIO_FORCE_HT), &err);
  2878. }
  2879. if (err) {
  2880. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2881. goto exit;
  2882. }
  2883. /* Enable function 2 (frame transfers) */
  2884. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2885. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2886. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2887. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2888. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2889. ready = 0;
  2890. while (enable != ready) {
  2891. ready = brcmf_sdio_regrb(bus->sdiodev,
  2892. SDIO_CCCR_IORx, NULL);
  2893. if (time_after(jiffies, timeout))
  2894. break;
  2895. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2896. /* prevent busy waiting if it takes too long */
  2897. msleep_interruptible(20);
  2898. }
  2899. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2900. /* If F2 successfully enabled, set core and enable interrupts */
  2901. if (ready == enable) {
  2902. /* Set up the interrupt mask and enable interrupts */
  2903. bus->hostintmask = HOSTINTMASK;
  2904. w_sdreg32(bus, bus->hostintmask,
  2905. offsetof(struct sdpcmd_regs, hostintmask));
  2906. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2907. } else {
  2908. /* Disable F2 again */
  2909. enable = SDIO_FUNC_ENABLE_1;
  2910. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2911. ret = -ENODEV;
  2912. }
  2913. /* Restore previous clock setting */
  2914. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2915. if (ret == 0) {
  2916. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2917. if (ret != 0)
  2918. brcmf_dbg(ERROR, "intr register failed:%d\n", ret);
  2919. }
  2920. /* If we didn't come up, turn off backplane clock */
  2921. if (bus_if->state != BRCMF_BUS_DATA)
  2922. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2923. exit:
  2924. up(&bus->sdsem);
  2925. return ret;
  2926. }
  2927. void brcmf_sdbrcm_isr(void *arg)
  2928. {
  2929. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2930. brcmf_dbg(TRACE, "Enter\n");
  2931. if (!bus) {
  2932. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  2933. return;
  2934. }
  2935. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2936. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  2937. return;
  2938. }
  2939. /* Count the interrupt call */
  2940. bus->intrcount++;
  2941. bus->ipend = true;
  2942. /* Shouldn't get this interrupt if we're sleeping? */
  2943. if (bus->sleeping) {
  2944. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  2945. return;
  2946. }
  2947. /* Disable additional interrupts (is this needed now)? */
  2948. if (!bus->intr)
  2949. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  2950. bus->dpc_sched = true;
  2951. if (bus->dpc_tsk) {
  2952. brcmf_sdbrcm_adddpctsk(bus);
  2953. complete(&bus->dpc_wait);
  2954. }
  2955. }
  2956. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2957. {
  2958. #ifdef DEBUG
  2959. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2960. #endif /* DEBUG */
  2961. brcmf_dbg(TIMER, "Enter\n");
  2962. /* Ignore the timer if simulating bus down */
  2963. if (bus->sleeping)
  2964. return false;
  2965. down(&bus->sdsem);
  2966. /* Poll period: check device if appropriate. */
  2967. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  2968. u32 intstatus = 0;
  2969. /* Reset poll tick */
  2970. bus->polltick = 0;
  2971. /* Check device if no interrupts */
  2972. if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
  2973. if (!bus->dpc_sched) {
  2974. u8 devpend;
  2975. devpend = brcmf_sdio_regrb(bus->sdiodev,
  2976. SDIO_CCCR_INTx,
  2977. NULL);
  2978. intstatus =
  2979. devpend & (INTR_STATUS_FUNC1 |
  2980. INTR_STATUS_FUNC2);
  2981. }
  2982. /* If there is something, make like the ISR and
  2983. schedule the DPC */
  2984. if (intstatus) {
  2985. bus->pollcnt++;
  2986. bus->ipend = true;
  2987. bus->dpc_sched = true;
  2988. if (bus->dpc_tsk) {
  2989. brcmf_sdbrcm_adddpctsk(bus);
  2990. complete(&bus->dpc_wait);
  2991. }
  2992. }
  2993. }
  2994. /* Update interrupt tracking */
  2995. bus->lastintrs = bus->intrcount;
  2996. }
  2997. #ifdef DEBUG
  2998. /* Poll for console output periodically */
  2999. if (bus_if->state == BRCMF_BUS_DATA &&
  3000. bus->console_interval != 0) {
  3001. bus->console.count += BRCMF_WD_POLL_MS;
  3002. if (bus->console.count >= bus->console_interval) {
  3003. bus->console.count -= bus->console_interval;
  3004. /* Make sure backplane clock is on */
  3005. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3006. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3007. /* stop on error */
  3008. bus->console_interval = 0;
  3009. }
  3010. }
  3011. #endif /* DEBUG */
  3012. /* On idle timeout clear activity flag and/or turn off clock */
  3013. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3014. if (++bus->idlecount >= bus->idletime) {
  3015. bus->idlecount = 0;
  3016. if (bus->activity) {
  3017. bus->activity = false;
  3018. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3019. } else {
  3020. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3021. }
  3022. }
  3023. }
  3024. up(&bus->sdsem);
  3025. return bus->ipend;
  3026. }
  3027. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3028. {
  3029. if (chipid == BCM4329_CHIP_ID)
  3030. return true;
  3031. if (chipid == BCM4330_CHIP_ID)
  3032. return true;
  3033. return false;
  3034. }
  3035. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3036. {
  3037. brcmf_dbg(TRACE, "Enter\n");
  3038. kfree(bus->rxbuf);
  3039. bus->rxctl = bus->rxbuf = NULL;
  3040. bus->rxlen = 0;
  3041. kfree(bus->databuf);
  3042. bus->databuf = NULL;
  3043. }
  3044. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3045. {
  3046. brcmf_dbg(TRACE, "Enter\n");
  3047. if (bus->sdiodev->bus_if->maxctl) {
  3048. bus->rxblen =
  3049. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3050. ALIGNMENT) + BRCMF_SDALIGN;
  3051. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3052. if (!(bus->rxbuf))
  3053. goto fail;
  3054. }
  3055. /* Allocate buffer to receive glomed packet */
  3056. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3057. if (!(bus->databuf)) {
  3058. /* release rxbuf which was already located as above */
  3059. if (!bus->rxblen)
  3060. kfree(bus->rxbuf);
  3061. goto fail;
  3062. }
  3063. /* Align the buffer */
  3064. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3065. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3066. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3067. else
  3068. bus->dataptr = bus->databuf;
  3069. return true;
  3070. fail:
  3071. return false;
  3072. }
  3073. static bool
  3074. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3075. {
  3076. u8 clkctl = 0;
  3077. int err = 0;
  3078. int reg_addr;
  3079. u32 reg_val;
  3080. u8 idx;
  3081. bus->alp_only = true;
  3082. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3083. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3084. /*
  3085. * Force PLL off until brcmf_sdio_chip_attach()
  3086. * programs PLL control regs
  3087. */
  3088. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3089. BRCMF_INIT_CLKCTL1, &err);
  3090. if (!err)
  3091. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3092. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3093. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3094. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3095. err, BRCMF_INIT_CLKCTL1, clkctl);
  3096. goto fail;
  3097. }
  3098. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3099. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3100. goto fail;
  3101. }
  3102. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3103. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3104. goto fail;
  3105. }
  3106. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3107. SDIO_DRIVE_STRENGTH);
  3108. /* Get info on the SOCRAM cores... */
  3109. bus->ramsize = bus->ci->ramsize;
  3110. if (!(bus->ramsize)) {
  3111. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3112. goto fail;
  3113. }
  3114. /* Set core control so an SDIO reset does a backplane reset */
  3115. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3116. reg_addr = bus->ci->c_inf[idx].base +
  3117. offsetof(struct sdpcmd_regs, corecontrol);
  3118. reg_val = brcmf_sdio_regrl(bus->sdiodev, reg_addr, NULL);
  3119. brcmf_sdio_regwl(bus->sdiodev, reg_addr, reg_val | CC_BPRESEN, NULL);
  3120. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3121. /* Locate an appropriately-aligned portion of hdrbuf */
  3122. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3123. BRCMF_SDALIGN);
  3124. /* Set the poll and/or interrupt flags */
  3125. bus->intr = true;
  3126. bus->poll = false;
  3127. if (bus->poll)
  3128. bus->pollrate = 1;
  3129. return true;
  3130. fail:
  3131. return false;
  3132. }
  3133. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3134. {
  3135. brcmf_dbg(TRACE, "Enter\n");
  3136. /* Disable F2 to clear any intermediate frame state on the dongle */
  3137. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3138. SDIO_FUNC_ENABLE_1, NULL);
  3139. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3140. bus->sleeping = false;
  3141. bus->rxflow = false;
  3142. /* Done with backplane-dependent accesses, can drop clock... */
  3143. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3144. /* ...and initialize clock/power states */
  3145. bus->clkstate = CLK_SDONLY;
  3146. bus->idletime = BRCMF_IDLE_INTERVAL;
  3147. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3148. /* Query the F2 block size, set roundup accordingly */
  3149. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3150. bus->roundup = min(max_roundup, bus->blocksize);
  3151. /* bus module does not support packet chaining */
  3152. bus->use_rxchain = false;
  3153. bus->sd_rxchain = false;
  3154. return true;
  3155. }
  3156. static int
  3157. brcmf_sdbrcm_watchdog_thread(void *data)
  3158. {
  3159. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3160. allow_signal(SIGTERM);
  3161. /* Run until signal received */
  3162. while (1) {
  3163. if (kthread_should_stop())
  3164. break;
  3165. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3166. brcmf_sdbrcm_bus_watchdog(bus);
  3167. /* Count the tick for reference */
  3168. bus->tickcnt++;
  3169. } else
  3170. break;
  3171. }
  3172. return 0;
  3173. }
  3174. static void
  3175. brcmf_sdbrcm_watchdog(unsigned long data)
  3176. {
  3177. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3178. if (bus->watchdog_tsk) {
  3179. complete(&bus->watchdog_wait);
  3180. /* Reschedule the watchdog */
  3181. if (bus->wd_timer_valid)
  3182. mod_timer(&bus->timer,
  3183. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3184. }
  3185. }
  3186. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3187. {
  3188. brcmf_dbg(TRACE, "Enter\n");
  3189. if (bus->ci) {
  3190. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3191. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3192. brcmf_sdio_chip_detach(&bus->ci);
  3193. if (bus->vars && bus->varsz)
  3194. kfree(bus->vars);
  3195. bus->vars = NULL;
  3196. }
  3197. brcmf_dbg(TRACE, "Disconnected\n");
  3198. }
  3199. /* Detach and free everything */
  3200. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3201. {
  3202. brcmf_dbg(TRACE, "Enter\n");
  3203. if (bus) {
  3204. /* De-register interrupt handler */
  3205. brcmf_sdio_intr_unregister(bus->sdiodev);
  3206. if (bus->sdiodev->bus_if->drvr) {
  3207. brcmf_detach(bus->sdiodev->dev);
  3208. brcmf_sdbrcm_release_dongle(bus);
  3209. }
  3210. brcmf_sdbrcm_release_malloc(bus);
  3211. kfree(bus);
  3212. }
  3213. brcmf_dbg(TRACE, "Disconnected\n");
  3214. }
  3215. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3216. {
  3217. int ret;
  3218. struct brcmf_sdio *bus;
  3219. brcmf_dbg(TRACE, "Enter\n");
  3220. /* We make an assumption about address window mappings:
  3221. * regsva == SI_ENUM_BASE*/
  3222. /* Allocate private bus interface state */
  3223. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3224. if (!bus)
  3225. goto fail;
  3226. bus->sdiodev = sdiodev;
  3227. sdiodev->bus = bus;
  3228. skb_queue_head_init(&bus->glom);
  3229. bus->txbound = BRCMF_TXBOUND;
  3230. bus->rxbound = BRCMF_RXBOUND;
  3231. bus->txminmax = BRCMF_TXMINMAX;
  3232. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3233. bus->usebufpool = false; /* Use bufpool if allocated,
  3234. else use locally malloced rxbuf */
  3235. /* attempt to attach to the dongle */
  3236. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3237. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3238. goto fail;
  3239. }
  3240. spin_lock_init(&bus->txqlock);
  3241. init_waitqueue_head(&bus->ctrl_wait);
  3242. init_waitqueue_head(&bus->dcmd_resp_wait);
  3243. /* Set up the watchdog timer */
  3244. init_timer(&bus->timer);
  3245. bus->timer.data = (unsigned long)bus;
  3246. bus->timer.function = brcmf_sdbrcm_watchdog;
  3247. /* Initialize thread based operation and lock */
  3248. sema_init(&bus->sdsem, 1);
  3249. /* Initialize watchdog thread */
  3250. init_completion(&bus->watchdog_wait);
  3251. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3252. bus, "brcmf_watchdog");
  3253. if (IS_ERR(bus->watchdog_tsk)) {
  3254. pr_warn("brcmf_watchdog thread failed to start\n");
  3255. bus->watchdog_tsk = NULL;
  3256. }
  3257. /* Initialize DPC thread */
  3258. init_completion(&bus->dpc_wait);
  3259. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3260. spin_lock_init(&bus->dpc_tl_lock);
  3261. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3262. bus, "brcmf_dpc");
  3263. if (IS_ERR(bus->dpc_tsk)) {
  3264. pr_warn("brcmf_dpc thread failed to start\n");
  3265. bus->dpc_tsk = NULL;
  3266. }
  3267. /* Assign bus interface call back */
  3268. bus->sdiodev->bus_if->brcmf_bus_stop = brcmf_sdbrcm_bus_stop;
  3269. bus->sdiodev->bus_if->brcmf_bus_init = brcmf_sdbrcm_bus_init;
  3270. bus->sdiodev->bus_if->brcmf_bus_txdata = brcmf_sdbrcm_bus_txdata;
  3271. bus->sdiodev->bus_if->brcmf_bus_txctl = brcmf_sdbrcm_bus_txctl;
  3272. bus->sdiodev->bus_if->brcmf_bus_rxctl = brcmf_sdbrcm_bus_rxctl;
  3273. /* Attach to the brcmf/OS/network interface */
  3274. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3275. if (ret != 0) {
  3276. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3277. goto fail;
  3278. }
  3279. /* Allocate buffers */
  3280. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3281. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3282. goto fail;
  3283. }
  3284. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3285. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3286. goto fail;
  3287. }
  3288. brcmf_dbg(INFO, "completed!!\n");
  3289. /* if firmware path present try to download and bring up bus */
  3290. ret = brcmf_bus_start(bus->sdiodev->dev);
  3291. if (ret != 0) {
  3292. if (ret == -ENOLINK) {
  3293. brcmf_dbg(ERROR, "dongle is not responding\n");
  3294. goto fail;
  3295. }
  3296. }
  3297. return bus;
  3298. fail:
  3299. brcmf_sdbrcm_release(bus);
  3300. return NULL;
  3301. }
  3302. void brcmf_sdbrcm_disconnect(void *ptr)
  3303. {
  3304. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3305. brcmf_dbg(TRACE, "Enter\n");
  3306. if (bus)
  3307. brcmf_sdbrcm_release(bus);
  3308. brcmf_dbg(TRACE, "Disconnected\n");
  3309. }
  3310. void
  3311. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3312. {
  3313. /* Totally stop the timer */
  3314. if (!wdtick && bus->wd_timer_valid) {
  3315. del_timer_sync(&bus->timer);
  3316. bus->wd_timer_valid = false;
  3317. bus->save_ms = wdtick;
  3318. return;
  3319. }
  3320. /* don't start the wd until fw is loaded */
  3321. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3322. return;
  3323. if (wdtick) {
  3324. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3325. if (bus->wd_timer_valid)
  3326. /* Stop timer and restart at new value */
  3327. del_timer_sync(&bus->timer);
  3328. /* Create timer again when watchdog period is
  3329. dynamically changed or in the first instance
  3330. */
  3331. bus->timer.expires =
  3332. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3333. add_timer(&bus->timer);
  3334. } else {
  3335. /* Re arm the timer, at last watchdog period */
  3336. mod_timer(&bus->timer,
  3337. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3338. }
  3339. bus->wd_timer_valid = true;
  3340. bus->save_ms = wdtick;
  3341. }
  3342. }