smsc9420.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007,2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. ***************************************************************************
  20. */
  21. #include <linux/interrupt.h>
  22. #include <linux/kernel.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/phy.h>
  25. #include <linux/pci.h>
  26. #include <linux/if_vlan.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/crc32.h>
  29. #include <linux/slab.h>
  30. #include <linux/module.h>
  31. #include <asm/unaligned.h>
  32. #include "smsc9420.h"
  33. #define DRV_NAME "smsc9420"
  34. #define PFX DRV_NAME ": "
  35. #define DRV_MDIONAME "smsc9420-mdio"
  36. #define DRV_DESCRIPTION "SMSC LAN9420 driver"
  37. #define DRV_VERSION "1.01"
  38. MODULE_LICENSE("GPL");
  39. MODULE_VERSION(DRV_VERSION);
  40. struct smsc9420_dma_desc {
  41. u32 status;
  42. u32 length;
  43. u32 buffer1;
  44. u32 buffer2;
  45. };
  46. struct smsc9420_ring_info {
  47. struct sk_buff *skb;
  48. dma_addr_t mapping;
  49. };
  50. struct smsc9420_pdata {
  51. void __iomem *ioaddr;
  52. struct pci_dev *pdev;
  53. struct net_device *dev;
  54. struct smsc9420_dma_desc *rx_ring;
  55. struct smsc9420_dma_desc *tx_ring;
  56. struct smsc9420_ring_info *tx_buffers;
  57. struct smsc9420_ring_info *rx_buffers;
  58. dma_addr_t rx_dma_addr;
  59. dma_addr_t tx_dma_addr;
  60. int tx_ring_head, tx_ring_tail;
  61. int rx_ring_head, rx_ring_tail;
  62. spinlock_t int_lock;
  63. spinlock_t phy_lock;
  64. struct napi_struct napi;
  65. bool software_irq_signal;
  66. bool rx_csum;
  67. u32 msg_enable;
  68. struct phy_device *phy_dev;
  69. struct mii_bus *mii_bus;
  70. int phy_irq[PHY_MAX_ADDR];
  71. int last_duplex;
  72. int last_carrier;
  73. };
  74. static DEFINE_PCI_DEVICE_TABLE(smsc9420_id_table) = {
  75. { PCI_VENDOR_ID_9420, PCI_DEVICE_ID_9420, PCI_ANY_ID, PCI_ANY_ID, },
  76. { 0, }
  77. };
  78. MODULE_DEVICE_TABLE(pci, smsc9420_id_table);
  79. #define SMSC_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  80. static uint smsc_debug;
  81. static uint debug = -1;
  82. module_param(debug, uint, 0);
  83. MODULE_PARM_DESC(debug, "debug level");
  84. #define smsc_dbg(TYPE, f, a...) \
  85. do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
  86. printk(KERN_DEBUG PFX f "\n", ## a); \
  87. } while (0)
  88. #define smsc_info(TYPE, f, a...) \
  89. do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
  90. printk(KERN_INFO PFX f "\n", ## a); \
  91. } while (0)
  92. #define smsc_warn(TYPE, f, a...) \
  93. do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
  94. printk(KERN_WARNING PFX f "\n", ## a); \
  95. } while (0)
  96. static inline u32 smsc9420_reg_read(struct smsc9420_pdata *pd, u32 offset)
  97. {
  98. return ioread32(pd->ioaddr + offset);
  99. }
  100. static inline void
  101. smsc9420_reg_write(struct smsc9420_pdata *pd, u32 offset, u32 value)
  102. {
  103. iowrite32(value, pd->ioaddr + offset);
  104. }
  105. static inline void smsc9420_pci_flush_write(struct smsc9420_pdata *pd)
  106. {
  107. /* to ensure PCI write completion, we must perform a PCI read */
  108. smsc9420_reg_read(pd, ID_REV);
  109. }
  110. static int smsc9420_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  111. {
  112. struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
  113. unsigned long flags;
  114. u32 addr;
  115. int i, reg = -EIO;
  116. spin_lock_irqsave(&pd->phy_lock, flags);
  117. /* confirm MII not busy */
  118. if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
  119. smsc_warn(DRV, "MII is busy???");
  120. goto out;
  121. }
  122. /* set the address, index & direction (read from PHY) */
  123. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  124. MII_ACCESS_MII_READ_;
  125. smsc9420_reg_write(pd, MII_ACCESS, addr);
  126. /* wait for read to complete with 50us timeout */
  127. for (i = 0; i < 5; i++) {
  128. if (!(smsc9420_reg_read(pd, MII_ACCESS) &
  129. MII_ACCESS_MII_BUSY_)) {
  130. reg = (u16)smsc9420_reg_read(pd, MII_DATA);
  131. goto out;
  132. }
  133. udelay(10);
  134. }
  135. smsc_warn(DRV, "MII busy timeout!");
  136. out:
  137. spin_unlock_irqrestore(&pd->phy_lock, flags);
  138. return reg;
  139. }
  140. static int smsc9420_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  141. u16 val)
  142. {
  143. struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
  144. unsigned long flags;
  145. u32 addr;
  146. int i, reg = -EIO;
  147. spin_lock_irqsave(&pd->phy_lock, flags);
  148. /* confirm MII not busy */
  149. if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
  150. smsc_warn(DRV, "MII is busy???");
  151. goto out;
  152. }
  153. /* put the data to write in the MAC */
  154. smsc9420_reg_write(pd, MII_DATA, (u32)val);
  155. /* set the address, index & direction (write to PHY) */
  156. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  157. MII_ACCESS_MII_WRITE_;
  158. smsc9420_reg_write(pd, MII_ACCESS, addr);
  159. /* wait for write to complete with 50us timeout */
  160. for (i = 0; i < 5; i++) {
  161. if (!(smsc9420_reg_read(pd, MII_ACCESS) &
  162. MII_ACCESS_MII_BUSY_)) {
  163. reg = 0;
  164. goto out;
  165. }
  166. udelay(10);
  167. }
  168. smsc_warn(DRV, "MII busy timeout!");
  169. out:
  170. spin_unlock_irqrestore(&pd->phy_lock, flags);
  171. return reg;
  172. }
  173. /* Returns hash bit number for given MAC address
  174. * Example:
  175. * 01 00 5E 00 00 01 -> returns bit number 31 */
  176. static u32 smsc9420_hash(u8 addr[ETH_ALEN])
  177. {
  178. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  179. }
  180. static int smsc9420_eeprom_reload(struct smsc9420_pdata *pd)
  181. {
  182. int timeout = 100000;
  183. BUG_ON(!pd);
  184. if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  185. smsc_dbg(DRV, "smsc9420_eeprom_reload: Eeprom busy");
  186. return -EIO;
  187. }
  188. smsc9420_reg_write(pd, E2P_CMD,
  189. (E2P_CMD_EPC_BUSY_ | E2P_CMD_EPC_CMD_RELOAD_));
  190. do {
  191. udelay(10);
  192. if (!(smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_))
  193. return 0;
  194. } while (timeout--);
  195. smsc_warn(DRV, "smsc9420_eeprom_reload: Eeprom timed out");
  196. return -EIO;
  197. }
  198. /* Standard ioctls for mii-tool */
  199. static int smsc9420_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  200. {
  201. struct smsc9420_pdata *pd = netdev_priv(dev);
  202. if (!netif_running(dev) || !pd->phy_dev)
  203. return -EINVAL;
  204. return phy_mii_ioctl(pd->phy_dev, ifr, cmd);
  205. }
  206. static int smsc9420_ethtool_get_settings(struct net_device *dev,
  207. struct ethtool_cmd *cmd)
  208. {
  209. struct smsc9420_pdata *pd = netdev_priv(dev);
  210. if (!pd->phy_dev)
  211. return -ENODEV;
  212. cmd->maxtxpkt = 1;
  213. cmd->maxrxpkt = 1;
  214. return phy_ethtool_gset(pd->phy_dev, cmd);
  215. }
  216. static int smsc9420_ethtool_set_settings(struct net_device *dev,
  217. struct ethtool_cmd *cmd)
  218. {
  219. struct smsc9420_pdata *pd = netdev_priv(dev);
  220. if (!pd->phy_dev)
  221. return -ENODEV;
  222. return phy_ethtool_sset(pd->phy_dev, cmd);
  223. }
  224. static void smsc9420_ethtool_get_drvinfo(struct net_device *netdev,
  225. struct ethtool_drvinfo *drvinfo)
  226. {
  227. struct smsc9420_pdata *pd = netdev_priv(netdev);
  228. strlcpy(drvinfo->driver, DRV_NAME, sizeof(drvinfo->driver));
  229. strlcpy(drvinfo->bus_info, pci_name(pd->pdev),
  230. sizeof(drvinfo->bus_info));
  231. strlcpy(drvinfo->version, DRV_VERSION, sizeof(drvinfo->version));
  232. }
  233. static u32 smsc9420_ethtool_get_msglevel(struct net_device *netdev)
  234. {
  235. struct smsc9420_pdata *pd = netdev_priv(netdev);
  236. return pd->msg_enable;
  237. }
  238. static void smsc9420_ethtool_set_msglevel(struct net_device *netdev, u32 data)
  239. {
  240. struct smsc9420_pdata *pd = netdev_priv(netdev);
  241. pd->msg_enable = data;
  242. }
  243. static int smsc9420_ethtool_nway_reset(struct net_device *netdev)
  244. {
  245. struct smsc9420_pdata *pd = netdev_priv(netdev);
  246. if (!pd->phy_dev)
  247. return -ENODEV;
  248. return phy_start_aneg(pd->phy_dev);
  249. }
  250. static int smsc9420_ethtool_getregslen(struct net_device *dev)
  251. {
  252. /* all smsc9420 registers plus all phy registers */
  253. return 0x100 + (32 * sizeof(u32));
  254. }
  255. static void
  256. smsc9420_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  257. void *buf)
  258. {
  259. struct smsc9420_pdata *pd = netdev_priv(dev);
  260. struct phy_device *phy_dev = pd->phy_dev;
  261. unsigned int i, j = 0;
  262. u32 *data = buf;
  263. regs->version = smsc9420_reg_read(pd, ID_REV);
  264. for (i = 0; i < 0x100; i += (sizeof(u32)))
  265. data[j++] = smsc9420_reg_read(pd, i);
  266. // cannot read phy registers if the net device is down
  267. if (!phy_dev)
  268. return;
  269. for (i = 0; i <= 31; i++)
  270. data[j++] = smsc9420_mii_read(phy_dev->bus, phy_dev->addr, i);
  271. }
  272. static void smsc9420_eeprom_enable_access(struct smsc9420_pdata *pd)
  273. {
  274. unsigned int temp = smsc9420_reg_read(pd, GPIO_CFG);
  275. temp &= ~GPIO_CFG_EEPR_EN_;
  276. smsc9420_reg_write(pd, GPIO_CFG, temp);
  277. msleep(1);
  278. }
  279. static int smsc9420_eeprom_send_cmd(struct smsc9420_pdata *pd, u32 op)
  280. {
  281. int timeout = 100;
  282. u32 e2cmd;
  283. smsc_dbg(HW, "op 0x%08x", op);
  284. if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  285. smsc_warn(HW, "Busy at start");
  286. return -EBUSY;
  287. }
  288. e2cmd = op | E2P_CMD_EPC_BUSY_;
  289. smsc9420_reg_write(pd, E2P_CMD, e2cmd);
  290. do {
  291. msleep(1);
  292. e2cmd = smsc9420_reg_read(pd, E2P_CMD);
  293. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
  294. if (!timeout) {
  295. smsc_info(HW, "TIMED OUT");
  296. return -EAGAIN;
  297. }
  298. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  299. smsc_info(HW, "Error occurred during eeprom operation");
  300. return -EINVAL;
  301. }
  302. return 0;
  303. }
  304. static int smsc9420_eeprom_read_location(struct smsc9420_pdata *pd,
  305. u8 address, u8 *data)
  306. {
  307. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  308. int ret;
  309. smsc_dbg(HW, "address 0x%x", address);
  310. ret = smsc9420_eeprom_send_cmd(pd, op);
  311. if (!ret)
  312. data[address] = smsc9420_reg_read(pd, E2P_DATA);
  313. return ret;
  314. }
  315. static int smsc9420_eeprom_write_location(struct smsc9420_pdata *pd,
  316. u8 address, u8 data)
  317. {
  318. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  319. int ret;
  320. smsc_dbg(HW, "address 0x%x, data 0x%x", address, data);
  321. ret = smsc9420_eeprom_send_cmd(pd, op);
  322. if (!ret) {
  323. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  324. smsc9420_reg_write(pd, E2P_DATA, (u32)data);
  325. ret = smsc9420_eeprom_send_cmd(pd, op);
  326. }
  327. return ret;
  328. }
  329. static int smsc9420_ethtool_get_eeprom_len(struct net_device *dev)
  330. {
  331. return SMSC9420_EEPROM_SIZE;
  332. }
  333. static int smsc9420_ethtool_get_eeprom(struct net_device *dev,
  334. struct ethtool_eeprom *eeprom, u8 *data)
  335. {
  336. struct smsc9420_pdata *pd = netdev_priv(dev);
  337. u8 eeprom_data[SMSC9420_EEPROM_SIZE];
  338. int len, i;
  339. smsc9420_eeprom_enable_access(pd);
  340. len = min(eeprom->len, SMSC9420_EEPROM_SIZE);
  341. for (i = 0; i < len; i++) {
  342. int ret = smsc9420_eeprom_read_location(pd, i, eeprom_data);
  343. if (ret < 0) {
  344. eeprom->len = 0;
  345. return ret;
  346. }
  347. }
  348. memcpy(data, &eeprom_data[eeprom->offset], len);
  349. eeprom->magic = SMSC9420_EEPROM_MAGIC;
  350. eeprom->len = len;
  351. return 0;
  352. }
  353. static int smsc9420_ethtool_set_eeprom(struct net_device *dev,
  354. struct ethtool_eeprom *eeprom, u8 *data)
  355. {
  356. struct smsc9420_pdata *pd = netdev_priv(dev);
  357. int ret;
  358. if (eeprom->magic != SMSC9420_EEPROM_MAGIC)
  359. return -EINVAL;
  360. smsc9420_eeprom_enable_access(pd);
  361. smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWEN_);
  362. ret = smsc9420_eeprom_write_location(pd, eeprom->offset, *data);
  363. smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWDS_);
  364. /* Single byte write, according to man page */
  365. eeprom->len = 1;
  366. return ret;
  367. }
  368. static const struct ethtool_ops smsc9420_ethtool_ops = {
  369. .get_settings = smsc9420_ethtool_get_settings,
  370. .set_settings = smsc9420_ethtool_set_settings,
  371. .get_drvinfo = smsc9420_ethtool_get_drvinfo,
  372. .get_msglevel = smsc9420_ethtool_get_msglevel,
  373. .set_msglevel = smsc9420_ethtool_set_msglevel,
  374. .nway_reset = smsc9420_ethtool_nway_reset,
  375. .get_link = ethtool_op_get_link,
  376. .get_eeprom_len = smsc9420_ethtool_get_eeprom_len,
  377. .get_eeprom = smsc9420_ethtool_get_eeprom,
  378. .set_eeprom = smsc9420_ethtool_set_eeprom,
  379. .get_regs_len = smsc9420_ethtool_getregslen,
  380. .get_regs = smsc9420_ethtool_getregs,
  381. .get_ts_info = ethtool_op_get_ts_info,
  382. };
  383. /* Sets the device MAC address to dev_addr */
  384. static void smsc9420_set_mac_address(struct net_device *dev)
  385. {
  386. struct smsc9420_pdata *pd = netdev_priv(dev);
  387. u8 *dev_addr = dev->dev_addr;
  388. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  389. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  390. (dev_addr[1] << 8) | dev_addr[0];
  391. smsc9420_reg_write(pd, ADDRH, mac_high16);
  392. smsc9420_reg_write(pd, ADDRL, mac_low32);
  393. }
  394. static void smsc9420_check_mac_address(struct net_device *dev)
  395. {
  396. struct smsc9420_pdata *pd = netdev_priv(dev);
  397. /* Check if mac address has been specified when bringing interface up */
  398. if (is_valid_ether_addr(dev->dev_addr)) {
  399. smsc9420_set_mac_address(dev);
  400. smsc_dbg(PROBE, "MAC Address is specified by configuration");
  401. } else {
  402. /* Try reading mac address from device. if EEPROM is present
  403. * it will already have been set */
  404. u32 mac_high16 = smsc9420_reg_read(pd, ADDRH);
  405. u32 mac_low32 = smsc9420_reg_read(pd, ADDRL);
  406. dev->dev_addr[0] = (u8)(mac_low32);
  407. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  408. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  409. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  410. dev->dev_addr[4] = (u8)(mac_high16);
  411. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  412. if (is_valid_ether_addr(dev->dev_addr)) {
  413. /* eeprom values are valid so use them */
  414. smsc_dbg(PROBE, "Mac Address is read from EEPROM");
  415. } else {
  416. /* eeprom values are invalid, generate random MAC */
  417. eth_hw_addr_random(dev);
  418. smsc9420_set_mac_address(dev);
  419. smsc_dbg(PROBE, "MAC Address is set to random");
  420. }
  421. }
  422. }
  423. static void smsc9420_stop_tx(struct smsc9420_pdata *pd)
  424. {
  425. u32 dmac_control, mac_cr, dma_intr_ena;
  426. int timeout = 1000;
  427. /* disable TX DMAC */
  428. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  429. dmac_control &= (~DMAC_CONTROL_ST_);
  430. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  431. /* Wait max 10ms for transmit process to stop */
  432. while (--timeout) {
  433. if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_TS_)
  434. break;
  435. udelay(10);
  436. }
  437. if (!timeout)
  438. smsc_warn(IFDOWN, "TX DMAC failed to stop");
  439. /* ACK Tx DMAC stop bit */
  440. smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_TXPS_);
  441. /* mask TX DMAC interrupts */
  442. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  443. dma_intr_ena &= ~(DMAC_INTR_ENA_TX_);
  444. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  445. smsc9420_pci_flush_write(pd);
  446. /* stop MAC TX */
  447. mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_TXEN_);
  448. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  449. smsc9420_pci_flush_write(pd);
  450. }
  451. static void smsc9420_free_tx_ring(struct smsc9420_pdata *pd)
  452. {
  453. int i;
  454. BUG_ON(!pd->tx_ring);
  455. if (!pd->tx_buffers)
  456. return;
  457. for (i = 0; i < TX_RING_SIZE; i++) {
  458. struct sk_buff *skb = pd->tx_buffers[i].skb;
  459. if (skb) {
  460. BUG_ON(!pd->tx_buffers[i].mapping);
  461. pci_unmap_single(pd->pdev, pd->tx_buffers[i].mapping,
  462. skb->len, PCI_DMA_TODEVICE);
  463. dev_kfree_skb_any(skb);
  464. }
  465. pd->tx_ring[i].status = 0;
  466. pd->tx_ring[i].length = 0;
  467. pd->tx_ring[i].buffer1 = 0;
  468. pd->tx_ring[i].buffer2 = 0;
  469. }
  470. wmb();
  471. kfree(pd->tx_buffers);
  472. pd->tx_buffers = NULL;
  473. pd->tx_ring_head = 0;
  474. pd->tx_ring_tail = 0;
  475. }
  476. static void smsc9420_free_rx_ring(struct smsc9420_pdata *pd)
  477. {
  478. int i;
  479. BUG_ON(!pd->rx_ring);
  480. if (!pd->rx_buffers)
  481. return;
  482. for (i = 0; i < RX_RING_SIZE; i++) {
  483. if (pd->rx_buffers[i].skb)
  484. dev_kfree_skb_any(pd->rx_buffers[i].skb);
  485. if (pd->rx_buffers[i].mapping)
  486. pci_unmap_single(pd->pdev, pd->rx_buffers[i].mapping,
  487. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  488. pd->rx_ring[i].status = 0;
  489. pd->rx_ring[i].length = 0;
  490. pd->rx_ring[i].buffer1 = 0;
  491. pd->rx_ring[i].buffer2 = 0;
  492. }
  493. wmb();
  494. kfree(pd->rx_buffers);
  495. pd->rx_buffers = NULL;
  496. pd->rx_ring_head = 0;
  497. pd->rx_ring_tail = 0;
  498. }
  499. static void smsc9420_stop_rx(struct smsc9420_pdata *pd)
  500. {
  501. int timeout = 1000;
  502. u32 mac_cr, dmac_control, dma_intr_ena;
  503. /* mask RX DMAC interrupts */
  504. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  505. dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
  506. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  507. smsc9420_pci_flush_write(pd);
  508. /* stop RX MAC prior to stoping DMA */
  509. mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_RXEN_);
  510. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  511. smsc9420_pci_flush_write(pd);
  512. /* stop RX DMAC */
  513. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  514. dmac_control &= (~DMAC_CONTROL_SR_);
  515. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  516. smsc9420_pci_flush_write(pd);
  517. /* wait up to 10ms for receive to stop */
  518. while (--timeout) {
  519. if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_RS_)
  520. break;
  521. udelay(10);
  522. }
  523. if (!timeout)
  524. smsc_warn(IFDOWN, "RX DMAC did not stop! timeout.");
  525. /* ACK the Rx DMAC stop bit */
  526. smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_RXPS_);
  527. }
  528. static irqreturn_t smsc9420_isr(int irq, void *dev_id)
  529. {
  530. struct smsc9420_pdata *pd = dev_id;
  531. u32 int_cfg, int_sts, int_ctl;
  532. irqreturn_t ret = IRQ_NONE;
  533. ulong flags;
  534. BUG_ON(!pd);
  535. BUG_ON(!pd->ioaddr);
  536. int_cfg = smsc9420_reg_read(pd, INT_CFG);
  537. /* check if it's our interrupt */
  538. if ((int_cfg & (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_)) !=
  539. (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_))
  540. return IRQ_NONE;
  541. int_sts = smsc9420_reg_read(pd, INT_STAT);
  542. if (likely(INT_STAT_DMAC_INT_ & int_sts)) {
  543. u32 status = smsc9420_reg_read(pd, DMAC_STATUS);
  544. u32 ints_to_clear = 0;
  545. if (status & DMAC_STS_TX_) {
  546. ints_to_clear |= (DMAC_STS_TX_ | DMAC_STS_NIS_);
  547. netif_wake_queue(pd->dev);
  548. }
  549. if (status & DMAC_STS_RX_) {
  550. /* mask RX DMAC interrupts */
  551. u32 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  552. dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
  553. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  554. smsc9420_pci_flush_write(pd);
  555. ints_to_clear |= (DMAC_STS_RX_ | DMAC_STS_NIS_);
  556. napi_schedule(&pd->napi);
  557. }
  558. if (ints_to_clear)
  559. smsc9420_reg_write(pd, DMAC_STATUS, ints_to_clear);
  560. ret = IRQ_HANDLED;
  561. }
  562. if (unlikely(INT_STAT_SW_INT_ & int_sts)) {
  563. /* mask software interrupt */
  564. spin_lock_irqsave(&pd->int_lock, flags);
  565. int_ctl = smsc9420_reg_read(pd, INT_CTL);
  566. int_ctl &= (~INT_CTL_SW_INT_EN_);
  567. smsc9420_reg_write(pd, INT_CTL, int_ctl);
  568. spin_unlock_irqrestore(&pd->int_lock, flags);
  569. smsc9420_reg_write(pd, INT_STAT, INT_STAT_SW_INT_);
  570. pd->software_irq_signal = true;
  571. smp_wmb();
  572. ret = IRQ_HANDLED;
  573. }
  574. /* to ensure PCI write completion, we must perform a PCI read */
  575. smsc9420_pci_flush_write(pd);
  576. return ret;
  577. }
  578. #ifdef CONFIG_NET_POLL_CONTROLLER
  579. static void smsc9420_poll_controller(struct net_device *dev)
  580. {
  581. struct smsc9420_pdata *pd = netdev_priv(dev);
  582. const int irq = pd->pdev->irq;
  583. disable_irq(irq);
  584. smsc9420_isr(0, dev);
  585. enable_irq(irq);
  586. }
  587. #endif /* CONFIG_NET_POLL_CONTROLLER */
  588. static void smsc9420_dmac_soft_reset(struct smsc9420_pdata *pd)
  589. {
  590. smsc9420_reg_write(pd, BUS_MODE, BUS_MODE_SWR_);
  591. smsc9420_reg_read(pd, BUS_MODE);
  592. udelay(2);
  593. if (smsc9420_reg_read(pd, BUS_MODE) & BUS_MODE_SWR_)
  594. smsc_warn(DRV, "Software reset not cleared");
  595. }
  596. static int smsc9420_stop(struct net_device *dev)
  597. {
  598. struct smsc9420_pdata *pd = netdev_priv(dev);
  599. u32 int_cfg;
  600. ulong flags;
  601. BUG_ON(!pd);
  602. BUG_ON(!pd->phy_dev);
  603. /* disable master interrupt */
  604. spin_lock_irqsave(&pd->int_lock, flags);
  605. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  606. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  607. spin_unlock_irqrestore(&pd->int_lock, flags);
  608. netif_tx_disable(dev);
  609. napi_disable(&pd->napi);
  610. smsc9420_stop_tx(pd);
  611. smsc9420_free_tx_ring(pd);
  612. smsc9420_stop_rx(pd);
  613. smsc9420_free_rx_ring(pd);
  614. free_irq(pd->pdev->irq, pd);
  615. smsc9420_dmac_soft_reset(pd);
  616. phy_stop(pd->phy_dev);
  617. phy_disconnect(pd->phy_dev);
  618. pd->phy_dev = NULL;
  619. mdiobus_unregister(pd->mii_bus);
  620. mdiobus_free(pd->mii_bus);
  621. return 0;
  622. }
  623. static void smsc9420_rx_count_stats(struct net_device *dev, u32 desc_status)
  624. {
  625. if (unlikely(desc_status & RDES0_ERROR_SUMMARY_)) {
  626. dev->stats.rx_errors++;
  627. if (desc_status & RDES0_DESCRIPTOR_ERROR_)
  628. dev->stats.rx_over_errors++;
  629. else if (desc_status & (RDES0_FRAME_TOO_LONG_ |
  630. RDES0_RUNT_FRAME_ | RDES0_COLLISION_SEEN_))
  631. dev->stats.rx_frame_errors++;
  632. else if (desc_status & RDES0_CRC_ERROR_)
  633. dev->stats.rx_crc_errors++;
  634. }
  635. if (unlikely(desc_status & RDES0_LENGTH_ERROR_))
  636. dev->stats.rx_length_errors++;
  637. if (unlikely(!((desc_status & RDES0_LAST_DESCRIPTOR_) &&
  638. (desc_status & RDES0_FIRST_DESCRIPTOR_))))
  639. dev->stats.rx_length_errors++;
  640. if (desc_status & RDES0_MULTICAST_FRAME_)
  641. dev->stats.multicast++;
  642. }
  643. static void smsc9420_rx_handoff(struct smsc9420_pdata *pd, const int index,
  644. const u32 status)
  645. {
  646. struct net_device *dev = pd->dev;
  647. struct sk_buff *skb;
  648. u16 packet_length = (status & RDES0_FRAME_LENGTH_MASK_)
  649. >> RDES0_FRAME_LENGTH_SHFT_;
  650. /* remove crc from packet lendth */
  651. packet_length -= 4;
  652. if (pd->rx_csum)
  653. packet_length -= 2;
  654. dev->stats.rx_packets++;
  655. dev->stats.rx_bytes += packet_length;
  656. pci_unmap_single(pd->pdev, pd->rx_buffers[index].mapping,
  657. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  658. pd->rx_buffers[index].mapping = 0;
  659. skb = pd->rx_buffers[index].skb;
  660. pd->rx_buffers[index].skb = NULL;
  661. if (pd->rx_csum) {
  662. u16 hw_csum = get_unaligned_le16(skb_tail_pointer(skb) +
  663. NET_IP_ALIGN + packet_length + 4);
  664. put_unaligned_le16(hw_csum, &skb->csum);
  665. skb->ip_summed = CHECKSUM_COMPLETE;
  666. }
  667. skb_reserve(skb, NET_IP_ALIGN);
  668. skb_put(skb, packet_length);
  669. skb->protocol = eth_type_trans(skb, dev);
  670. netif_receive_skb(skb);
  671. }
  672. static int smsc9420_alloc_rx_buffer(struct smsc9420_pdata *pd, int index)
  673. {
  674. struct sk_buff *skb = netdev_alloc_skb(pd->dev, PKT_BUF_SZ);
  675. dma_addr_t mapping;
  676. BUG_ON(pd->rx_buffers[index].skb);
  677. BUG_ON(pd->rx_buffers[index].mapping);
  678. if (unlikely(!skb)) {
  679. smsc_warn(RX_ERR, "Failed to allocate new skb!");
  680. return -ENOMEM;
  681. }
  682. mapping = pci_map_single(pd->pdev, skb_tail_pointer(skb),
  683. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  684. if (pci_dma_mapping_error(pd->pdev, mapping)) {
  685. dev_kfree_skb_any(skb);
  686. smsc_warn(RX_ERR, "pci_map_single failed!");
  687. return -ENOMEM;
  688. }
  689. pd->rx_buffers[index].skb = skb;
  690. pd->rx_buffers[index].mapping = mapping;
  691. pd->rx_ring[index].buffer1 = mapping + NET_IP_ALIGN;
  692. pd->rx_ring[index].status = RDES0_OWN_;
  693. wmb();
  694. return 0;
  695. }
  696. static void smsc9420_alloc_new_rx_buffers(struct smsc9420_pdata *pd)
  697. {
  698. while (pd->rx_ring_tail != pd->rx_ring_head) {
  699. if (smsc9420_alloc_rx_buffer(pd, pd->rx_ring_tail))
  700. break;
  701. pd->rx_ring_tail = (pd->rx_ring_tail + 1) % RX_RING_SIZE;
  702. }
  703. }
  704. static int smsc9420_rx_poll(struct napi_struct *napi, int budget)
  705. {
  706. struct smsc9420_pdata *pd =
  707. container_of(napi, struct smsc9420_pdata, napi);
  708. struct net_device *dev = pd->dev;
  709. u32 drop_frame_cnt, dma_intr_ena, status;
  710. int work_done;
  711. for (work_done = 0; work_done < budget; work_done++) {
  712. rmb();
  713. status = pd->rx_ring[pd->rx_ring_head].status;
  714. /* stop if DMAC owns this dma descriptor */
  715. if (status & RDES0_OWN_)
  716. break;
  717. smsc9420_rx_count_stats(dev, status);
  718. smsc9420_rx_handoff(pd, pd->rx_ring_head, status);
  719. pd->rx_ring_head = (pd->rx_ring_head + 1) % RX_RING_SIZE;
  720. smsc9420_alloc_new_rx_buffers(pd);
  721. }
  722. drop_frame_cnt = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
  723. dev->stats.rx_dropped +=
  724. (drop_frame_cnt & 0xFFFF) + ((drop_frame_cnt >> 17) & 0x3FF);
  725. /* Kick RXDMA */
  726. smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
  727. smsc9420_pci_flush_write(pd);
  728. if (work_done < budget) {
  729. napi_complete(&pd->napi);
  730. /* re-enable RX DMA interrupts */
  731. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  732. dma_intr_ena |= (DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
  733. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  734. smsc9420_pci_flush_write(pd);
  735. }
  736. return work_done;
  737. }
  738. static void
  739. smsc9420_tx_update_stats(struct net_device *dev, u32 status, u32 length)
  740. {
  741. if (unlikely(status & TDES0_ERROR_SUMMARY_)) {
  742. dev->stats.tx_errors++;
  743. if (status & (TDES0_EXCESSIVE_DEFERRAL_ |
  744. TDES0_EXCESSIVE_COLLISIONS_))
  745. dev->stats.tx_aborted_errors++;
  746. if (status & (TDES0_LOSS_OF_CARRIER_ | TDES0_NO_CARRIER_))
  747. dev->stats.tx_carrier_errors++;
  748. } else {
  749. dev->stats.tx_packets++;
  750. dev->stats.tx_bytes += (length & 0x7FF);
  751. }
  752. if (unlikely(status & TDES0_EXCESSIVE_COLLISIONS_)) {
  753. dev->stats.collisions += 16;
  754. } else {
  755. dev->stats.collisions +=
  756. (status & TDES0_COLLISION_COUNT_MASK_) >>
  757. TDES0_COLLISION_COUNT_SHFT_;
  758. }
  759. if (unlikely(status & TDES0_HEARTBEAT_FAIL_))
  760. dev->stats.tx_heartbeat_errors++;
  761. }
  762. /* Check for completed dma transfers, update stats and free skbs */
  763. static void smsc9420_complete_tx(struct net_device *dev)
  764. {
  765. struct smsc9420_pdata *pd = netdev_priv(dev);
  766. while (pd->tx_ring_tail != pd->tx_ring_head) {
  767. int index = pd->tx_ring_tail;
  768. u32 status, length;
  769. rmb();
  770. status = pd->tx_ring[index].status;
  771. length = pd->tx_ring[index].length;
  772. /* Check if DMA still owns this descriptor */
  773. if (unlikely(TDES0_OWN_ & status))
  774. break;
  775. smsc9420_tx_update_stats(dev, status, length);
  776. BUG_ON(!pd->tx_buffers[index].skb);
  777. BUG_ON(!pd->tx_buffers[index].mapping);
  778. pci_unmap_single(pd->pdev, pd->tx_buffers[index].mapping,
  779. pd->tx_buffers[index].skb->len, PCI_DMA_TODEVICE);
  780. pd->tx_buffers[index].mapping = 0;
  781. dev_kfree_skb_any(pd->tx_buffers[index].skb);
  782. pd->tx_buffers[index].skb = NULL;
  783. pd->tx_ring[index].buffer1 = 0;
  784. wmb();
  785. pd->tx_ring_tail = (pd->tx_ring_tail + 1) % TX_RING_SIZE;
  786. }
  787. }
  788. static netdev_tx_t smsc9420_hard_start_xmit(struct sk_buff *skb,
  789. struct net_device *dev)
  790. {
  791. struct smsc9420_pdata *pd = netdev_priv(dev);
  792. dma_addr_t mapping;
  793. int index = pd->tx_ring_head;
  794. u32 tmp_desc1;
  795. bool about_to_take_last_desc =
  796. (((pd->tx_ring_head + 2) % TX_RING_SIZE) == pd->tx_ring_tail);
  797. smsc9420_complete_tx(dev);
  798. rmb();
  799. BUG_ON(pd->tx_ring[index].status & TDES0_OWN_);
  800. BUG_ON(pd->tx_buffers[index].skb);
  801. BUG_ON(pd->tx_buffers[index].mapping);
  802. mapping = pci_map_single(pd->pdev, skb->data,
  803. skb->len, PCI_DMA_TODEVICE);
  804. if (pci_dma_mapping_error(pd->pdev, mapping)) {
  805. smsc_warn(TX_ERR, "pci_map_single failed, dropping packet");
  806. return NETDEV_TX_BUSY;
  807. }
  808. pd->tx_buffers[index].skb = skb;
  809. pd->tx_buffers[index].mapping = mapping;
  810. tmp_desc1 = (TDES1_LS_ | ((u32)skb->len & 0x7FF));
  811. if (unlikely(about_to_take_last_desc)) {
  812. tmp_desc1 |= TDES1_IC_;
  813. netif_stop_queue(pd->dev);
  814. }
  815. /* check if we are at the last descriptor and need to set EOR */
  816. if (unlikely(index == (TX_RING_SIZE - 1)))
  817. tmp_desc1 |= TDES1_TER_;
  818. pd->tx_ring[index].buffer1 = mapping;
  819. pd->tx_ring[index].length = tmp_desc1;
  820. wmb();
  821. /* increment head */
  822. pd->tx_ring_head = (pd->tx_ring_head + 1) % TX_RING_SIZE;
  823. /* assign ownership to DMAC */
  824. pd->tx_ring[index].status = TDES0_OWN_;
  825. wmb();
  826. skb_tx_timestamp(skb);
  827. /* kick the DMA */
  828. smsc9420_reg_write(pd, TX_POLL_DEMAND, 1);
  829. smsc9420_pci_flush_write(pd);
  830. return NETDEV_TX_OK;
  831. }
  832. static struct net_device_stats *smsc9420_get_stats(struct net_device *dev)
  833. {
  834. struct smsc9420_pdata *pd = netdev_priv(dev);
  835. u32 counter = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
  836. dev->stats.rx_dropped +=
  837. (counter & 0x0000FFFF) + ((counter >> 17) & 0x000003FF);
  838. return &dev->stats;
  839. }
  840. static void smsc9420_set_multicast_list(struct net_device *dev)
  841. {
  842. struct smsc9420_pdata *pd = netdev_priv(dev);
  843. u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
  844. if (dev->flags & IFF_PROMISC) {
  845. smsc_dbg(HW, "Promiscuous Mode Enabled");
  846. mac_cr |= MAC_CR_PRMS_;
  847. mac_cr &= (~MAC_CR_MCPAS_);
  848. mac_cr &= (~MAC_CR_HPFILT_);
  849. } else if (dev->flags & IFF_ALLMULTI) {
  850. smsc_dbg(HW, "Receive all Multicast Enabled");
  851. mac_cr &= (~MAC_CR_PRMS_);
  852. mac_cr |= MAC_CR_MCPAS_;
  853. mac_cr &= (~MAC_CR_HPFILT_);
  854. } else if (!netdev_mc_empty(dev)) {
  855. struct netdev_hw_addr *ha;
  856. u32 hash_lo = 0, hash_hi = 0;
  857. smsc_dbg(HW, "Multicast filter enabled");
  858. netdev_for_each_mc_addr(ha, dev) {
  859. u32 bit_num = smsc9420_hash(ha->addr);
  860. u32 mask = 1 << (bit_num & 0x1F);
  861. if (bit_num & 0x20)
  862. hash_hi |= mask;
  863. else
  864. hash_lo |= mask;
  865. }
  866. smsc9420_reg_write(pd, HASHH, hash_hi);
  867. smsc9420_reg_write(pd, HASHL, hash_lo);
  868. mac_cr &= (~MAC_CR_PRMS_);
  869. mac_cr &= (~MAC_CR_MCPAS_);
  870. mac_cr |= MAC_CR_HPFILT_;
  871. } else {
  872. smsc_dbg(HW, "Receive own packets only.");
  873. smsc9420_reg_write(pd, HASHH, 0);
  874. smsc9420_reg_write(pd, HASHL, 0);
  875. mac_cr &= (~MAC_CR_PRMS_);
  876. mac_cr &= (~MAC_CR_MCPAS_);
  877. mac_cr &= (~MAC_CR_HPFILT_);
  878. }
  879. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  880. smsc9420_pci_flush_write(pd);
  881. }
  882. static void smsc9420_phy_update_flowcontrol(struct smsc9420_pdata *pd)
  883. {
  884. struct phy_device *phy_dev = pd->phy_dev;
  885. u32 flow;
  886. if (phy_dev->duplex == DUPLEX_FULL) {
  887. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  888. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  889. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  890. if (cap & FLOW_CTRL_RX)
  891. flow = 0xFFFF0002;
  892. else
  893. flow = 0;
  894. smsc_info(LINK, "rx pause %s, tx pause %s",
  895. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  896. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  897. } else {
  898. smsc_info(LINK, "half duplex");
  899. flow = 0;
  900. }
  901. smsc9420_reg_write(pd, FLOW, flow);
  902. }
  903. /* Update link mode if anything has changed. Called periodically when the
  904. * PHY is in polling mode, even if nothing has changed. */
  905. static void smsc9420_phy_adjust_link(struct net_device *dev)
  906. {
  907. struct smsc9420_pdata *pd = netdev_priv(dev);
  908. struct phy_device *phy_dev = pd->phy_dev;
  909. int carrier;
  910. if (phy_dev->duplex != pd->last_duplex) {
  911. u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
  912. if (phy_dev->duplex) {
  913. smsc_dbg(LINK, "full duplex mode");
  914. mac_cr |= MAC_CR_FDPX_;
  915. } else {
  916. smsc_dbg(LINK, "half duplex mode");
  917. mac_cr &= ~MAC_CR_FDPX_;
  918. }
  919. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  920. smsc9420_phy_update_flowcontrol(pd);
  921. pd->last_duplex = phy_dev->duplex;
  922. }
  923. carrier = netif_carrier_ok(dev);
  924. if (carrier != pd->last_carrier) {
  925. if (carrier)
  926. smsc_dbg(LINK, "carrier OK");
  927. else
  928. smsc_dbg(LINK, "no carrier");
  929. pd->last_carrier = carrier;
  930. }
  931. }
  932. static int smsc9420_mii_probe(struct net_device *dev)
  933. {
  934. struct smsc9420_pdata *pd = netdev_priv(dev);
  935. struct phy_device *phydev = NULL;
  936. BUG_ON(pd->phy_dev);
  937. /* Device only supports internal PHY at address 1 */
  938. if (!pd->mii_bus->phy_map[1]) {
  939. pr_err("%s: no PHY found at address 1\n", dev->name);
  940. return -ENODEV;
  941. }
  942. phydev = pd->mii_bus->phy_map[1];
  943. smsc_info(PROBE, "PHY addr %d, phy_id 0x%08X", phydev->addr,
  944. phydev->phy_id);
  945. phydev = phy_connect(dev, dev_name(&phydev->dev),
  946. smsc9420_phy_adjust_link, 0, PHY_INTERFACE_MODE_MII);
  947. if (IS_ERR(phydev)) {
  948. pr_err("%s: Could not attach to PHY\n", dev->name);
  949. return PTR_ERR(phydev);
  950. }
  951. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  952. dev->name, phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  953. /* mask with MAC supported features */
  954. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  955. SUPPORTED_Asym_Pause);
  956. phydev->advertising = phydev->supported;
  957. pd->phy_dev = phydev;
  958. pd->last_duplex = -1;
  959. pd->last_carrier = -1;
  960. return 0;
  961. }
  962. static int smsc9420_mii_init(struct net_device *dev)
  963. {
  964. struct smsc9420_pdata *pd = netdev_priv(dev);
  965. int err = -ENXIO, i;
  966. pd->mii_bus = mdiobus_alloc();
  967. if (!pd->mii_bus) {
  968. err = -ENOMEM;
  969. goto err_out_1;
  970. }
  971. pd->mii_bus->name = DRV_MDIONAME;
  972. snprintf(pd->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  973. (pd->pdev->bus->number << 8) | pd->pdev->devfn);
  974. pd->mii_bus->priv = pd;
  975. pd->mii_bus->read = smsc9420_mii_read;
  976. pd->mii_bus->write = smsc9420_mii_write;
  977. pd->mii_bus->irq = pd->phy_irq;
  978. for (i = 0; i < PHY_MAX_ADDR; ++i)
  979. pd->mii_bus->irq[i] = PHY_POLL;
  980. /* Mask all PHYs except ID 1 (internal) */
  981. pd->mii_bus->phy_mask = ~(1 << 1);
  982. if (mdiobus_register(pd->mii_bus)) {
  983. smsc_warn(PROBE, "Error registering mii bus");
  984. goto err_out_free_bus_2;
  985. }
  986. if (smsc9420_mii_probe(dev) < 0) {
  987. smsc_warn(PROBE, "Error probing mii bus");
  988. goto err_out_unregister_bus_3;
  989. }
  990. return 0;
  991. err_out_unregister_bus_3:
  992. mdiobus_unregister(pd->mii_bus);
  993. err_out_free_bus_2:
  994. mdiobus_free(pd->mii_bus);
  995. err_out_1:
  996. return err;
  997. }
  998. static int smsc9420_alloc_tx_ring(struct smsc9420_pdata *pd)
  999. {
  1000. int i;
  1001. BUG_ON(!pd->tx_ring);
  1002. pd->tx_buffers = kmalloc((sizeof(struct smsc9420_ring_info) *
  1003. TX_RING_SIZE), GFP_KERNEL);
  1004. if (!pd->tx_buffers) {
  1005. smsc_warn(IFUP, "Failed to allocated tx_buffers");
  1006. return -ENOMEM;
  1007. }
  1008. /* Initialize the TX Ring */
  1009. for (i = 0; i < TX_RING_SIZE; i++) {
  1010. pd->tx_buffers[i].skb = NULL;
  1011. pd->tx_buffers[i].mapping = 0;
  1012. pd->tx_ring[i].status = 0;
  1013. pd->tx_ring[i].length = 0;
  1014. pd->tx_ring[i].buffer1 = 0;
  1015. pd->tx_ring[i].buffer2 = 0;
  1016. }
  1017. pd->tx_ring[TX_RING_SIZE - 1].length = TDES1_TER_;
  1018. wmb();
  1019. pd->tx_ring_head = 0;
  1020. pd->tx_ring_tail = 0;
  1021. smsc9420_reg_write(pd, TX_BASE_ADDR, pd->tx_dma_addr);
  1022. smsc9420_pci_flush_write(pd);
  1023. return 0;
  1024. }
  1025. static int smsc9420_alloc_rx_ring(struct smsc9420_pdata *pd)
  1026. {
  1027. int i;
  1028. BUG_ON(!pd->rx_ring);
  1029. pd->rx_buffers = kmalloc((sizeof(struct smsc9420_ring_info) *
  1030. RX_RING_SIZE), GFP_KERNEL);
  1031. if (pd->rx_buffers == NULL) {
  1032. smsc_warn(IFUP, "Failed to allocated rx_buffers");
  1033. goto out;
  1034. }
  1035. /* initialize the rx ring */
  1036. for (i = 0; i < RX_RING_SIZE; i++) {
  1037. pd->rx_ring[i].status = 0;
  1038. pd->rx_ring[i].length = PKT_BUF_SZ;
  1039. pd->rx_ring[i].buffer2 = 0;
  1040. pd->rx_buffers[i].skb = NULL;
  1041. pd->rx_buffers[i].mapping = 0;
  1042. }
  1043. pd->rx_ring[RX_RING_SIZE - 1].length = (PKT_BUF_SZ | RDES1_RER_);
  1044. /* now allocate the entire ring of skbs */
  1045. for (i = 0; i < RX_RING_SIZE; i++) {
  1046. if (smsc9420_alloc_rx_buffer(pd, i)) {
  1047. smsc_warn(IFUP, "failed to allocate rx skb %d", i);
  1048. goto out_free_rx_skbs;
  1049. }
  1050. }
  1051. pd->rx_ring_head = 0;
  1052. pd->rx_ring_tail = 0;
  1053. smsc9420_reg_write(pd, VLAN1, ETH_P_8021Q);
  1054. smsc_dbg(IFUP, "VLAN1 = 0x%08x", smsc9420_reg_read(pd, VLAN1));
  1055. if (pd->rx_csum) {
  1056. /* Enable RX COE */
  1057. u32 coe = smsc9420_reg_read(pd, COE_CR) | RX_COE_EN;
  1058. smsc9420_reg_write(pd, COE_CR, coe);
  1059. smsc_dbg(IFUP, "COE_CR = 0x%08x", coe);
  1060. }
  1061. smsc9420_reg_write(pd, RX_BASE_ADDR, pd->rx_dma_addr);
  1062. smsc9420_pci_flush_write(pd);
  1063. return 0;
  1064. out_free_rx_skbs:
  1065. smsc9420_free_rx_ring(pd);
  1066. out:
  1067. return -ENOMEM;
  1068. }
  1069. static int smsc9420_open(struct net_device *dev)
  1070. {
  1071. struct smsc9420_pdata *pd = netdev_priv(dev);
  1072. u32 bus_mode, mac_cr, dmac_control, int_cfg, dma_intr_ena, int_ctl;
  1073. const int irq = pd->pdev->irq;
  1074. unsigned long flags;
  1075. int result = 0, timeout;
  1076. if (!is_valid_ether_addr(dev->dev_addr)) {
  1077. smsc_warn(IFUP, "dev_addr is not a valid MAC address");
  1078. result = -EADDRNOTAVAIL;
  1079. goto out_0;
  1080. }
  1081. netif_carrier_off(dev);
  1082. /* disable, mask and acknowledge all interrupts */
  1083. spin_lock_irqsave(&pd->int_lock, flags);
  1084. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1085. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1086. smsc9420_reg_write(pd, INT_CTL, 0);
  1087. spin_unlock_irqrestore(&pd->int_lock, flags);
  1088. smsc9420_reg_write(pd, DMAC_INTR_ENA, 0);
  1089. smsc9420_reg_write(pd, INT_STAT, 0xFFFFFFFF);
  1090. smsc9420_pci_flush_write(pd);
  1091. result = request_irq(irq, smsc9420_isr, IRQF_SHARED | IRQF_DISABLED,
  1092. DRV_NAME, pd);
  1093. if (result) {
  1094. smsc_warn(IFUP, "Unable to use IRQ = %d", irq);
  1095. result = -ENODEV;
  1096. goto out_0;
  1097. }
  1098. smsc9420_dmac_soft_reset(pd);
  1099. /* make sure MAC_CR is sane */
  1100. smsc9420_reg_write(pd, MAC_CR, 0);
  1101. smsc9420_set_mac_address(dev);
  1102. /* Configure GPIO pins to drive LEDs */
  1103. smsc9420_reg_write(pd, GPIO_CFG,
  1104. (GPIO_CFG_LED_3_ | GPIO_CFG_LED_2_ | GPIO_CFG_LED_1_));
  1105. bus_mode = BUS_MODE_DMA_BURST_LENGTH_16;
  1106. #ifdef __BIG_ENDIAN
  1107. bus_mode |= BUS_MODE_DBO_;
  1108. #endif
  1109. smsc9420_reg_write(pd, BUS_MODE, bus_mode);
  1110. smsc9420_pci_flush_write(pd);
  1111. /* set bus master bridge arbitration priority for Rx and TX DMA */
  1112. smsc9420_reg_write(pd, BUS_CFG, BUS_CFG_RXTXWEIGHT_4_1);
  1113. smsc9420_reg_write(pd, DMAC_CONTROL,
  1114. (DMAC_CONTROL_SF_ | DMAC_CONTROL_OSF_));
  1115. smsc9420_pci_flush_write(pd);
  1116. /* test the IRQ connection to the ISR */
  1117. smsc_dbg(IFUP, "Testing ISR using IRQ %d", irq);
  1118. pd->software_irq_signal = false;
  1119. spin_lock_irqsave(&pd->int_lock, flags);
  1120. /* configure interrupt deassertion timer and enable interrupts */
  1121. int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
  1122. int_cfg &= ~(INT_CFG_INT_DEAS_MASK);
  1123. int_cfg |= (INT_DEAS_TIME & INT_CFG_INT_DEAS_MASK);
  1124. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1125. /* unmask software interrupt */
  1126. int_ctl = smsc9420_reg_read(pd, INT_CTL) | INT_CTL_SW_INT_EN_;
  1127. smsc9420_reg_write(pd, INT_CTL, int_ctl);
  1128. spin_unlock_irqrestore(&pd->int_lock, flags);
  1129. smsc9420_pci_flush_write(pd);
  1130. timeout = 1000;
  1131. while (timeout--) {
  1132. if (pd->software_irq_signal)
  1133. break;
  1134. msleep(1);
  1135. }
  1136. /* disable interrupts */
  1137. spin_lock_irqsave(&pd->int_lock, flags);
  1138. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1139. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1140. spin_unlock_irqrestore(&pd->int_lock, flags);
  1141. if (!pd->software_irq_signal) {
  1142. smsc_warn(IFUP, "ISR failed signaling test");
  1143. result = -ENODEV;
  1144. goto out_free_irq_1;
  1145. }
  1146. smsc_dbg(IFUP, "ISR passed test using IRQ %d", irq);
  1147. result = smsc9420_alloc_tx_ring(pd);
  1148. if (result) {
  1149. smsc_warn(IFUP, "Failed to Initialize tx dma ring");
  1150. result = -ENOMEM;
  1151. goto out_free_irq_1;
  1152. }
  1153. result = smsc9420_alloc_rx_ring(pd);
  1154. if (result) {
  1155. smsc_warn(IFUP, "Failed to Initialize rx dma ring");
  1156. result = -ENOMEM;
  1157. goto out_free_tx_ring_2;
  1158. }
  1159. result = smsc9420_mii_init(dev);
  1160. if (result) {
  1161. smsc_warn(IFUP, "Failed to initialize Phy");
  1162. result = -ENODEV;
  1163. goto out_free_rx_ring_3;
  1164. }
  1165. /* Bring the PHY up */
  1166. phy_start(pd->phy_dev);
  1167. napi_enable(&pd->napi);
  1168. /* start tx and rx */
  1169. mac_cr = smsc9420_reg_read(pd, MAC_CR) | MAC_CR_TXEN_ | MAC_CR_RXEN_;
  1170. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  1171. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  1172. dmac_control |= DMAC_CONTROL_ST_ | DMAC_CONTROL_SR_;
  1173. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  1174. smsc9420_pci_flush_write(pd);
  1175. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  1176. dma_intr_ena |=
  1177. (DMAC_INTR_ENA_TX_ | DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
  1178. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  1179. smsc9420_pci_flush_write(pd);
  1180. netif_wake_queue(dev);
  1181. smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
  1182. /* enable interrupts */
  1183. spin_lock_irqsave(&pd->int_lock, flags);
  1184. int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
  1185. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1186. spin_unlock_irqrestore(&pd->int_lock, flags);
  1187. return 0;
  1188. out_free_rx_ring_3:
  1189. smsc9420_free_rx_ring(pd);
  1190. out_free_tx_ring_2:
  1191. smsc9420_free_tx_ring(pd);
  1192. out_free_irq_1:
  1193. free_irq(irq, pd);
  1194. out_0:
  1195. return result;
  1196. }
  1197. #ifdef CONFIG_PM
  1198. static int smsc9420_suspend(struct pci_dev *pdev, pm_message_t state)
  1199. {
  1200. struct net_device *dev = pci_get_drvdata(pdev);
  1201. struct smsc9420_pdata *pd = netdev_priv(dev);
  1202. u32 int_cfg;
  1203. ulong flags;
  1204. /* disable interrupts */
  1205. spin_lock_irqsave(&pd->int_lock, flags);
  1206. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1207. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1208. spin_unlock_irqrestore(&pd->int_lock, flags);
  1209. if (netif_running(dev)) {
  1210. netif_tx_disable(dev);
  1211. smsc9420_stop_tx(pd);
  1212. smsc9420_free_tx_ring(pd);
  1213. napi_disable(&pd->napi);
  1214. smsc9420_stop_rx(pd);
  1215. smsc9420_free_rx_ring(pd);
  1216. free_irq(pd->pdev->irq, pd);
  1217. netif_device_detach(dev);
  1218. }
  1219. pci_save_state(pdev);
  1220. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1221. pci_disable_device(pdev);
  1222. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1223. return 0;
  1224. }
  1225. static int smsc9420_resume(struct pci_dev *pdev)
  1226. {
  1227. struct net_device *dev = pci_get_drvdata(pdev);
  1228. struct smsc9420_pdata *pd = netdev_priv(dev);
  1229. int err;
  1230. pci_set_power_state(pdev, PCI_D0);
  1231. pci_restore_state(pdev);
  1232. err = pci_enable_device(pdev);
  1233. if (err)
  1234. return err;
  1235. pci_set_master(pdev);
  1236. err = pci_enable_wake(pdev, 0, 0);
  1237. if (err)
  1238. smsc_warn(IFUP, "pci_enable_wake failed: %d", err);
  1239. if (netif_running(dev)) {
  1240. /* FIXME: gross. It looks like ancient PM relic.*/
  1241. err = smsc9420_open(dev);
  1242. netif_device_attach(dev);
  1243. }
  1244. return err;
  1245. }
  1246. #endif /* CONFIG_PM */
  1247. static const struct net_device_ops smsc9420_netdev_ops = {
  1248. .ndo_open = smsc9420_open,
  1249. .ndo_stop = smsc9420_stop,
  1250. .ndo_start_xmit = smsc9420_hard_start_xmit,
  1251. .ndo_get_stats = smsc9420_get_stats,
  1252. .ndo_set_rx_mode = smsc9420_set_multicast_list,
  1253. .ndo_do_ioctl = smsc9420_do_ioctl,
  1254. .ndo_validate_addr = eth_validate_addr,
  1255. .ndo_set_mac_address = eth_mac_addr,
  1256. #ifdef CONFIG_NET_POLL_CONTROLLER
  1257. .ndo_poll_controller = smsc9420_poll_controller,
  1258. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1259. };
  1260. static int __devinit
  1261. smsc9420_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1262. {
  1263. struct net_device *dev;
  1264. struct smsc9420_pdata *pd;
  1265. void __iomem *virt_addr;
  1266. int result = 0;
  1267. u32 id_rev;
  1268. printk(KERN_INFO DRV_DESCRIPTION " version " DRV_VERSION "\n");
  1269. /* First do the PCI initialisation */
  1270. result = pci_enable_device(pdev);
  1271. if (unlikely(result)) {
  1272. printk(KERN_ERR "Cannot enable smsc9420\n");
  1273. goto out_0;
  1274. }
  1275. pci_set_master(pdev);
  1276. dev = alloc_etherdev(sizeof(*pd));
  1277. if (!dev)
  1278. goto out_disable_pci_device_1;
  1279. SET_NETDEV_DEV(dev, &pdev->dev);
  1280. if (!(pci_resource_flags(pdev, SMSC_BAR) & IORESOURCE_MEM)) {
  1281. printk(KERN_ERR "Cannot find PCI device base address\n");
  1282. goto out_free_netdev_2;
  1283. }
  1284. if ((pci_request_regions(pdev, DRV_NAME))) {
  1285. printk(KERN_ERR "Cannot obtain PCI resources, aborting.\n");
  1286. goto out_free_netdev_2;
  1287. }
  1288. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1289. printk(KERN_ERR "No usable DMA configuration, aborting.\n");
  1290. goto out_free_regions_3;
  1291. }
  1292. virt_addr = ioremap(pci_resource_start(pdev, SMSC_BAR),
  1293. pci_resource_len(pdev, SMSC_BAR));
  1294. if (!virt_addr) {
  1295. printk(KERN_ERR "Cannot map device registers, aborting.\n");
  1296. goto out_free_regions_3;
  1297. }
  1298. /* registers are double mapped with 0 offset for LE and 0x200 for BE */
  1299. virt_addr += LAN9420_CPSR_ENDIAN_OFFSET;
  1300. pd = netdev_priv(dev);
  1301. /* pci descriptors are created in the PCI consistent area */
  1302. pd->rx_ring = pci_alloc_consistent(pdev,
  1303. sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE +
  1304. sizeof(struct smsc9420_dma_desc) * TX_RING_SIZE,
  1305. &pd->rx_dma_addr);
  1306. if (!pd->rx_ring)
  1307. goto out_free_io_4;
  1308. /* descriptors are aligned due to the nature of pci_alloc_consistent */
  1309. pd->tx_ring = (struct smsc9420_dma_desc *)
  1310. (pd->rx_ring + RX_RING_SIZE);
  1311. pd->tx_dma_addr = pd->rx_dma_addr +
  1312. sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE;
  1313. pd->pdev = pdev;
  1314. pd->dev = dev;
  1315. pd->ioaddr = virt_addr;
  1316. pd->msg_enable = smsc_debug;
  1317. pd->rx_csum = true;
  1318. smsc_dbg(PROBE, "lan_base=0x%08lx", (ulong)virt_addr);
  1319. id_rev = smsc9420_reg_read(pd, ID_REV);
  1320. switch (id_rev & 0xFFFF0000) {
  1321. case 0x94200000:
  1322. smsc_info(PROBE, "LAN9420 identified, ID_REV=0x%08X", id_rev);
  1323. break;
  1324. default:
  1325. smsc_warn(PROBE, "LAN9420 NOT identified");
  1326. smsc_warn(PROBE, "ID_REV=0x%08X", id_rev);
  1327. goto out_free_dmadesc_5;
  1328. }
  1329. smsc9420_dmac_soft_reset(pd);
  1330. smsc9420_eeprom_reload(pd);
  1331. smsc9420_check_mac_address(dev);
  1332. dev->netdev_ops = &smsc9420_netdev_ops;
  1333. dev->ethtool_ops = &smsc9420_ethtool_ops;
  1334. netif_napi_add(dev, &pd->napi, smsc9420_rx_poll, NAPI_WEIGHT);
  1335. result = register_netdev(dev);
  1336. if (result) {
  1337. smsc_warn(PROBE, "error %i registering device", result);
  1338. goto out_free_dmadesc_5;
  1339. }
  1340. pci_set_drvdata(pdev, dev);
  1341. spin_lock_init(&pd->int_lock);
  1342. spin_lock_init(&pd->phy_lock);
  1343. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1344. return 0;
  1345. out_free_dmadesc_5:
  1346. pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
  1347. (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
  1348. out_free_io_4:
  1349. iounmap(virt_addr - LAN9420_CPSR_ENDIAN_OFFSET);
  1350. out_free_regions_3:
  1351. pci_release_regions(pdev);
  1352. out_free_netdev_2:
  1353. free_netdev(dev);
  1354. out_disable_pci_device_1:
  1355. pci_disable_device(pdev);
  1356. out_0:
  1357. return -ENODEV;
  1358. }
  1359. static void __devexit smsc9420_remove(struct pci_dev *pdev)
  1360. {
  1361. struct net_device *dev;
  1362. struct smsc9420_pdata *pd;
  1363. dev = pci_get_drvdata(pdev);
  1364. if (!dev)
  1365. return;
  1366. pci_set_drvdata(pdev, NULL);
  1367. pd = netdev_priv(dev);
  1368. unregister_netdev(dev);
  1369. /* tx_buffers and rx_buffers are freed in stop */
  1370. BUG_ON(pd->tx_buffers);
  1371. BUG_ON(pd->rx_buffers);
  1372. BUG_ON(!pd->tx_ring);
  1373. BUG_ON(!pd->rx_ring);
  1374. pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
  1375. (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
  1376. iounmap(pd->ioaddr - LAN9420_CPSR_ENDIAN_OFFSET);
  1377. pci_release_regions(pdev);
  1378. free_netdev(dev);
  1379. pci_disable_device(pdev);
  1380. }
  1381. static struct pci_driver smsc9420_driver = {
  1382. .name = DRV_NAME,
  1383. .id_table = smsc9420_id_table,
  1384. .probe = smsc9420_probe,
  1385. .remove = __devexit_p(smsc9420_remove),
  1386. #ifdef CONFIG_PM
  1387. .suspend = smsc9420_suspend,
  1388. .resume = smsc9420_resume,
  1389. #endif /* CONFIG_PM */
  1390. };
  1391. static int __init smsc9420_init_module(void)
  1392. {
  1393. smsc_debug = netif_msg_init(debug, SMSC_MSG_DEFAULT);
  1394. return pci_register_driver(&smsc9420_driver);
  1395. }
  1396. static void __exit smsc9420_exit_module(void)
  1397. {
  1398. pci_unregister_driver(&smsc9420_driver);
  1399. }
  1400. module_init(smsc9420_init_module);
  1401. module_exit(smsc9420_exit_module);