qlcnic.h 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #define _QLCNIC_LINUX_MAJOR 5
  31. #define _QLCNIC_LINUX_MINOR 0
  32. #define _QLCNIC_LINUX_SUBVERSION 28
  33. #define QLCNIC_LINUX_VERSIONID "5.0.28"
  34. #define QLCNIC_DRV_IDC_VER 0x01
  35. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  36. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  37. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  38. #define _major(v) (((v) >> 24) & 0xff)
  39. #define _minor(v) (((v) >> 16) & 0xff)
  40. #define _build(v) ((v) & 0xffff)
  41. /* version in image has weird encoding:
  42. * 7:0 - major
  43. * 15:8 - minor
  44. * 31:16 - build (little endian)
  45. */
  46. #define QLCNIC_DECODE_VERSION(v) \
  47. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  48. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  49. #define QLCNIC_NUM_FLASH_SECTORS (64)
  50. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  51. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  52. * QLCNIC_FLASH_SECTOR_SIZE)
  53. #define RCV_DESC_RINGSIZE(rds_ring) \
  54. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  55. #define RCV_BUFF_RINGSIZE(rds_ring) \
  56. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  57. #define STATUS_DESC_RINGSIZE(sds_ring) \
  58. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  59. #define TX_BUFF_RINGSIZE(tx_ring) \
  60. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  61. #define TX_DESC_RINGSIZE(tx_ring) \
  62. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  63. #define QLCNIC_P3P_A0 0x50
  64. #define QLCNIC_P3P_C0 0x58
  65. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  66. #define FIRST_PAGE_GROUP_START 0
  67. #define FIRST_PAGE_GROUP_END 0x100000
  68. #define P3P_MAX_MTU (9600)
  69. #define P3P_MIN_MTU (68)
  70. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  71. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  72. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  73. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  74. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  75. /* Opcodes to be used with the commands */
  76. #define TX_ETHER_PKT 0x01
  77. #define TX_TCP_PKT 0x02
  78. #define TX_UDP_PKT 0x03
  79. #define TX_IP_PKT 0x04
  80. #define TX_TCP_LSO 0x05
  81. #define TX_TCP_LSO6 0x06
  82. #define TX_TCPV6_PKT 0x0b
  83. #define TX_UDPV6_PKT 0x0c
  84. /* Tx defines */
  85. #define QLCNIC_MAX_FRAGS_PER_TX 14
  86. #define MAX_TSO_HEADER_DESC 2
  87. #define MGMT_CMD_DESC_RESV 4
  88. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  89. + MGMT_CMD_DESC_RESV)
  90. #define QLCNIC_MAX_TX_TIMEOUTS 2
  91. /*
  92. * Following are the states of the Phantom. Phantom will set them and
  93. * Host will read to check if the fields are correct.
  94. */
  95. #define PHAN_INITIALIZE_FAILED 0xffff
  96. #define PHAN_INITIALIZE_COMPLETE 0xff01
  97. /* Host writes the following to notify that it has done the init-handshake */
  98. #define PHAN_INITIALIZE_ACK 0xf00f
  99. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  100. #define NUM_RCV_DESC_RINGS 3
  101. #define RCV_RING_NORMAL 0
  102. #define RCV_RING_JUMBO 1
  103. #define MIN_CMD_DESCRIPTORS 64
  104. #define MIN_RCV_DESCRIPTORS 64
  105. #define MIN_JUMBO_DESCRIPTORS 32
  106. #define MAX_CMD_DESCRIPTORS 1024
  107. #define MAX_RCV_DESCRIPTORS_1G 4096
  108. #define MAX_RCV_DESCRIPTORS_10G 8192
  109. #define MAX_RCV_DESCRIPTORS_VF 2048
  110. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  111. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  112. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  113. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  114. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  115. #define MAX_RDS_RINGS 2
  116. #define get_next_index(index, length) \
  117. (((index) + 1) & ((length) - 1))
  118. /*
  119. * Following data structures describe the descriptors that will be used.
  120. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  121. * we are doing LSO (above the 1500 size packet) only.
  122. */
  123. #define FLAGS_VLAN_TAGGED 0x10
  124. #define FLAGS_VLAN_OOB 0x40
  125. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  126. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  127. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  128. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  129. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  130. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  131. #define qlcnic_set_tx_port(_desc, _port) \
  132. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  133. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  134. ((_desc)->flags_opcode |= \
  135. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  136. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  137. ((_desc)->nfrags__length = \
  138. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  139. struct cmd_desc_type0 {
  140. u8 tcp_hdr_offset; /* For LSO only */
  141. u8 ip_hdr_offset; /* For LSO only */
  142. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  143. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  144. __le64 addr_buffer2;
  145. __le16 reference_handle;
  146. __le16 mss;
  147. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  148. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  149. __le16 conn_id; /* IPSec offoad only */
  150. __le64 addr_buffer3;
  151. __le64 addr_buffer1;
  152. __le16 buffer_length[4];
  153. __le64 addr_buffer4;
  154. u8 eth_addr[ETH_ALEN];
  155. __le16 vlan_TCI;
  156. } __attribute__ ((aligned(64)));
  157. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  158. struct rcv_desc {
  159. __le16 reference_handle;
  160. __le16 reserved;
  161. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  162. __le64 addr_buffer;
  163. } __packed;
  164. /* opcode field in status_desc */
  165. #define QLCNIC_SYN_OFFLOAD 0x03
  166. #define QLCNIC_RXPKT_DESC 0x04
  167. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  168. #define QLCNIC_RESPONSE_DESC 0x05
  169. #define QLCNIC_LRO_DESC 0x12
  170. /* for status field in status_desc */
  171. #define STATUS_CKSUM_LOOP 0
  172. #define STATUS_CKSUM_OK 2
  173. /* owner bits of status_desc */
  174. #define STATUS_OWNER_HOST (0x1ULL << 56)
  175. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  176. /* Status descriptor:
  177. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  178. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  179. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  180. */
  181. #define qlcnic_get_sts_port(sts_data) \
  182. ((sts_data) & 0x0F)
  183. #define qlcnic_get_sts_status(sts_data) \
  184. (((sts_data) >> 4) & 0x0F)
  185. #define qlcnic_get_sts_type(sts_data) \
  186. (((sts_data) >> 8) & 0x0F)
  187. #define qlcnic_get_sts_totallength(sts_data) \
  188. (((sts_data) >> 12) & 0xFFFF)
  189. #define qlcnic_get_sts_refhandle(sts_data) \
  190. (((sts_data) >> 28) & 0xFFFF)
  191. #define qlcnic_get_sts_prot(sts_data) \
  192. (((sts_data) >> 44) & 0x0F)
  193. #define qlcnic_get_sts_pkt_offset(sts_data) \
  194. (((sts_data) >> 48) & 0x1F)
  195. #define qlcnic_get_sts_desc_cnt(sts_data) \
  196. (((sts_data) >> 53) & 0x7)
  197. #define qlcnic_get_sts_opcode(sts_data) \
  198. (((sts_data) >> 58) & 0x03F)
  199. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  200. ((sts_data) & 0x0FFFF)
  201. #define qlcnic_get_lro_sts_length(sts_data) \
  202. (((sts_data) >> 16) & 0x0FFFF)
  203. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  204. (((sts_data) >> 32) & 0x0FF)
  205. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  206. (((sts_data) >> 40) & 0x0FF)
  207. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  208. (((sts_data) >> 48) & 0x1)
  209. #define qlcnic_get_lro_sts_type(sts_data) \
  210. (((sts_data) >> 49) & 0x7)
  211. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  212. (((sts_data) >> 52) & 0x1)
  213. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  214. ((sts_data) & 0x0FFFFFFFF)
  215. struct status_desc {
  216. __le64 status_desc_data[2];
  217. } __attribute__ ((aligned(16)));
  218. /* UNIFIED ROMIMAGE */
  219. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  220. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  221. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  222. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  223. /*Offsets */
  224. #define QLCNIC_UNI_CHIP_REV_OFF 10
  225. #define QLCNIC_UNI_FLAGS_OFF 11
  226. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  227. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  228. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  229. struct uni_table_desc{
  230. u32 findex;
  231. u32 num_entries;
  232. u32 entry_size;
  233. u32 reserved[5];
  234. };
  235. struct uni_data_desc{
  236. u32 findex;
  237. u32 size;
  238. u32 reserved[5];
  239. };
  240. /* Flash Defines and Structures */
  241. #define QLCNIC_FLT_LOCATION 0x3F1000
  242. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  243. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  244. #define QLCNIC_BOOTLD_REGION 0X72
  245. struct qlcnic_flt_header {
  246. u16 version;
  247. u16 len;
  248. u16 checksum;
  249. u16 reserved;
  250. };
  251. struct qlcnic_flt_entry {
  252. u8 region;
  253. u8 reserved0;
  254. u8 attrib;
  255. u8 reserved1;
  256. u32 size;
  257. u32 start_addr;
  258. u32 end_addr;
  259. };
  260. /* Magic number to let user know flash is programmed */
  261. #define QLCNIC_BDINFO_MAGIC 0x12345678
  262. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  263. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  264. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  265. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  266. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  267. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  268. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  269. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  270. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  271. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  272. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  273. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  274. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  275. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  276. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  277. /* Flash memory map */
  278. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  279. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  280. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  281. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  282. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  283. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  284. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  285. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  286. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  287. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  288. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  289. #define QLCNIC_UNIFIED_ROMIMAGE 0
  290. #define QLCNIC_FLASH_ROMIMAGE 1
  291. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  292. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  293. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  294. extern char qlcnic_driver_name[];
  295. /* Number of status descriptors to handle per interrupt */
  296. #define MAX_STATUS_HANDLE (64)
  297. /*
  298. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  299. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  300. */
  301. struct qlcnic_skb_frag {
  302. u64 dma;
  303. u64 length;
  304. };
  305. /* Following defines are for the state of the buffers */
  306. #define QLCNIC_BUFFER_FREE 0
  307. #define QLCNIC_BUFFER_BUSY 1
  308. /*
  309. * There will be one qlcnic_buffer per skb packet. These will be
  310. * used to save the dma info for pci_unmap_page()
  311. */
  312. struct qlcnic_cmd_buffer {
  313. struct sk_buff *skb;
  314. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  315. u32 frag_count;
  316. };
  317. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  318. struct qlcnic_rx_buffer {
  319. u16 ref_handle;
  320. struct sk_buff *skb;
  321. struct list_head list;
  322. u64 dma;
  323. };
  324. /* Board types */
  325. #define QLCNIC_GBE 0x01
  326. #define QLCNIC_XGBE 0x02
  327. /*
  328. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  329. * adjusted based on configured MTU.
  330. */
  331. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  332. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  333. #define QLCNIC_INTR_DEFAULT 0x04
  334. #define QLCNIC_CONFIG_INTR_COALESCE 3
  335. struct qlcnic_nic_intr_coalesce {
  336. u8 type;
  337. u8 sts_ring_mask;
  338. u16 rx_packets;
  339. u16 rx_time_us;
  340. u16 flag;
  341. u32 timer_out;
  342. };
  343. struct qlcnic_dump_template_hdr {
  344. __le32 type;
  345. __le32 offset;
  346. __le32 size;
  347. __le32 cap_mask;
  348. __le32 num_entries;
  349. __le32 version;
  350. __le32 timestamp;
  351. __le32 checksum;
  352. __le32 drv_cap_mask;
  353. __le32 sys_info[3];
  354. __le32 saved_state[16];
  355. __le32 cap_sizes[8];
  356. __le32 rsvd[0];
  357. };
  358. struct qlcnic_fw_dump {
  359. u8 clr; /* flag to indicate if dump is cleared */
  360. u8 enable; /* enable/disable dump */
  361. u32 size; /* total size of the dump */
  362. void *data; /* dump data area */
  363. struct qlcnic_dump_template_hdr *tmpl_hdr;
  364. };
  365. /*
  366. * One hardware_context{} per adapter
  367. * contains interrupt info as well shared hardware info.
  368. */
  369. struct qlcnic_hardware_context {
  370. void __iomem *pci_base0;
  371. void __iomem *ocm_win_crb;
  372. unsigned long pci_len0;
  373. rwlock_t crb_lock;
  374. struct mutex mem_lock;
  375. u8 revision_id;
  376. u8 pci_func;
  377. u8 linkup;
  378. u8 loopback_state;
  379. u16 port_type;
  380. u16 board_type;
  381. u8 beacon_state;
  382. struct qlcnic_nic_intr_coalesce coal;
  383. struct qlcnic_fw_dump fw_dump;
  384. };
  385. struct qlcnic_adapter_stats {
  386. u64 xmitcalled;
  387. u64 xmitfinished;
  388. u64 rxdropped;
  389. u64 txdropped;
  390. u64 csummed;
  391. u64 rx_pkts;
  392. u64 lro_pkts;
  393. u64 rxbytes;
  394. u64 txbytes;
  395. u64 lrobytes;
  396. u64 lso_frames;
  397. u64 xmit_on;
  398. u64 xmit_off;
  399. u64 skb_alloc_failure;
  400. u64 null_rxbuf;
  401. u64 rx_dma_map_error;
  402. u64 tx_dma_map_error;
  403. };
  404. /*
  405. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  406. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  407. */
  408. struct qlcnic_host_rds_ring {
  409. void __iomem *crb_rcv_producer;
  410. struct rcv_desc *desc_head;
  411. struct qlcnic_rx_buffer *rx_buf_arr;
  412. u32 num_desc;
  413. u32 producer;
  414. u32 dma_size;
  415. u32 skb_size;
  416. u32 flags;
  417. struct list_head free_list;
  418. spinlock_t lock;
  419. dma_addr_t phys_addr;
  420. } ____cacheline_internodealigned_in_smp;
  421. struct qlcnic_host_sds_ring {
  422. u32 consumer;
  423. u32 num_desc;
  424. void __iomem *crb_sts_consumer;
  425. struct status_desc *desc_head;
  426. struct qlcnic_adapter *adapter;
  427. struct napi_struct napi;
  428. struct list_head free_list[NUM_RCV_DESC_RINGS];
  429. void __iomem *crb_intr_mask;
  430. int irq;
  431. dma_addr_t phys_addr;
  432. char name[IFNAMSIZ+4];
  433. } ____cacheline_internodealigned_in_smp;
  434. struct qlcnic_host_tx_ring {
  435. u32 producer;
  436. u32 sw_consumer;
  437. u32 num_desc;
  438. void __iomem *crb_cmd_producer;
  439. struct cmd_desc_type0 *desc_head;
  440. struct qlcnic_cmd_buffer *cmd_buf_arr;
  441. __le32 *hw_consumer;
  442. dma_addr_t phys_addr;
  443. dma_addr_t hw_cons_phys_addr;
  444. struct netdev_queue *txq;
  445. } ____cacheline_internodealigned_in_smp;
  446. /*
  447. * Receive context. There is one such structure per instance of the
  448. * receive processing. Any state information that is relevant to
  449. * the receive, and is must be in this structure. The global data may be
  450. * present elsewhere.
  451. */
  452. struct qlcnic_recv_context {
  453. struct qlcnic_host_rds_ring *rds_rings;
  454. struct qlcnic_host_sds_ring *sds_rings;
  455. u32 state;
  456. u16 context_id;
  457. u16 virt_port;
  458. };
  459. /* HW context creation */
  460. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  461. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  462. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  463. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  464. /*
  465. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  466. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  467. */
  468. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  469. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  470. #define QLCNIC_CDRP_RSP_OK 0x00000001
  471. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  472. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  473. /*
  474. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  475. * the crb QLCNIC_CDRP_CRB_OFFSET.
  476. */
  477. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  478. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  479. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  480. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  481. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  482. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  483. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  484. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  485. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  486. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  487. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  488. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  489. #define QLCNIC_CDRP_CMD_INTRPT_TEST 0x00000011
  490. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  491. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  492. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  493. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  494. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  495. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  496. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  497. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  498. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  499. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  500. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  501. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  502. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  503. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  504. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  505. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  506. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  507. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  508. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  509. #define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
  510. #define QLCNIC_CDRP_CMD_TEMP_SIZE 0x0000002f
  511. #define QLCNIC_CDRP_CMD_GET_TEMP_HDR 0x00000030
  512. #define QLCNIC_CDRP_CMD_GET_MAC_STATS 0x00000037
  513. #define QLCNIC_RCODE_SUCCESS 0
  514. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  515. #define QLCNIC_RCODE_TIMEOUT 17
  516. #define QLCNIC_DESTROY_CTX_RESET 0
  517. /*
  518. * Capabilities Announced
  519. */
  520. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  521. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  522. #define QLCNIC_CAP0_LSO (1 << 6)
  523. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  524. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  525. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  526. /*
  527. * Context state
  528. */
  529. #define QLCNIC_HOST_CTX_STATE_FREED 0
  530. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  531. /*
  532. * Rx context
  533. */
  534. struct qlcnic_hostrq_sds_ring {
  535. __le64 host_phys_addr; /* Ring base addr */
  536. __le32 ring_size; /* Ring entries */
  537. __le16 msi_index;
  538. __le16 rsvd; /* Padding */
  539. } __packed;
  540. struct qlcnic_hostrq_rds_ring {
  541. __le64 host_phys_addr; /* Ring base addr */
  542. __le64 buff_size; /* Packet buffer size */
  543. __le32 ring_size; /* Ring entries */
  544. __le32 ring_kind; /* Class of ring */
  545. } __packed;
  546. struct qlcnic_hostrq_rx_ctx {
  547. __le64 host_rsp_dma_addr; /* Response dma'd here */
  548. __le32 capabilities[4]; /* Flag bit vector */
  549. __le32 host_int_crb_mode; /* Interrupt crb usage */
  550. __le32 host_rds_crb_mode; /* RDS crb usage */
  551. /* These ring offsets are relative to data[0] below */
  552. __le32 rds_ring_offset; /* Offset to RDS config */
  553. __le32 sds_ring_offset; /* Offset to SDS config */
  554. __le16 num_rds_rings; /* Count of RDS rings */
  555. __le16 num_sds_rings; /* Count of SDS rings */
  556. __le16 valid_field_offset;
  557. u8 txrx_sds_binding;
  558. u8 msix_handler;
  559. u8 reserved[128]; /* reserve space for future expansion*/
  560. /* MUST BE 64-bit aligned.
  561. The following is packed:
  562. - N hostrq_rds_rings
  563. - N hostrq_sds_rings */
  564. char data[0];
  565. } __packed;
  566. struct qlcnic_cardrsp_rds_ring{
  567. __le32 host_producer_crb; /* Crb to use */
  568. __le32 rsvd1; /* Padding */
  569. } __packed;
  570. struct qlcnic_cardrsp_sds_ring {
  571. __le32 host_consumer_crb; /* Crb to use */
  572. __le32 interrupt_crb; /* Crb to use */
  573. } __packed;
  574. struct qlcnic_cardrsp_rx_ctx {
  575. /* These ring offsets are relative to data[0] below */
  576. __le32 rds_ring_offset; /* Offset to RDS config */
  577. __le32 sds_ring_offset; /* Offset to SDS config */
  578. __le32 host_ctx_state; /* Starting State */
  579. __le32 num_fn_per_port; /* How many PCI fn share the port */
  580. __le16 num_rds_rings; /* Count of RDS rings */
  581. __le16 num_sds_rings; /* Count of SDS rings */
  582. __le16 context_id; /* Handle for context */
  583. u8 phys_port; /* Physical id of port */
  584. u8 virt_port; /* Virtual/Logical id of port */
  585. u8 reserved[128]; /* save space for future expansion */
  586. /* MUST BE 64-bit aligned.
  587. The following is packed:
  588. - N cardrsp_rds_rings
  589. - N cardrs_sds_rings */
  590. char data[0];
  591. } __packed;
  592. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  593. (sizeof(HOSTRQ_RX) + \
  594. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  595. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  596. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  597. (sizeof(CARDRSP_RX) + \
  598. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  599. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  600. /*
  601. * Tx context
  602. */
  603. struct qlcnic_hostrq_cds_ring {
  604. __le64 host_phys_addr; /* Ring base addr */
  605. __le32 ring_size; /* Ring entries */
  606. __le32 rsvd; /* Padding */
  607. } __packed;
  608. struct qlcnic_hostrq_tx_ctx {
  609. __le64 host_rsp_dma_addr; /* Response dma'd here */
  610. __le64 cmd_cons_dma_addr; /* */
  611. __le64 dummy_dma_addr; /* */
  612. __le32 capabilities[4]; /* Flag bit vector */
  613. __le32 host_int_crb_mode; /* Interrupt crb usage */
  614. __le32 rsvd1; /* Padding */
  615. __le16 rsvd2; /* Padding */
  616. __le16 interrupt_ctl;
  617. __le16 msi_index;
  618. __le16 rsvd3; /* Padding */
  619. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  620. u8 reserved[128]; /* future expansion */
  621. } __packed;
  622. struct qlcnic_cardrsp_cds_ring {
  623. __le32 host_producer_crb; /* Crb to use */
  624. __le32 interrupt_crb; /* Crb to use */
  625. } __packed;
  626. struct qlcnic_cardrsp_tx_ctx {
  627. __le32 host_ctx_state; /* Starting state */
  628. __le16 context_id; /* Handle for context */
  629. u8 phys_port; /* Physical id of port */
  630. u8 virt_port; /* Virtual/Logical id of port */
  631. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  632. u8 reserved[128]; /* future expansion */
  633. } __packed;
  634. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  635. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  636. /* CRB */
  637. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  638. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  639. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  640. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  641. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  642. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  643. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  644. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  645. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  646. /* MAC */
  647. #define MC_COUNT_P3P 38
  648. #define QLCNIC_MAC_NOOP 0
  649. #define QLCNIC_MAC_ADD 1
  650. #define QLCNIC_MAC_DEL 2
  651. #define QLCNIC_MAC_VLAN_ADD 3
  652. #define QLCNIC_MAC_VLAN_DEL 4
  653. struct qlcnic_mac_list_s {
  654. struct list_head list;
  655. uint8_t mac_addr[ETH_ALEN+2];
  656. };
  657. #define QLCNIC_HOST_REQUEST 0x13
  658. #define QLCNIC_REQUEST 0x14
  659. #define QLCNIC_MAC_EVENT 0x1
  660. #define QLCNIC_IP_UP 2
  661. #define QLCNIC_IP_DOWN 3
  662. #define QLCNIC_ILB_MODE 0x1
  663. #define QLCNIC_ELB_MODE 0x2
  664. #define QLCNIC_LINKEVENT 0x1
  665. #define QLCNIC_LB_RESPONSE 0x2
  666. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  667. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  668. /*
  669. * Driver --> Firmware
  670. */
  671. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  672. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  673. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  674. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  675. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  676. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  677. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  678. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  679. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  680. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  681. /*
  682. * Firmware --> Driver
  683. */
  684. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  685. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  686. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  687. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  688. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  689. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  690. /* Capabilites received */
  691. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  692. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  693. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  694. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  695. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  696. /* module types */
  697. #define LINKEVENT_MODULE_NOT_PRESENT 1
  698. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  699. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  700. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  701. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  702. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  703. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  704. #define LINKEVENT_MODULE_TWINAX 8
  705. #define LINKSPEED_10GBPS 10000
  706. #define LINKSPEED_1GBPS 1000
  707. #define LINKSPEED_100MBPS 100
  708. #define LINKSPEED_10MBPS 10
  709. #define LINKSPEED_ENCODED_10MBPS 0
  710. #define LINKSPEED_ENCODED_100MBPS 1
  711. #define LINKSPEED_ENCODED_1GBPS 2
  712. #define LINKEVENT_AUTONEG_DISABLED 0
  713. #define LINKEVENT_AUTONEG_ENABLED 1
  714. #define LINKEVENT_HALF_DUPLEX 0
  715. #define LINKEVENT_FULL_DUPLEX 1
  716. #define LINKEVENT_LINKSPEED_MBPS 0
  717. #define LINKEVENT_LINKSPEED_ENCODED 1
  718. /* firmware response header:
  719. * 63:58 - message type
  720. * 57:56 - owner
  721. * 55:53 - desc count
  722. * 52:48 - reserved
  723. * 47:40 - completion id
  724. * 39:32 - opcode
  725. * 31:16 - error code
  726. * 15:00 - reserved
  727. */
  728. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  729. ((msg_hdr >> 32) & 0xFF)
  730. struct qlcnic_fw_msg {
  731. union {
  732. struct {
  733. u64 hdr;
  734. u64 body[7];
  735. };
  736. u64 words[8];
  737. };
  738. };
  739. struct qlcnic_nic_req {
  740. __le64 qhdr;
  741. __le64 req_hdr;
  742. __le64 words[6];
  743. } __packed;
  744. struct qlcnic_mac_req {
  745. u8 op;
  746. u8 tag;
  747. u8 mac_addr[6];
  748. };
  749. struct qlcnic_vlan_req {
  750. __le16 vlan_id;
  751. __le16 rsvd[3];
  752. } __packed;
  753. struct qlcnic_ipaddr {
  754. __be32 ipv4;
  755. __be32 ipv6[4];
  756. };
  757. #define QLCNIC_MSI_ENABLED 0x02
  758. #define QLCNIC_MSIX_ENABLED 0x04
  759. #define QLCNIC_LRO_ENABLED 0x08
  760. #define QLCNIC_LRO_DISABLED 0x00
  761. #define QLCNIC_BRIDGE_ENABLED 0X10
  762. #define QLCNIC_DIAG_ENABLED 0x20
  763. #define QLCNIC_ESWITCH_ENABLED 0x40
  764. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  765. #define QLCNIC_TAGGING_ENABLED 0x100
  766. #define QLCNIC_MACSPOOF 0x200
  767. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  768. #define QLCNIC_PROMISC_DISABLED 0x800
  769. #define QLCNIC_NEED_FLR 0x1000
  770. #define QLCNIC_FW_RESET_OWNER 0x2000
  771. #define QLCNIC_FW_HANG 0x4000
  772. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  773. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  774. #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
  775. #define QLCNIC_MSIX_TBL_SPACE 8192
  776. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  777. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  778. #define QLCNIC_NETDEV_WEIGHT 128
  779. #define QLCNIC_ADAPTER_UP_MAGIC 777
  780. #define __QLCNIC_FW_ATTACHED 0
  781. #define __QLCNIC_DEV_UP 1
  782. #define __QLCNIC_RESETTING 2
  783. #define __QLCNIC_START_FW 4
  784. #define __QLCNIC_AER 5
  785. #define __QLCNIC_DIAG_RES_ALLOC 6
  786. #define __QLCNIC_LED_ENABLE 7
  787. #define QLCNIC_INTERRUPT_TEST 1
  788. #define QLCNIC_LOOPBACK_TEST 2
  789. #define QLCNIC_LED_TEST 3
  790. #define QLCNIC_FILTER_AGE 80
  791. #define QLCNIC_READD_AGE 20
  792. #define QLCNIC_LB_MAX_FILTERS 64
  793. /* QLCNIC Driver Error Code */
  794. #define QLCNIC_FW_NOT_RESPOND 51
  795. #define QLCNIC_TEST_IN_PROGRESS 52
  796. #define QLCNIC_UNDEFINED_ERROR 53
  797. #define QLCNIC_LB_CABLE_NOT_CONN 54
  798. struct qlcnic_filter {
  799. struct hlist_node fnode;
  800. u8 faddr[ETH_ALEN];
  801. __le16 vlan_id;
  802. unsigned long ftime;
  803. };
  804. struct qlcnic_filter_hash {
  805. struct hlist_head *fhead;
  806. u8 fnum;
  807. u8 fmax;
  808. };
  809. struct qlcnic_adapter {
  810. struct qlcnic_hardware_context *ahw;
  811. struct qlcnic_recv_context *recv_ctx;
  812. struct qlcnic_host_tx_ring *tx_ring;
  813. struct net_device *netdev;
  814. struct pci_dev *pdev;
  815. unsigned long state;
  816. u32 flags;
  817. u16 num_txd;
  818. u16 num_rxd;
  819. u16 num_jumbo_rxd;
  820. u16 max_rxd;
  821. u16 max_jumbo_rxd;
  822. u8 max_rds_rings;
  823. u8 max_sds_rings;
  824. u8 msix_supported;
  825. u8 portnum;
  826. u8 physical_port;
  827. u8 reset_context;
  828. u8 mc_enabled;
  829. u8 max_mc_count;
  830. u8 fw_wait_cnt;
  831. u8 fw_fail_cnt;
  832. u8 tx_timeo_cnt;
  833. u8 need_fw_reset;
  834. u8 has_link_events;
  835. u8 fw_type;
  836. u16 tx_context_id;
  837. u16 is_up;
  838. u16 link_speed;
  839. u16 link_duplex;
  840. u16 link_autoneg;
  841. u16 module_type;
  842. u16 op_mode;
  843. u16 switch_mode;
  844. u16 max_tx_ques;
  845. u16 max_rx_ques;
  846. u16 max_mtu;
  847. u16 pvid;
  848. u32 fw_hal_version;
  849. u32 capabilities;
  850. u32 irq;
  851. u32 temp;
  852. u32 int_vec_bit;
  853. u32 heartbeat;
  854. u8 max_mac_filters;
  855. u8 dev_state;
  856. u8 diag_test;
  857. char diag_cnt;
  858. u8 reset_ack_timeo;
  859. u8 dev_init_timeo;
  860. u16 msg_enable;
  861. u8 mac_addr[ETH_ALEN];
  862. u64 dev_rst_time;
  863. u8 mac_learn;
  864. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  865. struct qlcnic_npar_info *npars;
  866. struct qlcnic_eswitch *eswitch;
  867. struct qlcnic_nic_template *nic_ops;
  868. struct qlcnic_adapter_stats stats;
  869. struct list_head mac_list;
  870. void __iomem *tgt_mask_reg;
  871. void __iomem *tgt_status_reg;
  872. void __iomem *crb_int_state_reg;
  873. void __iomem *isr_int_vec;
  874. struct msix_entry *msix_entries;
  875. struct delayed_work fw_work;
  876. struct qlcnic_filter_hash fhash;
  877. spinlock_t tx_clean_lock;
  878. spinlock_t mac_learn_lock;
  879. __le32 file_prd_off; /*File fw product offset*/
  880. u32 fw_version;
  881. const struct firmware *fw;
  882. };
  883. struct qlcnic_info {
  884. __le16 pci_func;
  885. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  886. __le16 phys_port;
  887. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  888. __le32 capabilities;
  889. u8 max_mac_filters;
  890. u8 reserved1;
  891. __le16 max_mtu;
  892. __le16 max_tx_ques;
  893. __le16 max_rx_ques;
  894. __le16 min_tx_bw;
  895. __le16 max_tx_bw;
  896. u8 reserved2[104];
  897. } __packed;
  898. struct qlcnic_pci_info {
  899. __le16 id; /* pci function id */
  900. __le16 active; /* 1 = Enabled */
  901. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  902. __le16 default_port; /* default port number */
  903. __le16 tx_min_bw; /* Multiple of 100mbpc */
  904. __le16 tx_max_bw;
  905. __le16 reserved1[2];
  906. u8 mac[ETH_ALEN];
  907. u8 reserved2[106];
  908. } __packed;
  909. struct qlcnic_npar_info {
  910. u16 pvid;
  911. u16 min_bw;
  912. u16 max_bw;
  913. u8 phy_port;
  914. u8 type;
  915. u8 active;
  916. u8 enable_pm;
  917. u8 dest_npar;
  918. u8 discard_tagged;
  919. u8 mac_override;
  920. u8 mac_anti_spoof;
  921. u8 promisc_mode;
  922. u8 offload_flags;
  923. };
  924. struct qlcnic_eswitch {
  925. u8 port;
  926. u8 active_vports;
  927. u8 active_vlans;
  928. u8 active_ucast_filters;
  929. u8 max_ucast_filters;
  930. u8 max_active_vlans;
  931. u32 flags;
  932. #define QLCNIC_SWITCH_ENABLE BIT_1
  933. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  934. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  935. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  936. };
  937. /* Return codes for Error handling */
  938. #define QL_STATUS_INVALID_PARAM -1
  939. #define MAX_BW 100 /* % of link speed */
  940. #define MAX_VLAN_ID 4095
  941. #define MIN_VLAN_ID 2
  942. #define DEFAULT_MAC_LEARN 1
  943. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  944. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  945. struct qlcnic_pci_func_cfg {
  946. u16 func_type;
  947. u16 min_bw;
  948. u16 max_bw;
  949. u16 port_num;
  950. u8 pci_func;
  951. u8 func_state;
  952. u8 def_mac_addr[6];
  953. };
  954. struct qlcnic_npar_func_cfg {
  955. u32 fw_capab;
  956. u16 port_num;
  957. u16 min_bw;
  958. u16 max_bw;
  959. u16 max_tx_queues;
  960. u16 max_rx_queues;
  961. u8 pci_func;
  962. u8 op_mode;
  963. };
  964. struct qlcnic_pm_func_cfg {
  965. u8 pci_func;
  966. u8 action;
  967. u8 dest_npar;
  968. u8 reserved[5];
  969. };
  970. struct qlcnic_esw_func_cfg {
  971. u16 vlan_id;
  972. u8 op_mode;
  973. u8 op_type;
  974. u8 pci_func;
  975. u8 host_vlan_tag;
  976. u8 promisc_mode;
  977. u8 discard_tagged;
  978. u8 mac_override;
  979. u8 mac_anti_spoof;
  980. u8 offload_flags;
  981. u8 reserved[5];
  982. };
  983. #define QLCNIC_STATS_VERSION 1
  984. #define QLCNIC_STATS_PORT 1
  985. #define QLCNIC_STATS_ESWITCH 2
  986. #define QLCNIC_QUERY_RX_COUNTER 0
  987. #define QLCNIC_QUERY_TX_COUNTER 1
  988. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  989. #define QLCNIC_FILL_STATS(VAL1) \
  990. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  991. #define QLCNIC_MAC_STATS 1
  992. #define QLCNIC_ESW_STATS 2
  993. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  994. do { \
  995. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  996. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  997. (VAL1) = (VAL2); \
  998. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  999. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1000. (VAL1) += (VAL2); \
  1001. } while (0)
  1002. struct qlcnic_mac_statistics{
  1003. __le64 mac_tx_frames;
  1004. __le64 mac_tx_bytes;
  1005. __le64 mac_tx_mcast_pkts;
  1006. __le64 mac_tx_bcast_pkts;
  1007. __le64 mac_tx_pause_cnt;
  1008. __le64 mac_tx_ctrl_pkt;
  1009. __le64 mac_tx_lt_64b_pkts;
  1010. __le64 mac_tx_lt_127b_pkts;
  1011. __le64 mac_tx_lt_255b_pkts;
  1012. __le64 mac_tx_lt_511b_pkts;
  1013. __le64 mac_tx_lt_1023b_pkts;
  1014. __le64 mac_tx_lt_1518b_pkts;
  1015. __le64 mac_tx_gt_1518b_pkts;
  1016. __le64 rsvd1[3];
  1017. __le64 mac_rx_frames;
  1018. __le64 mac_rx_bytes;
  1019. __le64 mac_rx_mcast_pkts;
  1020. __le64 mac_rx_bcast_pkts;
  1021. __le64 mac_rx_pause_cnt;
  1022. __le64 mac_rx_ctrl_pkt;
  1023. __le64 mac_rx_lt_64b_pkts;
  1024. __le64 mac_rx_lt_127b_pkts;
  1025. __le64 mac_rx_lt_255b_pkts;
  1026. __le64 mac_rx_lt_511b_pkts;
  1027. __le64 mac_rx_lt_1023b_pkts;
  1028. __le64 mac_rx_lt_1518b_pkts;
  1029. __le64 mac_rx_gt_1518b_pkts;
  1030. __le64 rsvd2[3];
  1031. __le64 mac_rx_length_error;
  1032. __le64 mac_rx_length_small;
  1033. __le64 mac_rx_length_large;
  1034. __le64 mac_rx_jabber;
  1035. __le64 mac_rx_dropped;
  1036. __le64 mac_rx_crc_error;
  1037. __le64 mac_align_error;
  1038. } __packed;
  1039. struct __qlcnic_esw_statistics {
  1040. __le16 context_id;
  1041. __le16 version;
  1042. __le16 size;
  1043. __le16 unused;
  1044. __le64 unicast_frames;
  1045. __le64 multicast_frames;
  1046. __le64 broadcast_frames;
  1047. __le64 dropped_frames;
  1048. __le64 errors;
  1049. __le64 local_frames;
  1050. __le64 numbytes;
  1051. __le64 rsvd[3];
  1052. } __packed;
  1053. struct qlcnic_esw_statistics {
  1054. struct __qlcnic_esw_statistics rx;
  1055. struct __qlcnic_esw_statistics tx;
  1056. };
  1057. struct qlcnic_common_entry_hdr {
  1058. __le32 type;
  1059. __le32 offset;
  1060. __le32 cap_size;
  1061. u8 mask;
  1062. u8 rsvd[2];
  1063. u8 flags;
  1064. } __packed;
  1065. struct __crb {
  1066. __le32 addr;
  1067. u8 stride;
  1068. u8 rsvd1[3];
  1069. __le32 data_size;
  1070. __le32 no_ops;
  1071. __le32 rsvd2[4];
  1072. } __packed;
  1073. struct __ctrl {
  1074. __le32 addr;
  1075. u8 stride;
  1076. u8 index_a;
  1077. __le16 timeout;
  1078. __le32 data_size;
  1079. __le32 no_ops;
  1080. u8 opcode;
  1081. u8 index_v;
  1082. u8 shl_val;
  1083. u8 shr_val;
  1084. __le32 val1;
  1085. __le32 val2;
  1086. __le32 val3;
  1087. } __packed;
  1088. struct __cache {
  1089. __le32 addr;
  1090. __le16 stride;
  1091. __le16 init_tag_val;
  1092. __le32 size;
  1093. __le32 no_ops;
  1094. __le32 ctrl_addr;
  1095. __le32 ctrl_val;
  1096. __le32 read_addr;
  1097. u8 read_addr_stride;
  1098. u8 read_addr_num;
  1099. u8 rsvd1[2];
  1100. } __packed;
  1101. struct __ocm {
  1102. u8 rsvd[8];
  1103. __le32 size;
  1104. __le32 no_ops;
  1105. u8 rsvd1[8];
  1106. __le32 read_addr;
  1107. __le32 read_addr_stride;
  1108. } __packed;
  1109. struct __mem {
  1110. u8 rsvd[24];
  1111. __le32 addr;
  1112. __le32 size;
  1113. } __packed;
  1114. struct __mux {
  1115. __le32 addr;
  1116. u8 rsvd[4];
  1117. __le32 size;
  1118. __le32 no_ops;
  1119. __le32 val;
  1120. __le32 val_stride;
  1121. __le32 read_addr;
  1122. u8 rsvd2[4];
  1123. } __packed;
  1124. struct __queue {
  1125. __le32 sel_addr;
  1126. __le16 stride;
  1127. u8 rsvd[2];
  1128. __le32 size;
  1129. __le32 no_ops;
  1130. u8 rsvd2[8];
  1131. __le32 read_addr;
  1132. u8 read_addr_stride;
  1133. u8 read_addr_cnt;
  1134. u8 rsvd3[2];
  1135. } __packed;
  1136. struct qlcnic_dump_entry {
  1137. struct qlcnic_common_entry_hdr hdr;
  1138. union {
  1139. struct __crb crb;
  1140. struct __cache cache;
  1141. struct __ocm ocm;
  1142. struct __mem mem;
  1143. struct __mux mux;
  1144. struct __queue que;
  1145. struct __ctrl ctrl;
  1146. } region;
  1147. } __packed;
  1148. enum op_codes {
  1149. QLCNIC_DUMP_NOP = 0,
  1150. QLCNIC_DUMP_READ_CRB = 1,
  1151. QLCNIC_DUMP_READ_MUX = 2,
  1152. QLCNIC_DUMP_QUEUE = 3,
  1153. QLCNIC_DUMP_BRD_CONFIG = 4,
  1154. QLCNIC_DUMP_READ_OCM = 6,
  1155. QLCNIC_DUMP_PEG_REG = 7,
  1156. QLCNIC_DUMP_L1_DTAG = 8,
  1157. QLCNIC_DUMP_L1_ITAG = 9,
  1158. QLCNIC_DUMP_L1_DATA = 11,
  1159. QLCNIC_DUMP_L1_INST = 12,
  1160. QLCNIC_DUMP_L2_DTAG = 21,
  1161. QLCNIC_DUMP_L2_ITAG = 22,
  1162. QLCNIC_DUMP_L2_DATA = 23,
  1163. QLCNIC_DUMP_L2_INST = 24,
  1164. QLCNIC_DUMP_READ_ROM = 71,
  1165. QLCNIC_DUMP_READ_MEM = 72,
  1166. QLCNIC_DUMP_READ_CTRL = 98,
  1167. QLCNIC_DUMP_TLHDR = 99,
  1168. QLCNIC_DUMP_RDEND = 255
  1169. };
  1170. #define QLCNIC_DUMP_WCRB BIT_0
  1171. #define QLCNIC_DUMP_RWCRB BIT_1
  1172. #define QLCNIC_DUMP_ANDCRB BIT_2
  1173. #define QLCNIC_DUMP_ORCRB BIT_3
  1174. #define QLCNIC_DUMP_POLLCRB BIT_4
  1175. #define QLCNIC_DUMP_RD_SAVE BIT_5
  1176. #define QLCNIC_DUMP_WRT_SAVED BIT_6
  1177. #define QLCNIC_DUMP_MOD_SAVE_ST BIT_7
  1178. #define QLCNIC_DUMP_SKIP BIT_7
  1179. #define QLCNIC_DUMP_MASK_MIN 3
  1180. #define QLCNIC_DUMP_MASK_DEF 0x1f
  1181. #define QLCNIC_DUMP_MASK_MAX 0xff
  1182. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1183. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1184. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1185. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1186. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1187. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1188. struct qlcnic_dump_operations {
  1189. enum op_codes opcode;
  1190. u32 (*handler)(struct qlcnic_adapter *,
  1191. struct qlcnic_dump_entry *, u32 *);
  1192. };
  1193. struct _cdrp_cmd {
  1194. u32 cmd;
  1195. u32 arg1;
  1196. u32 arg2;
  1197. u32 arg3;
  1198. };
  1199. struct qlcnic_cmd_args {
  1200. struct _cdrp_cmd req;
  1201. struct _cdrp_cmd rsp;
  1202. };
  1203. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1204. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1205. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  1206. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  1207. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1208. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1209. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1210. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1211. #define ADDR_IN_RANGE(addr, low, high) \
  1212. (((addr) < (high)) && ((addr) >= (low)))
  1213. #define QLCRD32(adapter, off) \
  1214. (qlcnic_hw_read_wx_2M(adapter, off))
  1215. #define QLCWR32(adapter, off, val) \
  1216. (qlcnic_hw_write_wx_2M(adapter, off, val))
  1217. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1218. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1219. #define qlcnic_rom_lock(a) \
  1220. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1221. #define qlcnic_rom_unlock(a) \
  1222. qlcnic_pcie_sem_unlock((a), 2)
  1223. #define qlcnic_phy_lock(a) \
  1224. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1225. #define qlcnic_phy_unlock(a) \
  1226. qlcnic_pcie_sem_unlock((a), 3)
  1227. #define qlcnic_api_lock(a) \
  1228. qlcnic_pcie_sem_lock((a), 5, 0)
  1229. #define qlcnic_api_unlock(a) \
  1230. qlcnic_pcie_sem_unlock((a), 5)
  1231. #define qlcnic_sw_lock(a) \
  1232. qlcnic_pcie_sem_lock((a), 6, 0)
  1233. #define qlcnic_sw_unlock(a) \
  1234. qlcnic_pcie_sem_unlock((a), 6)
  1235. #define crb_win_lock(a) \
  1236. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1237. #define crb_win_unlock(a) \
  1238. qlcnic_pcie_sem_unlock((a), 7)
  1239. #define __QLCNIC_MAX_LED_RATE 0xf
  1240. #define __QLCNIC_MAX_LED_STATE 0x2
  1241. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  1242. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1243. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  1244. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1245. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1246. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1247. /* Functions from qlcnic_init.c */
  1248. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1249. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1250. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1251. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1252. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1253. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1254. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1255. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1256. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1257. u8 *bytes, size_t size);
  1258. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1259. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1260. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  1261. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1262. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1263. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1264. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1265. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1266. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1267. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1268. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1269. void qlcnic_watchdog_task(struct work_struct *work);
  1270. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1271. struct qlcnic_host_rds_ring *rds_ring);
  1272. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1273. void qlcnic_set_multi(struct net_device *netdev);
  1274. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1275. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  1276. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  1277. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  1278. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
  1279. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  1280. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  1281. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1282. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1283. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1284. netdev_features_t features);
  1285. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1286. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  1287. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1288. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1289. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  1290. struct qlcnic_host_tx_ring *tx_ring);
  1291. void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
  1292. void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
  1293. void qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter);
  1294. int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode);
  1295. /* Functions from qlcnic_ethtool.c */
  1296. int qlcnic_check_loopback_buff(unsigned char *data, u8 mac[]);
  1297. /* Functions from qlcnic_main.c */
  1298. int qlcnic_reset_context(struct qlcnic_adapter *);
  1299. void qlcnic_issue_cmd(struct qlcnic_adapter *adapter, struct qlcnic_cmd_args *);
  1300. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1301. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1302. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1303. int qlcnic_validate_max_rss(struct net_device *netdev, u8 max_hw, u8 val);
  1304. int qlcnic_set_max_rss(struct qlcnic_adapter *adapter, u8 data);
  1305. void qlcnic_dev_request_reset(struct qlcnic_adapter *);
  1306. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1307. /* Management functions */
  1308. int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
  1309. int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1310. int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  1311. int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
  1312. /* eSwitch management functions */
  1313. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1314. struct qlcnic_esw_func_cfg *);
  1315. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1316. struct qlcnic_esw_func_cfg *);
  1317. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1318. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1319. struct __qlcnic_esw_statistics *);
  1320. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1321. struct __qlcnic_esw_statistics *);
  1322. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1323. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1324. extern int qlcnic_config_tso;
  1325. /*
  1326. * QLOGIC Board information
  1327. */
  1328. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1329. struct qlcnic_brdinfo {
  1330. unsigned short vendor;
  1331. unsigned short device;
  1332. unsigned short sub_vendor;
  1333. unsigned short sub_device;
  1334. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1335. };
  1336. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  1337. {0x1077, 0x8020, 0x1077, 0x203,
  1338. "8200 Series Single Port 10GbE Converged Network Adapter "
  1339. "(TCP/IP Networking)"},
  1340. {0x1077, 0x8020, 0x1077, 0x207,
  1341. "8200 Series Dual Port 10GbE Converged Network Adapter "
  1342. "(TCP/IP Networking)"},
  1343. {0x1077, 0x8020, 0x1077, 0x20b,
  1344. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  1345. {0x1077, 0x8020, 0x1077, 0x20c,
  1346. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  1347. {0x1077, 0x8020, 0x1077, 0x20f,
  1348. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  1349. {0x1077, 0x8020, 0x103c, 0x3733,
  1350. "NC523SFP 10Gb 2-port Server Adapter"},
  1351. {0x1077, 0x8020, 0x103c, 0x3346,
  1352. "CN1000Q Dual Port Converged Network Adapter"},
  1353. {0x1077, 0x8020, 0x1077, 0x210,
  1354. "QME8242-k 10GbE Dual Port Mezzanine Card"},
  1355. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  1356. };
  1357. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  1358. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1359. {
  1360. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1361. return tx_ring->sw_consumer - tx_ring->producer;
  1362. else
  1363. return tx_ring->sw_consumer + tx_ring->num_desc -
  1364. tx_ring->producer;
  1365. }
  1366. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1367. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1368. struct qlcnic_nic_template {
  1369. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1370. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1371. int (*start_firmware) (struct qlcnic_adapter *);
  1372. };
  1373. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1374. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  1375. printk(KERN_INFO "%s: %s: " _fmt, \
  1376. dev_name(&adapter->pdev->dev), \
  1377. __func__, ##_args); \
  1378. } while (0)
  1379. #endif /* __QLCNIC_H_ */