mlx4.h 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #ifndef MLX4_H
  37. #define MLX4_H
  38. #include <linux/mutex.h>
  39. #include <linux/radix-tree.h>
  40. #include <linux/timer.h>
  41. #include <linux/semaphore.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/mlx4/device.h>
  44. #include <linux/mlx4/driver.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include <linux/mlx4/cmd.h>
  47. #define DRV_NAME "mlx4_core"
  48. #define PFX DRV_NAME ": "
  49. #define DRV_VERSION "1.1"
  50. #define DRV_RELDATE "Dec, 2011"
  51. #define MLX4_NUM_UP 8
  52. #define MLX4_NUM_TC 8
  53. #define MLX4_RATELIMIT_UNITS 3 /* 100 Mbps */
  54. #define MLX4_RATELIMIT_DEFAULT 0xffff
  55. struct mlx4_set_port_prio2tc_context {
  56. u8 prio2tc[4];
  57. };
  58. struct mlx4_port_scheduler_tc_cfg_be {
  59. __be16 pg;
  60. __be16 bw_precentage;
  61. __be16 max_bw_units; /* 3-100Mbps, 4-1Gbps, other values - reserved */
  62. __be16 max_bw_value;
  63. };
  64. struct mlx4_set_port_scheduler_context {
  65. struct mlx4_port_scheduler_tc_cfg_be tc[MLX4_NUM_TC];
  66. };
  67. enum {
  68. MLX4_HCR_BASE = 0x80680,
  69. MLX4_HCR_SIZE = 0x0001c,
  70. MLX4_CLR_INT_SIZE = 0x00008,
  71. MLX4_SLAVE_COMM_BASE = 0x0,
  72. MLX4_COMM_PAGESIZE = 0x1000
  73. };
  74. enum {
  75. MLX4_MAX_MGM_ENTRY_SIZE = 0x1000,
  76. MLX4_MAX_QP_PER_MGM = 4 * (MLX4_MAX_MGM_ENTRY_SIZE / 16 - 2),
  77. MLX4_MTT_ENTRY_PER_SEG = 8,
  78. };
  79. enum {
  80. MLX4_NUM_PDS = 1 << 15
  81. };
  82. enum {
  83. MLX4_CMPT_TYPE_QP = 0,
  84. MLX4_CMPT_TYPE_SRQ = 1,
  85. MLX4_CMPT_TYPE_CQ = 2,
  86. MLX4_CMPT_TYPE_EQ = 3,
  87. MLX4_CMPT_NUM_TYPE
  88. };
  89. enum {
  90. MLX4_CMPT_SHIFT = 24,
  91. MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
  92. };
  93. enum mlx4_mr_state {
  94. MLX4_MR_DISABLED = 0,
  95. MLX4_MR_EN_HW,
  96. MLX4_MR_EN_SW
  97. };
  98. #define MLX4_COMM_TIME 10000
  99. enum {
  100. MLX4_COMM_CMD_RESET,
  101. MLX4_COMM_CMD_VHCR0,
  102. MLX4_COMM_CMD_VHCR1,
  103. MLX4_COMM_CMD_VHCR2,
  104. MLX4_COMM_CMD_VHCR_EN,
  105. MLX4_COMM_CMD_VHCR_POST,
  106. MLX4_COMM_CMD_FLR = 254
  107. };
  108. /*The flag indicates that the slave should delay the RESET cmd*/
  109. #define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
  110. /*indicates how many retries will be done if we are in the middle of FLR*/
  111. #define NUM_OF_RESET_RETRIES 10
  112. #define SLEEP_TIME_IN_RESET (2 * 1000)
  113. enum mlx4_resource {
  114. RES_QP,
  115. RES_CQ,
  116. RES_SRQ,
  117. RES_XRCD,
  118. RES_MPT,
  119. RES_MTT,
  120. RES_MAC,
  121. RES_VLAN,
  122. RES_EQ,
  123. RES_COUNTER,
  124. MLX4_NUM_OF_RESOURCE_TYPE
  125. };
  126. enum mlx4_alloc_mode {
  127. RES_OP_RESERVE,
  128. RES_OP_RESERVE_AND_MAP,
  129. RES_OP_MAP_ICM,
  130. };
  131. enum mlx4_res_tracker_free_type {
  132. RES_TR_FREE_ALL,
  133. RES_TR_FREE_SLAVES_ONLY,
  134. RES_TR_FREE_STRUCTS_ONLY,
  135. };
  136. /*
  137. *Virtual HCR structures.
  138. * mlx4_vhcr is the sw representation, in machine endianess
  139. *
  140. * mlx4_vhcr_cmd is the formalized structure, the one that is passed
  141. * to FW to go through communication channel.
  142. * It is big endian, and has the same structure as the physical HCR
  143. * used by command interface
  144. */
  145. struct mlx4_vhcr {
  146. u64 in_param;
  147. u64 out_param;
  148. u32 in_modifier;
  149. u32 errno;
  150. u16 op;
  151. u16 token;
  152. u8 op_modifier;
  153. u8 e_bit;
  154. };
  155. struct mlx4_vhcr_cmd {
  156. __be64 in_param;
  157. __be32 in_modifier;
  158. __be64 out_param;
  159. __be16 token;
  160. u16 reserved;
  161. u8 status;
  162. u8 flags;
  163. __be16 opcode;
  164. };
  165. struct mlx4_cmd_info {
  166. u16 opcode;
  167. bool has_inbox;
  168. bool has_outbox;
  169. bool out_is_imm;
  170. bool encode_slave_id;
  171. int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  172. struct mlx4_cmd_mailbox *inbox);
  173. int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  174. struct mlx4_cmd_mailbox *inbox,
  175. struct mlx4_cmd_mailbox *outbox,
  176. struct mlx4_cmd_info *cmd);
  177. };
  178. #ifdef CONFIG_MLX4_DEBUG
  179. extern int mlx4_debug_level;
  180. #else /* CONFIG_MLX4_DEBUG */
  181. #define mlx4_debug_level (0)
  182. #endif /* CONFIG_MLX4_DEBUG */
  183. #define mlx4_dbg(mdev, format, arg...) \
  184. do { \
  185. if (mlx4_debug_level) \
  186. dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ##arg); \
  187. } while (0)
  188. #define mlx4_err(mdev, format, arg...) \
  189. dev_err(&mdev->pdev->dev, format, ##arg)
  190. #define mlx4_info(mdev, format, arg...) \
  191. dev_info(&mdev->pdev->dev, format, ##arg)
  192. #define mlx4_warn(mdev, format, arg...) \
  193. dev_warn(&mdev->pdev->dev, format, ##arg)
  194. extern int mlx4_log_num_mgm_entry_size;
  195. extern int log_mtts_per_seg;
  196. #define MLX4_MAX_NUM_SLAVES (MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF)
  197. #define ALL_SLAVES 0xff
  198. struct mlx4_bitmap {
  199. u32 last;
  200. u32 top;
  201. u32 max;
  202. u32 reserved_top;
  203. u32 mask;
  204. u32 avail;
  205. spinlock_t lock;
  206. unsigned long *table;
  207. };
  208. struct mlx4_buddy {
  209. unsigned long **bits;
  210. unsigned int *num_free;
  211. int max_order;
  212. spinlock_t lock;
  213. };
  214. struct mlx4_icm;
  215. struct mlx4_icm_table {
  216. u64 virt;
  217. int num_icm;
  218. int num_obj;
  219. int obj_size;
  220. int lowmem;
  221. int coherent;
  222. struct mutex mutex;
  223. struct mlx4_icm **icm;
  224. };
  225. /*
  226. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  227. */
  228. struct mlx4_mpt_entry {
  229. __be32 flags;
  230. __be32 qpn;
  231. __be32 key;
  232. __be32 pd_flags;
  233. __be64 start;
  234. __be64 length;
  235. __be32 lkey;
  236. __be32 win_cnt;
  237. u8 reserved1[3];
  238. u8 mtt_rep;
  239. __be64 mtt_addr;
  240. __be32 mtt_sz;
  241. __be32 entity_size;
  242. __be32 first_byte_offset;
  243. } __packed;
  244. /*
  245. * Must be packed because start is 64 bits but only aligned to 32 bits.
  246. */
  247. struct mlx4_eq_context {
  248. __be32 flags;
  249. u16 reserved1[3];
  250. __be16 page_offset;
  251. u8 log_eq_size;
  252. u8 reserved2[4];
  253. u8 eq_period;
  254. u8 reserved3;
  255. u8 eq_max_count;
  256. u8 reserved4[3];
  257. u8 intr;
  258. u8 log_page_size;
  259. u8 reserved5[2];
  260. u8 mtt_base_addr_h;
  261. __be32 mtt_base_addr_l;
  262. u32 reserved6[2];
  263. __be32 consumer_index;
  264. __be32 producer_index;
  265. u32 reserved7[4];
  266. };
  267. struct mlx4_cq_context {
  268. __be32 flags;
  269. u16 reserved1[3];
  270. __be16 page_offset;
  271. __be32 logsize_usrpage;
  272. __be16 cq_period;
  273. __be16 cq_max_count;
  274. u8 reserved2[3];
  275. u8 comp_eqn;
  276. u8 log_page_size;
  277. u8 reserved3[2];
  278. u8 mtt_base_addr_h;
  279. __be32 mtt_base_addr_l;
  280. __be32 last_notified_index;
  281. __be32 solicit_producer_index;
  282. __be32 consumer_index;
  283. __be32 producer_index;
  284. u32 reserved4[2];
  285. __be64 db_rec_addr;
  286. };
  287. struct mlx4_srq_context {
  288. __be32 state_logsize_srqn;
  289. u8 logstride;
  290. u8 reserved1;
  291. __be16 xrcd;
  292. __be32 pg_offset_cqn;
  293. u32 reserved2;
  294. u8 log_page_size;
  295. u8 reserved3[2];
  296. u8 mtt_base_addr_h;
  297. __be32 mtt_base_addr_l;
  298. __be32 pd;
  299. __be16 limit_watermark;
  300. __be16 wqe_cnt;
  301. u16 reserved4;
  302. __be16 wqe_counter;
  303. u32 reserved5;
  304. __be64 db_rec_addr;
  305. };
  306. struct mlx4_eqe {
  307. u8 reserved1;
  308. u8 type;
  309. u8 reserved2;
  310. u8 subtype;
  311. union {
  312. u32 raw[6];
  313. struct {
  314. __be32 cqn;
  315. } __packed comp;
  316. struct {
  317. u16 reserved1;
  318. __be16 token;
  319. u32 reserved2;
  320. u8 reserved3[3];
  321. u8 status;
  322. __be64 out_param;
  323. } __packed cmd;
  324. struct {
  325. __be32 qpn;
  326. } __packed qp;
  327. struct {
  328. __be32 srqn;
  329. } __packed srq;
  330. struct {
  331. __be32 cqn;
  332. u32 reserved1;
  333. u8 reserved2[3];
  334. u8 syndrome;
  335. } __packed cq_err;
  336. struct {
  337. u32 reserved1[2];
  338. __be32 port;
  339. } __packed port_change;
  340. struct {
  341. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  342. u32 reserved;
  343. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  344. } __packed comm_channel_arm;
  345. struct {
  346. u8 port;
  347. u8 reserved[3];
  348. __be64 mac;
  349. } __packed mac_update;
  350. struct {
  351. u8 port;
  352. } __packed sw_event;
  353. struct {
  354. __be32 slave_id;
  355. } __packed flr_event;
  356. struct {
  357. __be16 current_temperature;
  358. __be16 warning_threshold;
  359. } __packed warming;
  360. } event;
  361. u8 slave_id;
  362. u8 reserved3[2];
  363. u8 owner;
  364. } __packed;
  365. struct mlx4_eq {
  366. struct mlx4_dev *dev;
  367. void __iomem *doorbell;
  368. int eqn;
  369. u32 cons_index;
  370. u16 irq;
  371. u16 have_irq;
  372. int nent;
  373. struct mlx4_buf_list *page_list;
  374. struct mlx4_mtt mtt;
  375. };
  376. struct mlx4_slave_eqe {
  377. u8 type;
  378. u8 port;
  379. u32 param;
  380. };
  381. struct mlx4_slave_event_eq_info {
  382. int eqn;
  383. u16 token;
  384. };
  385. struct mlx4_profile {
  386. int num_qp;
  387. int rdmarc_per_qp;
  388. int num_srq;
  389. int num_cq;
  390. int num_mcg;
  391. int num_mpt;
  392. unsigned num_mtt;
  393. };
  394. struct mlx4_fw {
  395. u64 clr_int_base;
  396. u64 catas_offset;
  397. u64 comm_base;
  398. struct mlx4_icm *fw_icm;
  399. struct mlx4_icm *aux_icm;
  400. u32 catas_size;
  401. u16 fw_pages;
  402. u8 clr_int_bar;
  403. u8 catas_bar;
  404. u8 comm_bar;
  405. };
  406. struct mlx4_comm {
  407. u32 slave_write;
  408. u32 slave_read;
  409. };
  410. enum {
  411. MLX4_MCAST_CONFIG = 0,
  412. MLX4_MCAST_DISABLE = 1,
  413. MLX4_MCAST_ENABLE = 2,
  414. };
  415. #define VLAN_FLTR_SIZE 128
  416. struct mlx4_vlan_fltr {
  417. __be32 entry[VLAN_FLTR_SIZE];
  418. };
  419. struct mlx4_mcast_entry {
  420. struct list_head list;
  421. u64 addr;
  422. };
  423. struct mlx4_promisc_qp {
  424. struct list_head list;
  425. u32 qpn;
  426. };
  427. struct mlx4_steer_index {
  428. struct list_head list;
  429. unsigned int index;
  430. struct list_head duplicates;
  431. };
  432. #define MLX4_EVENT_TYPES_NUM 64
  433. struct mlx4_slave_state {
  434. u8 comm_toggle;
  435. u8 last_cmd;
  436. u8 init_port_mask;
  437. bool active;
  438. u8 function;
  439. dma_addr_t vhcr_dma;
  440. u16 mtu[MLX4_MAX_PORTS + 1];
  441. __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
  442. struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
  443. struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
  444. struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
  445. /* event type to eq number lookup */
  446. struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
  447. u16 eq_pi;
  448. u16 eq_ci;
  449. spinlock_t lock;
  450. /*initialized via the kzalloc*/
  451. u8 is_slave_going_down;
  452. u32 cookie;
  453. };
  454. struct slave_list {
  455. struct mutex mutex;
  456. struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
  457. };
  458. struct mlx4_resource_tracker {
  459. spinlock_t lock;
  460. /* tree for each resources */
  461. struct radix_tree_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
  462. /* num_of_slave's lists, one per slave */
  463. struct slave_list *slave_list;
  464. };
  465. #define SLAVE_EVENT_EQ_SIZE 128
  466. struct mlx4_slave_event_eq {
  467. u32 eqn;
  468. u32 cons;
  469. u32 prod;
  470. struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
  471. };
  472. struct mlx4_master_qp0_state {
  473. int proxy_qp0_active;
  474. int qp0_active;
  475. int port_active;
  476. };
  477. struct mlx4_mfunc_master_ctx {
  478. struct mlx4_slave_state *slave_state;
  479. struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
  480. int init_port_ref[MLX4_MAX_PORTS + 1];
  481. u16 max_mtu[MLX4_MAX_PORTS + 1];
  482. int disable_mcast_ref[MLX4_MAX_PORTS + 1];
  483. struct mlx4_resource_tracker res_tracker;
  484. struct workqueue_struct *comm_wq;
  485. struct work_struct comm_work;
  486. struct work_struct slave_event_work;
  487. struct work_struct slave_flr_event_work;
  488. spinlock_t slave_state_lock;
  489. __be32 comm_arm_bit_vector[4];
  490. struct mlx4_eqe cmd_eqe;
  491. struct mlx4_slave_event_eq slave_eq;
  492. struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
  493. };
  494. struct mlx4_mfunc {
  495. struct mlx4_comm __iomem *comm;
  496. struct mlx4_vhcr_cmd *vhcr;
  497. dma_addr_t vhcr_dma;
  498. struct mlx4_mfunc_master_ctx master;
  499. };
  500. struct mlx4_cmd {
  501. struct pci_pool *pool;
  502. void __iomem *hcr;
  503. struct mutex hcr_mutex;
  504. struct semaphore poll_sem;
  505. struct semaphore event_sem;
  506. struct semaphore slave_sem;
  507. int max_cmds;
  508. spinlock_t context_lock;
  509. int free_head;
  510. struct mlx4_cmd_context *context;
  511. u16 token_mask;
  512. u8 use_events;
  513. u8 toggle;
  514. u8 comm_toggle;
  515. };
  516. struct mlx4_uar_table {
  517. struct mlx4_bitmap bitmap;
  518. };
  519. struct mlx4_mr_table {
  520. struct mlx4_bitmap mpt_bitmap;
  521. struct mlx4_buddy mtt_buddy;
  522. u64 mtt_base;
  523. u64 mpt_base;
  524. struct mlx4_icm_table mtt_table;
  525. struct mlx4_icm_table dmpt_table;
  526. };
  527. struct mlx4_cq_table {
  528. struct mlx4_bitmap bitmap;
  529. spinlock_t lock;
  530. struct radix_tree_root tree;
  531. struct mlx4_icm_table table;
  532. struct mlx4_icm_table cmpt_table;
  533. };
  534. struct mlx4_eq_table {
  535. struct mlx4_bitmap bitmap;
  536. char *irq_names;
  537. void __iomem *clr_int;
  538. void __iomem **uar_map;
  539. u32 clr_mask;
  540. struct mlx4_eq *eq;
  541. struct mlx4_icm_table table;
  542. struct mlx4_icm_table cmpt_table;
  543. int have_irq;
  544. u8 inta_pin;
  545. };
  546. struct mlx4_srq_table {
  547. struct mlx4_bitmap bitmap;
  548. spinlock_t lock;
  549. struct radix_tree_root tree;
  550. struct mlx4_icm_table table;
  551. struct mlx4_icm_table cmpt_table;
  552. };
  553. struct mlx4_qp_table {
  554. struct mlx4_bitmap bitmap;
  555. u32 rdmarc_base;
  556. int rdmarc_shift;
  557. spinlock_t lock;
  558. struct mlx4_icm_table qp_table;
  559. struct mlx4_icm_table auxc_table;
  560. struct mlx4_icm_table altc_table;
  561. struct mlx4_icm_table rdmarc_table;
  562. struct mlx4_icm_table cmpt_table;
  563. };
  564. struct mlx4_mcg_table {
  565. struct mutex mutex;
  566. struct mlx4_bitmap bitmap;
  567. struct mlx4_icm_table table;
  568. };
  569. struct mlx4_catas_err {
  570. u32 __iomem *map;
  571. struct timer_list timer;
  572. struct list_head list;
  573. };
  574. #define MLX4_MAX_MAC_NUM 128
  575. #define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
  576. struct mlx4_mac_table {
  577. __be64 entries[MLX4_MAX_MAC_NUM];
  578. int refs[MLX4_MAX_MAC_NUM];
  579. struct mutex mutex;
  580. int total;
  581. int max;
  582. };
  583. #define MLX4_MAX_VLAN_NUM 128
  584. #define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
  585. struct mlx4_vlan_table {
  586. __be32 entries[MLX4_MAX_VLAN_NUM];
  587. int refs[MLX4_MAX_VLAN_NUM];
  588. struct mutex mutex;
  589. int total;
  590. int max;
  591. };
  592. #define SET_PORT_GEN_ALL_VALID 0x7
  593. #define SET_PORT_PROMISC_SHIFT 31
  594. #define SET_PORT_MC_PROMISC_SHIFT 30
  595. enum {
  596. MCAST_DIRECT_ONLY = 0,
  597. MCAST_DIRECT = 1,
  598. MCAST_DEFAULT = 2
  599. };
  600. struct mlx4_set_port_general_context {
  601. u8 reserved[3];
  602. u8 flags;
  603. u16 reserved2;
  604. __be16 mtu;
  605. u8 pptx;
  606. u8 pfctx;
  607. u16 reserved3;
  608. u8 pprx;
  609. u8 pfcrx;
  610. u16 reserved4;
  611. };
  612. struct mlx4_set_port_rqp_calc_context {
  613. __be32 base_qpn;
  614. u8 rererved;
  615. u8 n_mac;
  616. u8 n_vlan;
  617. u8 n_prio;
  618. u8 reserved2[3];
  619. u8 mac_miss;
  620. u8 intra_no_vlan;
  621. u8 no_vlan;
  622. u8 intra_vlan_miss;
  623. u8 vlan_miss;
  624. u8 reserved3[3];
  625. u8 no_vlan_prio;
  626. __be32 promisc;
  627. __be32 mcast;
  628. };
  629. struct mlx4_mac_entry {
  630. u64 mac;
  631. };
  632. struct mlx4_port_info {
  633. struct mlx4_dev *dev;
  634. int port;
  635. char dev_name[16];
  636. struct device_attribute port_attr;
  637. enum mlx4_port_type tmp_type;
  638. char dev_mtu_name[16];
  639. struct device_attribute port_mtu_attr;
  640. struct mlx4_mac_table mac_table;
  641. struct radix_tree_root mac_tree;
  642. struct mlx4_vlan_table vlan_table;
  643. int base_qpn;
  644. };
  645. struct mlx4_sense {
  646. struct mlx4_dev *dev;
  647. u8 do_sense_port[MLX4_MAX_PORTS + 1];
  648. u8 sense_allowed[MLX4_MAX_PORTS + 1];
  649. struct delayed_work sense_poll;
  650. };
  651. struct mlx4_msix_ctl {
  652. u64 pool_bm;
  653. struct mutex pool_lock;
  654. };
  655. struct mlx4_steer {
  656. struct list_head promisc_qps[MLX4_NUM_STEERS];
  657. struct list_head steer_entries[MLX4_NUM_STEERS];
  658. };
  659. struct mlx4_priv {
  660. struct mlx4_dev dev;
  661. struct list_head dev_list;
  662. struct list_head ctx_list;
  663. spinlock_t ctx_lock;
  664. struct list_head pgdir_list;
  665. struct mutex pgdir_mutex;
  666. struct mlx4_fw fw;
  667. struct mlx4_cmd cmd;
  668. struct mlx4_mfunc mfunc;
  669. struct mlx4_bitmap pd_bitmap;
  670. struct mlx4_bitmap xrcd_bitmap;
  671. struct mlx4_uar_table uar_table;
  672. struct mlx4_mr_table mr_table;
  673. struct mlx4_cq_table cq_table;
  674. struct mlx4_eq_table eq_table;
  675. struct mlx4_srq_table srq_table;
  676. struct mlx4_qp_table qp_table;
  677. struct mlx4_mcg_table mcg_table;
  678. struct mlx4_bitmap counters_bitmap;
  679. struct mlx4_catas_err catas_err;
  680. void __iomem *clr_base;
  681. struct mlx4_uar driver_uar;
  682. void __iomem *kar;
  683. struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
  684. struct mlx4_sense sense;
  685. struct mutex port_mutex;
  686. struct mlx4_msix_ctl msix_ctl;
  687. struct mlx4_steer *steer;
  688. struct list_head bf_list;
  689. struct mutex bf_mutex;
  690. struct io_mapping *bf_mapping;
  691. int reserved_mtts;
  692. };
  693. static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
  694. {
  695. return container_of(dev, struct mlx4_priv, dev);
  696. }
  697. #define MLX4_SENSE_RANGE (HZ * 3)
  698. extern struct workqueue_struct *mlx4_wq;
  699. u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
  700. void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
  701. u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt, int align);
  702. void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt);
  703. u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
  704. int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
  705. u32 reserved_bot, u32 resetrved_top);
  706. void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
  707. int mlx4_reset(struct mlx4_dev *dev);
  708. int mlx4_alloc_eq_table(struct mlx4_dev *dev);
  709. void mlx4_free_eq_table(struct mlx4_dev *dev);
  710. int mlx4_init_pd_table(struct mlx4_dev *dev);
  711. int mlx4_init_xrcd_table(struct mlx4_dev *dev);
  712. int mlx4_init_uar_table(struct mlx4_dev *dev);
  713. int mlx4_init_mr_table(struct mlx4_dev *dev);
  714. int mlx4_init_eq_table(struct mlx4_dev *dev);
  715. int mlx4_init_cq_table(struct mlx4_dev *dev);
  716. int mlx4_init_qp_table(struct mlx4_dev *dev);
  717. int mlx4_init_srq_table(struct mlx4_dev *dev);
  718. int mlx4_init_mcg_table(struct mlx4_dev *dev);
  719. void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
  720. void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
  721. void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
  722. void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
  723. void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
  724. void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
  725. void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
  726. void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
  727. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
  728. int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
  729. void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
  730. int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
  731. void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
  732. int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
  733. void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
  734. int __mlx4_mr_reserve(struct mlx4_dev *dev);
  735. void __mlx4_mr_release(struct mlx4_dev *dev, u32 index);
  736. int __mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index);
  737. void __mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index);
  738. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
  739. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
  740. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  741. struct mlx4_vhcr *vhcr,
  742. struct mlx4_cmd_mailbox *inbox,
  743. struct mlx4_cmd_mailbox *outbox,
  744. struct mlx4_cmd_info *cmd);
  745. int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
  746. struct mlx4_vhcr *vhcr,
  747. struct mlx4_cmd_mailbox *inbox,
  748. struct mlx4_cmd_mailbox *outbox,
  749. struct mlx4_cmd_info *cmd);
  750. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  751. struct mlx4_vhcr *vhcr,
  752. struct mlx4_cmd_mailbox *inbox,
  753. struct mlx4_cmd_mailbox *outbox,
  754. struct mlx4_cmd_info *cmd);
  755. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  756. struct mlx4_vhcr *vhcr,
  757. struct mlx4_cmd_mailbox *inbox,
  758. struct mlx4_cmd_mailbox *outbox,
  759. struct mlx4_cmd_info *cmd);
  760. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  761. struct mlx4_vhcr *vhcr,
  762. struct mlx4_cmd_mailbox *inbox,
  763. struct mlx4_cmd_mailbox *outbox,
  764. struct mlx4_cmd_info *cmd);
  765. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  766. struct mlx4_vhcr *vhcr,
  767. struct mlx4_cmd_mailbox *inbox,
  768. struct mlx4_cmd_mailbox *outbox,
  769. struct mlx4_cmd_info *cmd);
  770. int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
  771. struct mlx4_vhcr *vhcr,
  772. struct mlx4_cmd_mailbox *inbox,
  773. struct mlx4_cmd_mailbox *outbox,
  774. struct mlx4_cmd_info *cmd);
  775. int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  776. int *base);
  777. void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  778. int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  779. void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  780. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  781. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  782. int start_index, int npages, u64 *page_list);
  783. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  784. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  785. int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  786. void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  787. void mlx4_start_catas_poll(struct mlx4_dev *dev);
  788. void mlx4_stop_catas_poll(struct mlx4_dev *dev);
  789. void mlx4_catas_init(void);
  790. int mlx4_restart_one(struct pci_dev *pdev);
  791. int mlx4_register_device(struct mlx4_dev *dev);
  792. void mlx4_unregister_device(struct mlx4_dev *dev);
  793. void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type, int port);
  794. struct mlx4_dev_cap;
  795. struct mlx4_init_hca_param;
  796. u64 mlx4_make_profile(struct mlx4_dev *dev,
  797. struct mlx4_profile *request,
  798. struct mlx4_dev_cap *dev_cap,
  799. struct mlx4_init_hca_param *init_hca);
  800. void mlx4_master_comm_channel(struct work_struct *work);
  801. void mlx4_gen_slave_eqe(struct work_struct *work);
  802. void mlx4_master_handle_slave_flr(struct work_struct *work);
  803. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  804. struct mlx4_vhcr *vhcr,
  805. struct mlx4_cmd_mailbox *inbox,
  806. struct mlx4_cmd_mailbox *outbox,
  807. struct mlx4_cmd_info *cmd);
  808. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  809. struct mlx4_vhcr *vhcr,
  810. struct mlx4_cmd_mailbox *inbox,
  811. struct mlx4_cmd_mailbox *outbox,
  812. struct mlx4_cmd_info *cmd);
  813. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  814. struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
  815. struct mlx4_cmd_mailbox *outbox,
  816. struct mlx4_cmd_info *cmd);
  817. int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
  818. struct mlx4_vhcr *vhcr,
  819. struct mlx4_cmd_mailbox *inbox,
  820. struct mlx4_cmd_mailbox *outbox,
  821. struct mlx4_cmd_info *cmd);
  822. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  823. struct mlx4_vhcr *vhcr,
  824. struct mlx4_cmd_mailbox *inbox,
  825. struct mlx4_cmd_mailbox *outbox,
  826. struct mlx4_cmd_info *cmd);
  827. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  828. struct mlx4_vhcr *vhcr,
  829. struct mlx4_cmd_mailbox *inbox,
  830. struct mlx4_cmd_mailbox *outbox,
  831. struct mlx4_cmd_info *cmd);
  832. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  833. struct mlx4_vhcr *vhcr,
  834. struct mlx4_cmd_mailbox *inbox,
  835. struct mlx4_cmd_mailbox *outbox,
  836. struct mlx4_cmd_info *cmd);
  837. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  838. struct mlx4_vhcr *vhcr,
  839. struct mlx4_cmd_mailbox *inbox,
  840. struct mlx4_cmd_mailbox *outbox,
  841. struct mlx4_cmd_info *cmd);
  842. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  843. struct mlx4_vhcr *vhcr,
  844. struct mlx4_cmd_mailbox *inbox,
  845. struct mlx4_cmd_mailbox *outbox,
  846. struct mlx4_cmd_info *cmd);
  847. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  848. struct mlx4_vhcr *vhcr,
  849. struct mlx4_cmd_mailbox *inbox,
  850. struct mlx4_cmd_mailbox *outbox,
  851. struct mlx4_cmd_info *cmd);
  852. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  853. struct mlx4_vhcr *vhcr,
  854. struct mlx4_cmd_mailbox *inbox,
  855. struct mlx4_cmd_mailbox *outbox,
  856. struct mlx4_cmd_info *cmd);
  857. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  858. struct mlx4_vhcr *vhcr,
  859. struct mlx4_cmd_mailbox *inbox,
  860. struct mlx4_cmd_mailbox *outbox,
  861. struct mlx4_cmd_info *cmd);
  862. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  863. struct mlx4_vhcr *vhcr,
  864. struct mlx4_cmd_mailbox *inbox,
  865. struct mlx4_cmd_mailbox *outbox,
  866. struct mlx4_cmd_info *cmd);
  867. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  868. struct mlx4_vhcr *vhcr,
  869. struct mlx4_cmd_mailbox *inbox,
  870. struct mlx4_cmd_mailbox *outbox,
  871. struct mlx4_cmd_info *cmd);
  872. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  873. struct mlx4_vhcr *vhcr,
  874. struct mlx4_cmd_mailbox *inbox,
  875. struct mlx4_cmd_mailbox *outbox,
  876. struct mlx4_cmd_info *cmd);
  877. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  878. struct mlx4_vhcr *vhcr,
  879. struct mlx4_cmd_mailbox *inbox,
  880. struct mlx4_cmd_mailbox *outbox,
  881. struct mlx4_cmd_info *cmd);
  882. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  883. struct mlx4_vhcr *vhcr,
  884. struct mlx4_cmd_mailbox *inbox,
  885. struct mlx4_cmd_mailbox *outbox,
  886. struct mlx4_cmd_info *cmd);
  887. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  888. struct mlx4_vhcr *vhcr,
  889. struct mlx4_cmd_mailbox *inbox,
  890. struct mlx4_cmd_mailbox *outbox,
  891. struct mlx4_cmd_info *cmd);
  892. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
  893. int mlx4_cmd_init(struct mlx4_dev *dev);
  894. void mlx4_cmd_cleanup(struct mlx4_dev *dev);
  895. int mlx4_multi_func_init(struct mlx4_dev *dev);
  896. void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
  897. void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
  898. int mlx4_cmd_use_events(struct mlx4_dev *dev);
  899. void mlx4_cmd_use_polling(struct mlx4_dev *dev);
  900. int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
  901. unsigned long timeout);
  902. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
  903. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
  904. void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
  905. void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
  906. void mlx4_handle_catas_err(struct mlx4_dev *dev);
  907. int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
  908. enum mlx4_port_type *type);
  909. void mlx4_do_sense_ports(struct mlx4_dev *dev,
  910. enum mlx4_port_type *stype,
  911. enum mlx4_port_type *defaults);
  912. void mlx4_start_sense(struct mlx4_dev *dev);
  913. void mlx4_stop_sense(struct mlx4_dev *dev);
  914. void mlx4_sense_init(struct mlx4_dev *dev);
  915. int mlx4_check_port_params(struct mlx4_dev *dev,
  916. enum mlx4_port_type *port_type);
  917. int mlx4_change_port_types(struct mlx4_dev *dev,
  918. enum mlx4_port_type *port_types);
  919. void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
  920. void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
  921. int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port);
  922. /* resource tracker functions*/
  923. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  924. enum mlx4_resource resource_type,
  925. int resource_id, int *slave);
  926. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
  927. int mlx4_init_resource_tracker(struct mlx4_dev *dev);
  928. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  929. enum mlx4_res_tracker_free_type type);
  930. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  931. struct mlx4_vhcr *vhcr,
  932. struct mlx4_cmd_mailbox *inbox,
  933. struct mlx4_cmd_mailbox *outbox,
  934. struct mlx4_cmd_info *cmd);
  935. int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
  936. struct mlx4_vhcr *vhcr,
  937. struct mlx4_cmd_mailbox *inbox,
  938. struct mlx4_cmd_mailbox *outbox,
  939. struct mlx4_cmd_info *cmd);
  940. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  941. struct mlx4_vhcr *vhcr,
  942. struct mlx4_cmd_mailbox *inbox,
  943. struct mlx4_cmd_mailbox *outbox,
  944. struct mlx4_cmd_info *cmd);
  945. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  946. struct mlx4_vhcr *vhcr,
  947. struct mlx4_cmd_mailbox *inbox,
  948. struct mlx4_cmd_mailbox *outbox,
  949. struct mlx4_cmd_info *cmd);
  950. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  951. struct mlx4_vhcr *vhcr,
  952. struct mlx4_cmd_mailbox *inbox,
  953. struct mlx4_cmd_mailbox *outbox,
  954. struct mlx4_cmd_info *cmd);
  955. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  956. struct mlx4_vhcr *vhcr,
  957. struct mlx4_cmd_mailbox *inbox,
  958. struct mlx4_cmd_mailbox *outbox,
  959. struct mlx4_cmd_info *cmd);
  960. int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
  961. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  962. struct mlx4_vhcr *vhcr,
  963. struct mlx4_cmd_mailbox *inbox,
  964. struct mlx4_cmd_mailbox *outbox,
  965. struct mlx4_cmd_info *cmd);
  966. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  967. struct mlx4_vhcr *vhcr,
  968. struct mlx4_cmd_mailbox *inbox,
  969. struct mlx4_cmd_mailbox *outbox,
  970. struct mlx4_cmd_info *cmd);
  971. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  972. enum mlx4_protocol prot, enum mlx4_steer_type steer);
  973. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  974. int block_mcast_loopback, enum mlx4_protocol prot,
  975. enum mlx4_steer_type steer);
  976. int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  977. struct mlx4_vhcr *vhcr,
  978. struct mlx4_cmd_mailbox *inbox,
  979. struct mlx4_cmd_mailbox *outbox,
  980. struct mlx4_cmd_info *cmd);
  981. int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  982. struct mlx4_vhcr *vhcr,
  983. struct mlx4_cmd_mailbox *inbox,
  984. struct mlx4_cmd_mailbox *outbox,
  985. struct mlx4_cmd_info *cmd);
  986. int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
  987. int port, void *buf);
  988. int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
  989. struct mlx4_cmd_mailbox *outbox);
  990. int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
  991. struct mlx4_vhcr *vhcr,
  992. struct mlx4_cmd_mailbox *inbox,
  993. struct mlx4_cmd_mailbox *outbox,
  994. struct mlx4_cmd_info *cmd);
  995. int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
  996. struct mlx4_vhcr *vhcr,
  997. struct mlx4_cmd_mailbox *inbox,
  998. struct mlx4_cmd_mailbox *outbox,
  999. struct mlx4_cmd_info *cmd);
  1000. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  1001. struct mlx4_vhcr *vhcr,
  1002. struct mlx4_cmd_mailbox *inbox,
  1003. struct mlx4_cmd_mailbox *outbox,
  1004. struct mlx4_cmd_info *cmd);
  1005. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
  1006. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
  1007. static inline void set_param_l(u64 *arg, u32 val)
  1008. {
  1009. *((u32 *)arg) = val;
  1010. }
  1011. static inline void set_param_h(u64 *arg, u32 val)
  1012. {
  1013. *arg = (*arg & 0xffffffff) | ((u64) val << 32);
  1014. }
  1015. static inline u32 get_param_l(u64 *arg)
  1016. {
  1017. return (u32) (*arg & 0xffffffff);
  1018. }
  1019. static inline u32 get_param_h(u64 *arg)
  1020. {
  1021. return (u32)(*arg >> 32);
  1022. }
  1023. static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
  1024. {
  1025. return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
  1026. }
  1027. #define NOT_MASKED_PD_BITS 17
  1028. #endif /* MLX4_H */