cxgb4.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2003-2010 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __CXGB4_H__
  35. #define __CXGB4_H__
  36. #include <linux/bitops.h>
  37. #include <linux/cache.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/list.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/pci.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/timer.h>
  44. #include <asm/io.h>
  45. #include "cxgb4_uld.h"
  46. #include "t4_hw.h"
  47. #define FW_VERSION_MAJOR 1
  48. #define FW_VERSION_MINOR 1
  49. #define FW_VERSION_MICRO 0
  50. #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
  51. enum {
  52. MAX_NPORTS = 4, /* max # of ports */
  53. SERNUM_LEN = 24, /* Serial # length */
  54. EC_LEN = 16, /* E/C length */
  55. ID_LEN = 16, /* ID length */
  56. };
  57. enum {
  58. MEM_EDC0,
  59. MEM_EDC1,
  60. MEM_MC
  61. };
  62. enum {
  63. MEMWIN0_APERTURE = 65536,
  64. MEMWIN0_BASE = 0x30000,
  65. MEMWIN1_APERTURE = 32768,
  66. MEMWIN1_BASE = 0x28000,
  67. MEMWIN2_APERTURE = 2048,
  68. MEMWIN2_BASE = 0x1b800,
  69. };
  70. enum dev_master {
  71. MASTER_CANT,
  72. MASTER_MAY,
  73. MASTER_MUST
  74. };
  75. enum dev_state {
  76. DEV_STATE_UNINIT,
  77. DEV_STATE_INIT,
  78. DEV_STATE_ERR
  79. };
  80. enum {
  81. PAUSE_RX = 1 << 0,
  82. PAUSE_TX = 1 << 1,
  83. PAUSE_AUTONEG = 1 << 2
  84. };
  85. struct port_stats {
  86. u64 tx_octets; /* total # of octets in good frames */
  87. u64 tx_frames; /* all good frames */
  88. u64 tx_bcast_frames; /* all broadcast frames */
  89. u64 tx_mcast_frames; /* all multicast frames */
  90. u64 tx_ucast_frames; /* all unicast frames */
  91. u64 tx_error_frames; /* all error frames */
  92. u64 tx_frames_64; /* # of Tx frames in a particular range */
  93. u64 tx_frames_65_127;
  94. u64 tx_frames_128_255;
  95. u64 tx_frames_256_511;
  96. u64 tx_frames_512_1023;
  97. u64 tx_frames_1024_1518;
  98. u64 tx_frames_1519_max;
  99. u64 tx_drop; /* # of dropped Tx frames */
  100. u64 tx_pause; /* # of transmitted pause frames */
  101. u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */
  102. u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */
  103. u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */
  104. u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */
  105. u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */
  106. u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */
  107. u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */
  108. u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */
  109. u64 rx_octets; /* total # of octets in good frames */
  110. u64 rx_frames; /* all good frames */
  111. u64 rx_bcast_frames; /* all broadcast frames */
  112. u64 rx_mcast_frames; /* all multicast frames */
  113. u64 rx_ucast_frames; /* all unicast frames */
  114. u64 rx_too_long; /* # of frames exceeding MTU */
  115. u64 rx_jabber; /* # of jabber frames */
  116. u64 rx_fcs_err; /* # of received frames with bad FCS */
  117. u64 rx_len_err; /* # of received frames with length error */
  118. u64 rx_symbol_err; /* symbol errors */
  119. u64 rx_runt; /* # of short frames */
  120. u64 rx_frames_64; /* # of Rx frames in a particular range */
  121. u64 rx_frames_65_127;
  122. u64 rx_frames_128_255;
  123. u64 rx_frames_256_511;
  124. u64 rx_frames_512_1023;
  125. u64 rx_frames_1024_1518;
  126. u64 rx_frames_1519_max;
  127. u64 rx_pause; /* # of received pause frames */
  128. u64 rx_ppp0; /* # of received PPP prio 0 frames */
  129. u64 rx_ppp1; /* # of received PPP prio 1 frames */
  130. u64 rx_ppp2; /* # of received PPP prio 2 frames */
  131. u64 rx_ppp3; /* # of received PPP prio 3 frames */
  132. u64 rx_ppp4; /* # of received PPP prio 4 frames */
  133. u64 rx_ppp5; /* # of received PPP prio 5 frames */
  134. u64 rx_ppp6; /* # of received PPP prio 6 frames */
  135. u64 rx_ppp7; /* # of received PPP prio 7 frames */
  136. u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */
  137. u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */
  138. u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */
  139. u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */
  140. u64 rx_trunc0; /* buffer-group 0 truncated packets */
  141. u64 rx_trunc1; /* buffer-group 1 truncated packets */
  142. u64 rx_trunc2; /* buffer-group 2 truncated packets */
  143. u64 rx_trunc3; /* buffer-group 3 truncated packets */
  144. };
  145. struct lb_port_stats {
  146. u64 octets;
  147. u64 frames;
  148. u64 bcast_frames;
  149. u64 mcast_frames;
  150. u64 ucast_frames;
  151. u64 error_frames;
  152. u64 frames_64;
  153. u64 frames_65_127;
  154. u64 frames_128_255;
  155. u64 frames_256_511;
  156. u64 frames_512_1023;
  157. u64 frames_1024_1518;
  158. u64 frames_1519_max;
  159. u64 drop;
  160. u64 ovflow0;
  161. u64 ovflow1;
  162. u64 ovflow2;
  163. u64 ovflow3;
  164. u64 trunc0;
  165. u64 trunc1;
  166. u64 trunc2;
  167. u64 trunc3;
  168. };
  169. struct tp_tcp_stats {
  170. u32 tcpOutRsts;
  171. u64 tcpInSegs;
  172. u64 tcpOutSegs;
  173. u64 tcpRetransSegs;
  174. };
  175. struct tp_err_stats {
  176. u32 macInErrs[4];
  177. u32 hdrInErrs[4];
  178. u32 tcpInErrs[4];
  179. u32 tnlCongDrops[4];
  180. u32 ofldChanDrops[4];
  181. u32 tnlTxDrops[4];
  182. u32 ofldVlanDrops[4];
  183. u32 tcp6InErrs[4];
  184. u32 ofldNoNeigh;
  185. u32 ofldCongDefer;
  186. };
  187. struct tp_params {
  188. unsigned int ntxchan; /* # of Tx channels */
  189. unsigned int tre; /* log2 of core clocks per TP tick */
  190. };
  191. struct vpd_params {
  192. unsigned int cclk;
  193. u8 ec[EC_LEN + 1];
  194. u8 sn[SERNUM_LEN + 1];
  195. u8 id[ID_LEN + 1];
  196. };
  197. struct pci_params {
  198. unsigned char speed;
  199. unsigned char width;
  200. };
  201. struct adapter_params {
  202. struct tp_params tp;
  203. struct vpd_params vpd;
  204. struct pci_params pci;
  205. unsigned int sf_size; /* serial flash size in bytes */
  206. unsigned int sf_nsec; /* # of flash sectors */
  207. unsigned int sf_fw_start; /* start of FW image in flash */
  208. unsigned int fw_vers;
  209. unsigned int tp_vers;
  210. u8 api_vers[7];
  211. unsigned short mtus[NMTUS];
  212. unsigned short a_wnd[NCCTRL_WIN];
  213. unsigned short b_wnd[NCCTRL_WIN];
  214. unsigned char nports; /* # of ethernet ports */
  215. unsigned char portvec;
  216. unsigned char rev; /* chip revision */
  217. unsigned char offload;
  218. unsigned int ofldq_wr_cred;
  219. };
  220. struct trace_params {
  221. u32 data[TRACE_LEN / 4];
  222. u32 mask[TRACE_LEN / 4];
  223. unsigned short snap_len;
  224. unsigned short min_len;
  225. unsigned char skip_ofst;
  226. unsigned char skip_len;
  227. unsigned char invert;
  228. unsigned char port;
  229. };
  230. struct link_config {
  231. unsigned short supported; /* link capabilities */
  232. unsigned short advertising; /* advertised capabilities */
  233. unsigned short requested_speed; /* speed user has requested */
  234. unsigned short speed; /* actual link speed */
  235. unsigned char requested_fc; /* flow control user has requested */
  236. unsigned char fc; /* actual link flow control */
  237. unsigned char autoneg; /* autonegotiating? */
  238. unsigned char link_ok; /* link up? */
  239. };
  240. #define FW_LEN16(fw_struct) FW_CMD_LEN16(sizeof(fw_struct) / 16)
  241. enum {
  242. MAX_ETH_QSETS = 32, /* # of Ethernet Tx/Rx queue sets */
  243. MAX_OFLD_QSETS = 16, /* # of offload Tx/Rx queue sets */
  244. MAX_CTRL_QUEUES = NCHAN, /* # of control Tx queues */
  245. MAX_RDMA_QUEUES = NCHAN, /* # of streaming RDMA Rx queues */
  246. };
  247. enum {
  248. MAX_EGRQ = 128, /* max # of egress queues, including FLs */
  249. MAX_INGQ = 64 /* max # of interrupt-capable ingress queues */
  250. };
  251. struct adapter;
  252. struct sge_rspq;
  253. struct port_info {
  254. struct adapter *adapter;
  255. u16 viid;
  256. s16 xact_addr_filt; /* index of exact MAC address filter */
  257. u16 rss_size; /* size of VI's RSS table slice */
  258. s8 mdio_addr;
  259. u8 port_type;
  260. u8 mod_type;
  261. u8 port_id;
  262. u8 tx_chan;
  263. u8 lport; /* associated offload logical port */
  264. u8 nqsets; /* # of qsets */
  265. u8 first_qset; /* index of first qset */
  266. u8 rss_mode;
  267. struct link_config link_cfg;
  268. u16 *rss;
  269. };
  270. struct dentry;
  271. struct work_struct;
  272. enum { /* adapter flags */
  273. FULL_INIT_DONE = (1 << 0),
  274. USING_MSI = (1 << 1),
  275. USING_MSIX = (1 << 2),
  276. FW_OK = (1 << 4),
  277. };
  278. struct rx_sw_desc;
  279. struct sge_fl { /* SGE free-buffer queue state */
  280. unsigned int avail; /* # of available Rx buffers */
  281. unsigned int pend_cred; /* new buffers since last FL DB ring */
  282. unsigned int cidx; /* consumer index */
  283. unsigned int pidx; /* producer index */
  284. unsigned long alloc_failed; /* # of times buffer allocation failed */
  285. unsigned long large_alloc_failed;
  286. unsigned long starving;
  287. /* RO fields */
  288. unsigned int cntxt_id; /* SGE context id for the free list */
  289. unsigned int size; /* capacity of free list */
  290. struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */
  291. __be64 *desc; /* address of HW Rx descriptor ring */
  292. dma_addr_t addr; /* bus address of HW ring start */
  293. };
  294. /* A packet gather list */
  295. struct pkt_gl {
  296. struct page_frag frags[MAX_SKB_FRAGS];
  297. void *va; /* virtual address of first byte */
  298. unsigned int nfrags; /* # of fragments */
  299. unsigned int tot_len; /* total length of fragments */
  300. };
  301. typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
  302. const struct pkt_gl *gl);
  303. struct sge_rspq { /* state for an SGE response queue */
  304. struct napi_struct napi;
  305. const __be64 *cur_desc; /* current descriptor in queue */
  306. unsigned int cidx; /* consumer index */
  307. u8 gen; /* current generation bit */
  308. u8 intr_params; /* interrupt holdoff parameters */
  309. u8 next_intr_params; /* holdoff params for next interrupt */
  310. u8 pktcnt_idx; /* interrupt packet threshold */
  311. u8 uld; /* ULD handling this queue */
  312. u8 idx; /* queue index within its group */
  313. int offset; /* offset into current Rx buffer */
  314. u16 cntxt_id; /* SGE context id for the response q */
  315. u16 abs_id; /* absolute SGE id for the response q */
  316. __be64 *desc; /* address of HW response ring */
  317. dma_addr_t phys_addr; /* physical address of the ring */
  318. unsigned int iqe_len; /* entry size */
  319. unsigned int size; /* capacity of response queue */
  320. struct adapter *adap;
  321. struct net_device *netdev; /* associated net device */
  322. rspq_handler_t handler;
  323. };
  324. struct sge_eth_stats { /* Ethernet queue statistics */
  325. unsigned long pkts; /* # of ethernet packets */
  326. unsigned long lro_pkts; /* # of LRO super packets */
  327. unsigned long lro_merged; /* # of wire packets merged by LRO */
  328. unsigned long rx_cso; /* # of Rx checksum offloads */
  329. unsigned long vlan_ex; /* # of Rx VLAN extractions */
  330. unsigned long rx_drops; /* # of packets dropped due to no mem */
  331. };
  332. struct sge_eth_rxq { /* SW Ethernet Rx queue */
  333. struct sge_rspq rspq;
  334. struct sge_fl fl;
  335. struct sge_eth_stats stats;
  336. } ____cacheline_aligned_in_smp;
  337. struct sge_ofld_stats { /* offload queue statistics */
  338. unsigned long pkts; /* # of packets */
  339. unsigned long imm; /* # of immediate-data packets */
  340. unsigned long an; /* # of asynchronous notifications */
  341. unsigned long nomem; /* # of responses deferred due to no mem */
  342. };
  343. struct sge_ofld_rxq { /* SW offload Rx queue */
  344. struct sge_rspq rspq;
  345. struct sge_fl fl;
  346. struct sge_ofld_stats stats;
  347. } ____cacheline_aligned_in_smp;
  348. struct tx_desc {
  349. __be64 flit[8];
  350. };
  351. struct tx_sw_desc;
  352. struct sge_txq {
  353. unsigned int in_use; /* # of in-use Tx descriptors */
  354. unsigned int size; /* # of descriptors */
  355. unsigned int cidx; /* SW consumer index */
  356. unsigned int pidx; /* producer index */
  357. unsigned long stops; /* # of times q has been stopped */
  358. unsigned long restarts; /* # of queue restarts */
  359. unsigned int cntxt_id; /* SGE context id for the Tx q */
  360. struct tx_desc *desc; /* address of HW Tx descriptor ring */
  361. struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */
  362. struct sge_qstat *stat; /* queue status entry */
  363. dma_addr_t phys_addr; /* physical address of the ring */
  364. spinlock_t db_lock;
  365. int db_disabled;
  366. unsigned short db_pidx;
  367. };
  368. struct sge_eth_txq { /* state for an SGE Ethernet Tx queue */
  369. struct sge_txq q;
  370. struct netdev_queue *txq; /* associated netdev TX queue */
  371. unsigned long tso; /* # of TSO requests */
  372. unsigned long tx_cso; /* # of Tx checksum offloads */
  373. unsigned long vlan_ins; /* # of Tx VLAN insertions */
  374. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  375. } ____cacheline_aligned_in_smp;
  376. struct sge_ofld_txq { /* state for an SGE offload Tx queue */
  377. struct sge_txq q;
  378. struct adapter *adap;
  379. struct sk_buff_head sendq; /* list of backpressured packets */
  380. struct tasklet_struct qresume_tsk; /* restarts the queue */
  381. u8 full; /* the Tx ring is full */
  382. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  383. } ____cacheline_aligned_in_smp;
  384. struct sge_ctrl_txq { /* state for an SGE control Tx queue */
  385. struct sge_txq q;
  386. struct adapter *adap;
  387. struct sk_buff_head sendq; /* list of backpressured packets */
  388. struct tasklet_struct qresume_tsk; /* restarts the queue */
  389. u8 full; /* the Tx ring is full */
  390. } ____cacheline_aligned_in_smp;
  391. struct sge {
  392. struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
  393. struct sge_ofld_txq ofldtxq[MAX_OFLD_QSETS];
  394. struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
  395. struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
  396. struct sge_ofld_rxq ofldrxq[MAX_OFLD_QSETS];
  397. struct sge_ofld_rxq rdmarxq[MAX_RDMA_QUEUES];
  398. struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
  399. struct sge_rspq intrq ____cacheline_aligned_in_smp;
  400. spinlock_t intrq_lock;
  401. u16 max_ethqsets; /* # of available Ethernet queue sets */
  402. u16 ethqsets; /* # of active Ethernet queue sets */
  403. u16 ethtxq_rover; /* Tx queue to clean up next */
  404. u16 ofldqsets; /* # of active offload queue sets */
  405. u16 rdmaqs; /* # of available RDMA Rx queues */
  406. u16 ofld_rxq[MAX_OFLD_QSETS];
  407. u16 rdma_rxq[NCHAN];
  408. u16 timer_val[SGE_NTIMERS];
  409. u8 counter_val[SGE_NCOUNTERS];
  410. unsigned int starve_thres;
  411. u8 idma_state[2];
  412. unsigned int egr_start;
  413. unsigned int ingr_start;
  414. void *egr_map[MAX_EGRQ]; /* qid->queue egress queue map */
  415. struct sge_rspq *ingr_map[MAX_INGQ]; /* qid->queue ingress queue map */
  416. DECLARE_BITMAP(starving_fl, MAX_EGRQ);
  417. DECLARE_BITMAP(txq_maperr, MAX_EGRQ);
  418. struct timer_list rx_timer; /* refills starving FLs */
  419. struct timer_list tx_timer; /* checks Tx queues */
  420. };
  421. #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
  422. #define for_each_ofldrxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
  423. #define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
  424. struct l2t_data;
  425. struct adapter {
  426. void __iomem *regs;
  427. struct pci_dev *pdev;
  428. struct device *pdev_dev;
  429. unsigned int mbox;
  430. unsigned int fn;
  431. unsigned int flags;
  432. int msg_enable;
  433. struct adapter_params params;
  434. struct cxgb4_virt_res vres;
  435. unsigned int swintr;
  436. unsigned int wol;
  437. struct {
  438. unsigned short vec;
  439. char desc[IFNAMSIZ + 10];
  440. } msix_info[MAX_INGQ + 1];
  441. struct sge sge;
  442. struct net_device *port[MAX_NPORTS];
  443. u8 chan_map[NCHAN]; /* channel -> port map */
  444. struct l2t_data *l2t;
  445. void *uld_handle[CXGB4_ULD_MAX];
  446. struct list_head list_node;
  447. struct tid_info tids;
  448. void **tid_release_head;
  449. spinlock_t tid_release_lock;
  450. struct work_struct tid_release_task;
  451. struct work_struct db_full_task;
  452. struct work_struct db_drop_task;
  453. bool tid_release_task_busy;
  454. struct dentry *debugfs_root;
  455. spinlock_t stats_lock;
  456. };
  457. static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
  458. {
  459. return readl(adap->regs + reg_addr);
  460. }
  461. static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
  462. {
  463. writel(val, adap->regs + reg_addr);
  464. }
  465. #ifndef readq
  466. static inline u64 readq(const volatile void __iomem *addr)
  467. {
  468. return readl(addr) + ((u64)readl(addr + 4) << 32);
  469. }
  470. static inline void writeq(u64 val, volatile void __iomem *addr)
  471. {
  472. writel(val, addr);
  473. writel(val >> 32, addr + 4);
  474. }
  475. #endif
  476. static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
  477. {
  478. return readq(adap->regs + reg_addr);
  479. }
  480. static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
  481. {
  482. writeq(val, adap->regs + reg_addr);
  483. }
  484. /**
  485. * netdev2pinfo - return the port_info structure associated with a net_device
  486. * @dev: the netdev
  487. *
  488. * Return the struct port_info associated with a net_device
  489. */
  490. static inline struct port_info *netdev2pinfo(const struct net_device *dev)
  491. {
  492. return netdev_priv(dev);
  493. }
  494. /**
  495. * adap2pinfo - return the port_info of a port
  496. * @adap: the adapter
  497. * @idx: the port index
  498. *
  499. * Return the port_info structure for the port of the given index.
  500. */
  501. static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
  502. {
  503. return netdev_priv(adap->port[idx]);
  504. }
  505. /**
  506. * netdev2adap - return the adapter structure associated with a net_device
  507. * @dev: the netdev
  508. *
  509. * Return the struct adapter associated with a net_device
  510. */
  511. static inline struct adapter *netdev2adap(const struct net_device *dev)
  512. {
  513. return netdev2pinfo(dev)->adapter;
  514. }
  515. void t4_os_portmod_changed(const struct adapter *adap, int port_id);
  516. void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
  517. void *t4_alloc_mem(size_t size);
  518. void t4_free_sge_resources(struct adapter *adap);
  519. irq_handler_t t4_intr_handler(struct adapter *adap);
  520. netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev);
  521. int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
  522. const struct pkt_gl *gl);
  523. int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
  524. int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
  525. int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
  526. struct net_device *dev, int intr_idx,
  527. struct sge_fl *fl, rspq_handler_t hnd);
  528. int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
  529. struct net_device *dev, struct netdev_queue *netdevq,
  530. unsigned int iqid);
  531. int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
  532. struct net_device *dev, unsigned int iqid,
  533. unsigned int cmplqid);
  534. int t4_sge_alloc_ofld_txq(struct adapter *adap, struct sge_ofld_txq *txq,
  535. struct net_device *dev, unsigned int iqid);
  536. irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
  537. void t4_sge_init(struct adapter *adap);
  538. void t4_sge_start(struct adapter *adap);
  539. void t4_sge_stop(struct adapter *adap);
  540. extern int dbfifo_int_thresh;
  541. #define for_each_port(adapter, iter) \
  542. for (iter = 0; iter < (adapter)->params.nports; ++iter)
  543. static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
  544. {
  545. return adap->params.vpd.cclk / 1000;
  546. }
  547. static inline unsigned int us_to_core_ticks(const struct adapter *adap,
  548. unsigned int us)
  549. {
  550. return (us * adap->params.vpd.cclk) / 1000;
  551. }
  552. void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
  553. u32 val);
  554. int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
  555. void *rpl, bool sleep_ok);
  556. static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
  557. int size, void *rpl)
  558. {
  559. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
  560. }
  561. static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
  562. int size, void *rpl)
  563. {
  564. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
  565. }
  566. void t4_intr_enable(struct adapter *adapter);
  567. void t4_intr_disable(struct adapter *adapter);
  568. int t4_slow_intr_handler(struct adapter *adapter);
  569. int t4_wait_dev_ready(struct adapter *adap);
  570. int t4_link_start(struct adapter *adap, unsigned int mbox, unsigned int port,
  571. struct link_config *lc);
  572. int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
  573. int t4_seeprom_wp(struct adapter *adapter, bool enable);
  574. int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
  575. int t4_check_fw_version(struct adapter *adapter);
  576. int t4_prep_adapter(struct adapter *adapter);
  577. int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
  578. void t4_fatal_err(struct adapter *adapter);
  579. int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
  580. int start, int n, const u16 *rspq, unsigned int nrspq);
  581. int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
  582. unsigned int flags);
  583. int t4_mc_read(struct adapter *adap, u32 addr, __be32 *data, u64 *parity);
  584. int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
  585. u64 *parity);
  586. void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
  587. void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
  588. void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
  589. struct tp_tcp_stats *v6);
  590. void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
  591. const unsigned short *alpha, const unsigned short *beta);
  592. void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
  593. const u8 *addr);
  594. int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
  595. u64 mask0, u64 mask1, unsigned int crc, bool enable);
  596. int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
  597. enum dev_master master, enum dev_state *state);
  598. int t4_fw_bye(struct adapter *adap, unsigned int mbox);
  599. int t4_early_init(struct adapter *adap, unsigned int mbox);
  600. int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
  601. int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  602. unsigned int vf, unsigned int nparams, const u32 *params,
  603. u32 *val);
  604. int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  605. unsigned int vf, unsigned int nparams, const u32 *params,
  606. const u32 *val);
  607. int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
  608. unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
  609. unsigned int rxqi, unsigned int rxq, unsigned int tc,
  610. unsigned int vi, unsigned int cmask, unsigned int pmask,
  611. unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
  612. int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
  613. unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
  614. unsigned int *rss_size);
  615. int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
  616. int mtu, int promisc, int all_multi, int bcast, int vlanex,
  617. bool sleep_ok);
  618. int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
  619. unsigned int viid, bool free, unsigned int naddr,
  620. const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
  621. int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
  622. int idx, const u8 *addr, bool persist, bool add_smt);
  623. int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
  624. bool ucast, u64 vec, bool sleep_ok);
  625. int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
  626. bool rx_en, bool tx_en);
  627. int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
  628. unsigned int nblinks);
  629. int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  630. unsigned int mmd, unsigned int reg, u16 *valp);
  631. int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  632. unsigned int mmd, unsigned int reg, u16 val);
  633. int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  634. unsigned int vf, unsigned int iqtype, unsigned int iqid,
  635. unsigned int fl0id, unsigned int fl1id);
  636. int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  637. unsigned int vf, unsigned int eqid);
  638. int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  639. unsigned int vf, unsigned int eqid);
  640. int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  641. unsigned int vf, unsigned int eqid);
  642. int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
  643. void t4_db_full(struct adapter *adapter);
  644. void t4_db_dropped(struct adapter *adapter);
  645. int t4_mem_win_read_len(struct adapter *adap, u32 addr, __be32 *data, int len);
  646. int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
  647. u32 addr, u32 val);
  648. #endif /* __CXGB4_H__ */