bnx2x_sp.c 156 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855
  1. /* bnx2x_sp.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2011-2012 Broadcom Corporation
  4. *
  5. * Unless you and Broadcom execute a separate written software license
  6. * agreement governing use of this software, this software is licensed to you
  7. * under the terms of the GNU General Public License version 2, available
  8. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  9. *
  10. * Notwithstanding the above, under no circumstances may you combine this
  11. * software in any way with any other Broadcom software provided under a
  12. * license other than the GPL, without Broadcom's express prior written
  13. * consent.
  14. *
  15. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  16. * Written by: Vladislav Zolotarov
  17. *
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/module.h>
  21. #include <linux/crc32.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/crc32c.h>
  25. #include "bnx2x.h"
  26. #include "bnx2x_cmn.h"
  27. #include "bnx2x_sp.h"
  28. #define BNX2X_MAX_EMUL_MULTI 16
  29. #define MAC_LEADING_ZERO_CNT (ALIGN(ETH_ALEN, sizeof(u32)) - ETH_ALEN)
  30. /**** Exe Queue interfaces ****/
  31. /**
  32. * bnx2x_exe_queue_init - init the Exe Queue object
  33. *
  34. * @o: poiter to the object
  35. * @exe_len: length
  36. * @owner: poiter to the owner
  37. * @validate: validate function pointer
  38. * @optimize: optimize function pointer
  39. * @exec: execute function pointer
  40. * @get: get function pointer
  41. */
  42. static inline void bnx2x_exe_queue_init(struct bnx2x *bp,
  43. struct bnx2x_exe_queue_obj *o,
  44. int exe_len,
  45. union bnx2x_qable_obj *owner,
  46. exe_q_validate validate,
  47. exe_q_remove remove,
  48. exe_q_optimize optimize,
  49. exe_q_execute exec,
  50. exe_q_get get)
  51. {
  52. memset(o, 0, sizeof(*o));
  53. INIT_LIST_HEAD(&o->exe_queue);
  54. INIT_LIST_HEAD(&o->pending_comp);
  55. spin_lock_init(&o->lock);
  56. o->exe_chunk_len = exe_len;
  57. o->owner = owner;
  58. /* Owner specific callbacks */
  59. o->validate = validate;
  60. o->remove = remove;
  61. o->optimize = optimize;
  62. o->execute = exec;
  63. o->get = get;
  64. DP(BNX2X_MSG_SP, "Setup the execution queue with the chunk length of %d\n",
  65. exe_len);
  66. }
  67. static inline void bnx2x_exe_queue_free_elem(struct bnx2x *bp,
  68. struct bnx2x_exeq_elem *elem)
  69. {
  70. DP(BNX2X_MSG_SP, "Deleting an exe_queue element\n");
  71. kfree(elem);
  72. }
  73. static inline int bnx2x_exe_queue_length(struct bnx2x_exe_queue_obj *o)
  74. {
  75. struct bnx2x_exeq_elem *elem;
  76. int cnt = 0;
  77. spin_lock_bh(&o->lock);
  78. list_for_each_entry(elem, &o->exe_queue, link)
  79. cnt++;
  80. spin_unlock_bh(&o->lock);
  81. return cnt;
  82. }
  83. /**
  84. * bnx2x_exe_queue_add - add a new element to the execution queue
  85. *
  86. * @bp: driver handle
  87. * @o: queue
  88. * @cmd: new command to add
  89. * @restore: true - do not optimize the command
  90. *
  91. * If the element is optimized or is illegal, frees it.
  92. */
  93. static inline int bnx2x_exe_queue_add(struct bnx2x *bp,
  94. struct bnx2x_exe_queue_obj *o,
  95. struct bnx2x_exeq_elem *elem,
  96. bool restore)
  97. {
  98. int rc;
  99. spin_lock_bh(&o->lock);
  100. if (!restore) {
  101. /* Try to cancel this element queue */
  102. rc = o->optimize(bp, o->owner, elem);
  103. if (rc)
  104. goto free_and_exit;
  105. /* Check if this request is ok */
  106. rc = o->validate(bp, o->owner, elem);
  107. if (rc) {
  108. BNX2X_ERR("Preamble failed: %d\n", rc);
  109. goto free_and_exit;
  110. }
  111. }
  112. /* If so, add it to the execution queue */
  113. list_add_tail(&elem->link, &o->exe_queue);
  114. spin_unlock_bh(&o->lock);
  115. return 0;
  116. free_and_exit:
  117. bnx2x_exe_queue_free_elem(bp, elem);
  118. spin_unlock_bh(&o->lock);
  119. return rc;
  120. }
  121. static inline void __bnx2x_exe_queue_reset_pending(
  122. struct bnx2x *bp,
  123. struct bnx2x_exe_queue_obj *o)
  124. {
  125. struct bnx2x_exeq_elem *elem;
  126. while (!list_empty(&o->pending_comp)) {
  127. elem = list_first_entry(&o->pending_comp,
  128. struct bnx2x_exeq_elem, link);
  129. list_del(&elem->link);
  130. bnx2x_exe_queue_free_elem(bp, elem);
  131. }
  132. }
  133. static inline void bnx2x_exe_queue_reset_pending(struct bnx2x *bp,
  134. struct bnx2x_exe_queue_obj *o)
  135. {
  136. spin_lock_bh(&o->lock);
  137. __bnx2x_exe_queue_reset_pending(bp, o);
  138. spin_unlock_bh(&o->lock);
  139. }
  140. /**
  141. * bnx2x_exe_queue_step - execute one execution chunk atomically
  142. *
  143. * @bp: driver handle
  144. * @o: queue
  145. * @ramrod_flags: flags
  146. *
  147. * (Atomicy is ensured using the exe_queue->lock).
  148. */
  149. static inline int bnx2x_exe_queue_step(struct bnx2x *bp,
  150. struct bnx2x_exe_queue_obj *o,
  151. unsigned long *ramrod_flags)
  152. {
  153. struct bnx2x_exeq_elem *elem, spacer;
  154. int cur_len = 0, rc;
  155. memset(&spacer, 0, sizeof(spacer));
  156. spin_lock_bh(&o->lock);
  157. /*
  158. * Next step should not be performed until the current is finished,
  159. * unless a DRV_CLEAR_ONLY bit is set. In this case we just want to
  160. * properly clear object internals without sending any command to the FW
  161. * which also implies there won't be any completion to clear the
  162. * 'pending' list.
  163. */
  164. if (!list_empty(&o->pending_comp)) {
  165. if (test_bit(RAMROD_DRV_CLR_ONLY, ramrod_flags)) {
  166. DP(BNX2X_MSG_SP, "RAMROD_DRV_CLR_ONLY requested: resetting a pending_comp list\n");
  167. __bnx2x_exe_queue_reset_pending(bp, o);
  168. } else {
  169. spin_unlock_bh(&o->lock);
  170. return 1;
  171. }
  172. }
  173. /*
  174. * Run through the pending commands list and create a next
  175. * execution chunk.
  176. */
  177. while (!list_empty(&o->exe_queue)) {
  178. elem = list_first_entry(&o->exe_queue, struct bnx2x_exeq_elem,
  179. link);
  180. WARN_ON(!elem->cmd_len);
  181. if (cur_len + elem->cmd_len <= o->exe_chunk_len) {
  182. cur_len += elem->cmd_len;
  183. /*
  184. * Prevent from both lists being empty when moving an
  185. * element. This will allow the call of
  186. * bnx2x_exe_queue_empty() without locking.
  187. */
  188. list_add_tail(&spacer.link, &o->pending_comp);
  189. mb();
  190. list_del(&elem->link);
  191. list_add_tail(&elem->link, &o->pending_comp);
  192. list_del(&spacer.link);
  193. } else
  194. break;
  195. }
  196. /* Sanity check */
  197. if (!cur_len) {
  198. spin_unlock_bh(&o->lock);
  199. return 0;
  200. }
  201. rc = o->execute(bp, o->owner, &o->pending_comp, ramrod_flags);
  202. if (rc < 0)
  203. /*
  204. * In case of an error return the commands back to the queue
  205. * and reset the pending_comp.
  206. */
  207. list_splice_init(&o->pending_comp, &o->exe_queue);
  208. else if (!rc)
  209. /*
  210. * If zero is returned, means there are no outstanding pending
  211. * completions and we may dismiss the pending list.
  212. */
  213. __bnx2x_exe_queue_reset_pending(bp, o);
  214. spin_unlock_bh(&o->lock);
  215. return rc;
  216. }
  217. static inline bool bnx2x_exe_queue_empty(struct bnx2x_exe_queue_obj *o)
  218. {
  219. bool empty = list_empty(&o->exe_queue);
  220. /* Don't reorder!!! */
  221. mb();
  222. return empty && list_empty(&o->pending_comp);
  223. }
  224. static inline struct bnx2x_exeq_elem *bnx2x_exe_queue_alloc_elem(
  225. struct bnx2x *bp)
  226. {
  227. DP(BNX2X_MSG_SP, "Allocating a new exe_queue element\n");
  228. return kzalloc(sizeof(struct bnx2x_exeq_elem), GFP_ATOMIC);
  229. }
  230. /************************ raw_obj functions ***********************************/
  231. static bool bnx2x_raw_check_pending(struct bnx2x_raw_obj *o)
  232. {
  233. return !!test_bit(o->state, o->pstate);
  234. }
  235. static void bnx2x_raw_clear_pending(struct bnx2x_raw_obj *o)
  236. {
  237. smp_mb__before_clear_bit();
  238. clear_bit(o->state, o->pstate);
  239. smp_mb__after_clear_bit();
  240. }
  241. static void bnx2x_raw_set_pending(struct bnx2x_raw_obj *o)
  242. {
  243. smp_mb__before_clear_bit();
  244. set_bit(o->state, o->pstate);
  245. smp_mb__after_clear_bit();
  246. }
  247. /**
  248. * bnx2x_state_wait - wait until the given bit(state) is cleared
  249. *
  250. * @bp: device handle
  251. * @state: state which is to be cleared
  252. * @state_p: state buffer
  253. *
  254. */
  255. static inline int bnx2x_state_wait(struct bnx2x *bp, int state,
  256. unsigned long *pstate)
  257. {
  258. /* can take a while if any port is running */
  259. int cnt = 5000;
  260. if (CHIP_REV_IS_EMUL(bp))
  261. cnt *= 20;
  262. DP(BNX2X_MSG_SP, "waiting for state to become %d\n", state);
  263. might_sleep();
  264. while (cnt--) {
  265. if (!test_bit(state, pstate)) {
  266. #ifdef BNX2X_STOP_ON_ERROR
  267. DP(BNX2X_MSG_SP, "exit (cnt %d)\n", 5000 - cnt);
  268. #endif
  269. return 0;
  270. }
  271. usleep_range(1000, 1000);
  272. if (bp->panic)
  273. return -EIO;
  274. }
  275. /* timeout! */
  276. BNX2X_ERR("timeout waiting for state %d\n", state);
  277. #ifdef BNX2X_STOP_ON_ERROR
  278. bnx2x_panic();
  279. #endif
  280. return -EBUSY;
  281. }
  282. static int bnx2x_raw_wait(struct bnx2x *bp, struct bnx2x_raw_obj *raw)
  283. {
  284. return bnx2x_state_wait(bp, raw->state, raw->pstate);
  285. }
  286. /***************** Classification verbs: Set/Del MAC/VLAN/VLAN-MAC ************/
  287. /* credit handling callbacks */
  288. static bool bnx2x_get_cam_offset_mac(struct bnx2x_vlan_mac_obj *o, int *offset)
  289. {
  290. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  291. WARN_ON(!mp);
  292. return mp->get_entry(mp, offset);
  293. }
  294. static bool bnx2x_get_credit_mac(struct bnx2x_vlan_mac_obj *o)
  295. {
  296. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  297. WARN_ON(!mp);
  298. return mp->get(mp, 1);
  299. }
  300. static bool bnx2x_get_cam_offset_vlan(struct bnx2x_vlan_mac_obj *o, int *offset)
  301. {
  302. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  303. WARN_ON(!vp);
  304. return vp->get_entry(vp, offset);
  305. }
  306. static bool bnx2x_get_credit_vlan(struct bnx2x_vlan_mac_obj *o)
  307. {
  308. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  309. WARN_ON(!vp);
  310. return vp->get(vp, 1);
  311. }
  312. static bool bnx2x_get_credit_vlan_mac(struct bnx2x_vlan_mac_obj *o)
  313. {
  314. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  315. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  316. if (!mp->get(mp, 1))
  317. return false;
  318. if (!vp->get(vp, 1)) {
  319. mp->put(mp, 1);
  320. return false;
  321. }
  322. return true;
  323. }
  324. static bool bnx2x_put_cam_offset_mac(struct bnx2x_vlan_mac_obj *o, int offset)
  325. {
  326. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  327. return mp->put_entry(mp, offset);
  328. }
  329. static bool bnx2x_put_credit_mac(struct bnx2x_vlan_mac_obj *o)
  330. {
  331. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  332. return mp->put(mp, 1);
  333. }
  334. static bool bnx2x_put_cam_offset_vlan(struct bnx2x_vlan_mac_obj *o, int offset)
  335. {
  336. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  337. return vp->put_entry(vp, offset);
  338. }
  339. static bool bnx2x_put_credit_vlan(struct bnx2x_vlan_mac_obj *o)
  340. {
  341. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  342. return vp->put(vp, 1);
  343. }
  344. static bool bnx2x_put_credit_vlan_mac(struct bnx2x_vlan_mac_obj *o)
  345. {
  346. struct bnx2x_credit_pool_obj *mp = o->macs_pool;
  347. struct bnx2x_credit_pool_obj *vp = o->vlans_pool;
  348. if (!mp->put(mp, 1))
  349. return false;
  350. if (!vp->put(vp, 1)) {
  351. mp->get(mp, 1);
  352. return false;
  353. }
  354. return true;
  355. }
  356. static int bnx2x_get_n_elements(struct bnx2x *bp, struct bnx2x_vlan_mac_obj *o,
  357. int n, u8 *buf)
  358. {
  359. struct bnx2x_vlan_mac_registry_elem *pos;
  360. u8 *next = buf;
  361. int counter = 0;
  362. /* traverse list */
  363. list_for_each_entry(pos, &o->head, link) {
  364. if (counter < n) {
  365. /* place leading zeroes in buffer */
  366. memset(next, 0, MAC_LEADING_ZERO_CNT);
  367. /* place mac after leading zeroes*/
  368. memcpy(next + MAC_LEADING_ZERO_CNT, pos->u.mac.mac,
  369. ETH_ALEN);
  370. /* calculate address of next element and
  371. * advance counter
  372. */
  373. counter++;
  374. next = buf + counter * ALIGN(ETH_ALEN, sizeof(u32));
  375. DP(BNX2X_MSG_SP, "copied element number %d to address %p element was %pM\n",
  376. counter, next, pos->u.mac.mac);
  377. }
  378. }
  379. return counter * ETH_ALEN;
  380. }
  381. /* check_add() callbacks */
  382. static int bnx2x_check_mac_add(struct bnx2x *bp,
  383. struct bnx2x_vlan_mac_obj *o,
  384. union bnx2x_classification_ramrod_data *data)
  385. {
  386. struct bnx2x_vlan_mac_registry_elem *pos;
  387. DP(BNX2X_MSG_SP, "Checking MAC %pM for ADD command\n", data->mac.mac);
  388. if (!is_valid_ether_addr(data->mac.mac))
  389. return -EINVAL;
  390. /* Check if a requested MAC already exists */
  391. list_for_each_entry(pos, &o->head, link)
  392. if (!memcmp(data->mac.mac, pos->u.mac.mac, ETH_ALEN))
  393. return -EEXIST;
  394. return 0;
  395. }
  396. static int bnx2x_check_vlan_add(struct bnx2x *bp,
  397. struct bnx2x_vlan_mac_obj *o,
  398. union bnx2x_classification_ramrod_data *data)
  399. {
  400. struct bnx2x_vlan_mac_registry_elem *pos;
  401. DP(BNX2X_MSG_SP, "Checking VLAN %d for ADD command\n", data->vlan.vlan);
  402. list_for_each_entry(pos, &o->head, link)
  403. if (data->vlan.vlan == pos->u.vlan.vlan)
  404. return -EEXIST;
  405. return 0;
  406. }
  407. static int bnx2x_check_vlan_mac_add(struct bnx2x *bp,
  408. struct bnx2x_vlan_mac_obj *o,
  409. union bnx2x_classification_ramrod_data *data)
  410. {
  411. struct bnx2x_vlan_mac_registry_elem *pos;
  412. DP(BNX2X_MSG_SP, "Checking VLAN_MAC (%pM, %d) for ADD command\n",
  413. data->vlan_mac.mac, data->vlan_mac.vlan);
  414. list_for_each_entry(pos, &o->head, link)
  415. if ((data->vlan_mac.vlan == pos->u.vlan_mac.vlan) &&
  416. (!memcmp(data->vlan_mac.mac, pos->u.vlan_mac.mac,
  417. ETH_ALEN)))
  418. return -EEXIST;
  419. return 0;
  420. }
  421. /* check_del() callbacks */
  422. static struct bnx2x_vlan_mac_registry_elem *
  423. bnx2x_check_mac_del(struct bnx2x *bp,
  424. struct bnx2x_vlan_mac_obj *o,
  425. union bnx2x_classification_ramrod_data *data)
  426. {
  427. struct bnx2x_vlan_mac_registry_elem *pos;
  428. DP(BNX2X_MSG_SP, "Checking MAC %pM for DEL command\n", data->mac.mac);
  429. list_for_each_entry(pos, &o->head, link)
  430. if (!memcmp(data->mac.mac, pos->u.mac.mac, ETH_ALEN))
  431. return pos;
  432. return NULL;
  433. }
  434. static struct bnx2x_vlan_mac_registry_elem *
  435. bnx2x_check_vlan_del(struct bnx2x *bp,
  436. struct bnx2x_vlan_mac_obj *o,
  437. union bnx2x_classification_ramrod_data *data)
  438. {
  439. struct bnx2x_vlan_mac_registry_elem *pos;
  440. DP(BNX2X_MSG_SP, "Checking VLAN %d for DEL command\n", data->vlan.vlan);
  441. list_for_each_entry(pos, &o->head, link)
  442. if (data->vlan.vlan == pos->u.vlan.vlan)
  443. return pos;
  444. return NULL;
  445. }
  446. static struct bnx2x_vlan_mac_registry_elem *
  447. bnx2x_check_vlan_mac_del(struct bnx2x *bp,
  448. struct bnx2x_vlan_mac_obj *o,
  449. union bnx2x_classification_ramrod_data *data)
  450. {
  451. struct bnx2x_vlan_mac_registry_elem *pos;
  452. DP(BNX2X_MSG_SP, "Checking VLAN_MAC (%pM, %d) for DEL command\n",
  453. data->vlan_mac.mac, data->vlan_mac.vlan);
  454. list_for_each_entry(pos, &o->head, link)
  455. if ((data->vlan_mac.vlan == pos->u.vlan_mac.vlan) &&
  456. (!memcmp(data->vlan_mac.mac, pos->u.vlan_mac.mac,
  457. ETH_ALEN)))
  458. return pos;
  459. return NULL;
  460. }
  461. /* check_move() callback */
  462. static bool bnx2x_check_move(struct bnx2x *bp,
  463. struct bnx2x_vlan_mac_obj *src_o,
  464. struct bnx2x_vlan_mac_obj *dst_o,
  465. union bnx2x_classification_ramrod_data *data)
  466. {
  467. struct bnx2x_vlan_mac_registry_elem *pos;
  468. int rc;
  469. /* Check if we can delete the requested configuration from the first
  470. * object.
  471. */
  472. pos = src_o->check_del(bp, src_o, data);
  473. /* check if configuration can be added */
  474. rc = dst_o->check_add(bp, dst_o, data);
  475. /* If this classification can not be added (is already set)
  476. * or can't be deleted - return an error.
  477. */
  478. if (rc || !pos)
  479. return false;
  480. return true;
  481. }
  482. static bool bnx2x_check_move_always_err(
  483. struct bnx2x *bp,
  484. struct bnx2x_vlan_mac_obj *src_o,
  485. struct bnx2x_vlan_mac_obj *dst_o,
  486. union bnx2x_classification_ramrod_data *data)
  487. {
  488. return false;
  489. }
  490. static inline u8 bnx2x_vlan_mac_get_rx_tx_flag(struct bnx2x_vlan_mac_obj *o)
  491. {
  492. struct bnx2x_raw_obj *raw = &o->raw;
  493. u8 rx_tx_flag = 0;
  494. if ((raw->obj_type == BNX2X_OBJ_TYPE_TX) ||
  495. (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
  496. rx_tx_flag |= ETH_CLASSIFY_CMD_HEADER_TX_CMD;
  497. if ((raw->obj_type == BNX2X_OBJ_TYPE_RX) ||
  498. (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
  499. rx_tx_flag |= ETH_CLASSIFY_CMD_HEADER_RX_CMD;
  500. return rx_tx_flag;
  501. }
  502. void bnx2x_set_mac_in_nig(struct bnx2x *bp,
  503. bool add, unsigned char *dev_addr, int index)
  504. {
  505. u32 wb_data[2];
  506. u32 reg_offset = BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM :
  507. NIG_REG_LLH0_FUNC_MEM;
  508. if (!IS_MF_SI(bp) && !IS_MF_AFEX(bp))
  509. return;
  510. if (index > BNX2X_LLH_CAM_MAX_PF_LINE)
  511. return;
  512. DP(BNX2X_MSG_SP, "Going to %s LLH configuration at entry %d\n",
  513. (add ? "ADD" : "DELETE"), index);
  514. if (add) {
  515. /* LLH_FUNC_MEM is a u64 WB register */
  516. reg_offset += 8*index;
  517. wb_data[0] = ((dev_addr[2] << 24) | (dev_addr[3] << 16) |
  518. (dev_addr[4] << 8) | dev_addr[5]);
  519. wb_data[1] = ((dev_addr[0] << 8) | dev_addr[1]);
  520. REG_WR_DMAE(bp, reg_offset, wb_data, 2);
  521. }
  522. REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM_ENABLE :
  523. NIG_REG_LLH0_FUNC_MEM_ENABLE) + 4*index, add);
  524. }
  525. /**
  526. * bnx2x_vlan_mac_set_cmd_hdr_e2 - set a header in a single classify ramrod
  527. *
  528. * @bp: device handle
  529. * @o: queue for which we want to configure this rule
  530. * @add: if true the command is an ADD command, DEL otherwise
  531. * @opcode: CLASSIFY_RULE_OPCODE_XXX
  532. * @hdr: pointer to a header to setup
  533. *
  534. */
  535. static inline void bnx2x_vlan_mac_set_cmd_hdr_e2(struct bnx2x *bp,
  536. struct bnx2x_vlan_mac_obj *o, bool add, int opcode,
  537. struct eth_classify_cmd_header *hdr)
  538. {
  539. struct bnx2x_raw_obj *raw = &o->raw;
  540. hdr->client_id = raw->cl_id;
  541. hdr->func_id = raw->func_id;
  542. /* Rx or/and Tx (internal switching) configuration ? */
  543. hdr->cmd_general_data |=
  544. bnx2x_vlan_mac_get_rx_tx_flag(o);
  545. if (add)
  546. hdr->cmd_general_data |= ETH_CLASSIFY_CMD_HEADER_IS_ADD;
  547. hdr->cmd_general_data |=
  548. (opcode << ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT);
  549. }
  550. /**
  551. * bnx2x_vlan_mac_set_rdata_hdr_e2 - set the classify ramrod data header
  552. *
  553. * @cid: connection id
  554. * @type: BNX2X_FILTER_XXX_PENDING
  555. * @hdr: poiter to header to setup
  556. * @rule_cnt:
  557. *
  558. * currently we always configure one rule and echo field to contain a CID and an
  559. * opcode type.
  560. */
  561. static inline void bnx2x_vlan_mac_set_rdata_hdr_e2(u32 cid, int type,
  562. struct eth_classify_header *hdr, int rule_cnt)
  563. {
  564. hdr->echo = (cid & BNX2X_SWCID_MASK) | (type << BNX2X_SWCID_SHIFT);
  565. hdr->rule_cnt = (u8)rule_cnt;
  566. }
  567. /* hw_config() callbacks */
  568. static void bnx2x_set_one_mac_e2(struct bnx2x *bp,
  569. struct bnx2x_vlan_mac_obj *o,
  570. struct bnx2x_exeq_elem *elem, int rule_idx,
  571. int cam_offset)
  572. {
  573. struct bnx2x_raw_obj *raw = &o->raw;
  574. struct eth_classify_rules_ramrod_data *data =
  575. (struct eth_classify_rules_ramrod_data *)(raw->rdata);
  576. int rule_cnt = rule_idx + 1, cmd = elem->cmd_data.vlan_mac.cmd;
  577. union eth_classify_rule_cmd *rule_entry = &data->rules[rule_idx];
  578. bool add = (cmd == BNX2X_VLAN_MAC_ADD) ? true : false;
  579. unsigned long *vlan_mac_flags = &elem->cmd_data.vlan_mac.vlan_mac_flags;
  580. u8 *mac = elem->cmd_data.vlan_mac.u.mac.mac;
  581. /*
  582. * Set LLH CAM entry: currently only iSCSI and ETH macs are
  583. * relevant. In addition, current implementation is tuned for a
  584. * single ETH MAC.
  585. *
  586. * When multiple unicast ETH MACs PF configuration in switch
  587. * independent mode is required (NetQ, multiple netdev MACs,
  588. * etc.), consider better utilisation of 8 per function MAC
  589. * entries in the LLH register. There is also
  590. * NIG_REG_P[01]_LLH_FUNC_MEM2 registers that complete the
  591. * total number of CAM entries to 16.
  592. *
  593. * Currently we won't configure NIG for MACs other than a primary ETH
  594. * MAC and iSCSI L2 MAC.
  595. *
  596. * If this MAC is moving from one Queue to another, no need to change
  597. * NIG configuration.
  598. */
  599. if (cmd != BNX2X_VLAN_MAC_MOVE) {
  600. if (test_bit(BNX2X_ISCSI_ETH_MAC, vlan_mac_flags))
  601. bnx2x_set_mac_in_nig(bp, add, mac,
  602. BNX2X_LLH_CAM_ISCSI_ETH_LINE);
  603. else if (test_bit(BNX2X_ETH_MAC, vlan_mac_flags))
  604. bnx2x_set_mac_in_nig(bp, add, mac,
  605. BNX2X_LLH_CAM_ETH_LINE);
  606. }
  607. /* Reset the ramrod data buffer for the first rule */
  608. if (rule_idx == 0)
  609. memset(data, 0, sizeof(*data));
  610. /* Setup a command header */
  611. bnx2x_vlan_mac_set_cmd_hdr_e2(bp, o, add, CLASSIFY_RULE_OPCODE_MAC,
  612. &rule_entry->mac.header);
  613. DP(BNX2X_MSG_SP, "About to %s MAC %pM for Queue %d\n",
  614. (add ? "add" : "delete"), mac, raw->cl_id);
  615. /* Set a MAC itself */
  616. bnx2x_set_fw_mac_addr(&rule_entry->mac.mac_msb,
  617. &rule_entry->mac.mac_mid,
  618. &rule_entry->mac.mac_lsb, mac);
  619. /* MOVE: Add a rule that will add this MAC to the target Queue */
  620. if (cmd == BNX2X_VLAN_MAC_MOVE) {
  621. rule_entry++;
  622. rule_cnt++;
  623. /* Setup ramrod data */
  624. bnx2x_vlan_mac_set_cmd_hdr_e2(bp,
  625. elem->cmd_data.vlan_mac.target_obj,
  626. true, CLASSIFY_RULE_OPCODE_MAC,
  627. &rule_entry->mac.header);
  628. /* Set a MAC itself */
  629. bnx2x_set_fw_mac_addr(&rule_entry->mac.mac_msb,
  630. &rule_entry->mac.mac_mid,
  631. &rule_entry->mac.mac_lsb, mac);
  632. }
  633. /* Set the ramrod data header */
  634. /* TODO: take this to the higher level in order to prevent multiple
  635. writing */
  636. bnx2x_vlan_mac_set_rdata_hdr_e2(raw->cid, raw->state, &data->header,
  637. rule_cnt);
  638. }
  639. /**
  640. * bnx2x_vlan_mac_set_rdata_hdr_e1x - set a header in a single classify ramrod
  641. *
  642. * @bp: device handle
  643. * @o: queue
  644. * @type:
  645. * @cam_offset: offset in cam memory
  646. * @hdr: pointer to a header to setup
  647. *
  648. * E1/E1H
  649. */
  650. static inline void bnx2x_vlan_mac_set_rdata_hdr_e1x(struct bnx2x *bp,
  651. struct bnx2x_vlan_mac_obj *o, int type, int cam_offset,
  652. struct mac_configuration_hdr *hdr)
  653. {
  654. struct bnx2x_raw_obj *r = &o->raw;
  655. hdr->length = 1;
  656. hdr->offset = (u8)cam_offset;
  657. hdr->client_id = 0xff;
  658. hdr->echo = ((r->cid & BNX2X_SWCID_MASK) | (type << BNX2X_SWCID_SHIFT));
  659. }
  660. static inline void bnx2x_vlan_mac_set_cfg_entry_e1x(struct bnx2x *bp,
  661. struct bnx2x_vlan_mac_obj *o, bool add, int opcode, u8 *mac,
  662. u16 vlan_id, struct mac_configuration_entry *cfg_entry)
  663. {
  664. struct bnx2x_raw_obj *r = &o->raw;
  665. u32 cl_bit_vec = (1 << r->cl_id);
  666. cfg_entry->clients_bit_vector = cpu_to_le32(cl_bit_vec);
  667. cfg_entry->pf_id = r->func_id;
  668. cfg_entry->vlan_id = cpu_to_le16(vlan_id);
  669. if (add) {
  670. SET_FLAG(cfg_entry->flags, MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
  671. T_ETH_MAC_COMMAND_SET);
  672. SET_FLAG(cfg_entry->flags,
  673. MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE, opcode);
  674. /* Set a MAC in a ramrod data */
  675. bnx2x_set_fw_mac_addr(&cfg_entry->msb_mac_addr,
  676. &cfg_entry->middle_mac_addr,
  677. &cfg_entry->lsb_mac_addr, mac);
  678. } else
  679. SET_FLAG(cfg_entry->flags, MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
  680. T_ETH_MAC_COMMAND_INVALIDATE);
  681. }
  682. static inline void bnx2x_vlan_mac_set_rdata_e1x(struct bnx2x *bp,
  683. struct bnx2x_vlan_mac_obj *o, int type, int cam_offset, bool add,
  684. u8 *mac, u16 vlan_id, int opcode, struct mac_configuration_cmd *config)
  685. {
  686. struct mac_configuration_entry *cfg_entry = &config->config_table[0];
  687. struct bnx2x_raw_obj *raw = &o->raw;
  688. bnx2x_vlan_mac_set_rdata_hdr_e1x(bp, o, type, cam_offset,
  689. &config->hdr);
  690. bnx2x_vlan_mac_set_cfg_entry_e1x(bp, o, add, opcode, mac, vlan_id,
  691. cfg_entry);
  692. DP(BNX2X_MSG_SP, "%s MAC %pM CLID %d CAM offset %d\n",
  693. (add ? "setting" : "clearing"),
  694. mac, raw->cl_id, cam_offset);
  695. }
  696. /**
  697. * bnx2x_set_one_mac_e1x - fill a single MAC rule ramrod data
  698. *
  699. * @bp: device handle
  700. * @o: bnx2x_vlan_mac_obj
  701. * @elem: bnx2x_exeq_elem
  702. * @rule_idx: rule_idx
  703. * @cam_offset: cam_offset
  704. */
  705. static void bnx2x_set_one_mac_e1x(struct bnx2x *bp,
  706. struct bnx2x_vlan_mac_obj *o,
  707. struct bnx2x_exeq_elem *elem, int rule_idx,
  708. int cam_offset)
  709. {
  710. struct bnx2x_raw_obj *raw = &o->raw;
  711. struct mac_configuration_cmd *config =
  712. (struct mac_configuration_cmd *)(raw->rdata);
  713. /*
  714. * 57710 and 57711 do not support MOVE command,
  715. * so it's either ADD or DEL
  716. */
  717. bool add = (elem->cmd_data.vlan_mac.cmd == BNX2X_VLAN_MAC_ADD) ?
  718. true : false;
  719. /* Reset the ramrod data buffer */
  720. memset(config, 0, sizeof(*config));
  721. bnx2x_vlan_mac_set_rdata_e1x(bp, o, raw->state,
  722. cam_offset, add,
  723. elem->cmd_data.vlan_mac.u.mac.mac, 0,
  724. ETH_VLAN_FILTER_ANY_VLAN, config);
  725. }
  726. static void bnx2x_set_one_vlan_e2(struct bnx2x *bp,
  727. struct bnx2x_vlan_mac_obj *o,
  728. struct bnx2x_exeq_elem *elem, int rule_idx,
  729. int cam_offset)
  730. {
  731. struct bnx2x_raw_obj *raw = &o->raw;
  732. struct eth_classify_rules_ramrod_data *data =
  733. (struct eth_classify_rules_ramrod_data *)(raw->rdata);
  734. int rule_cnt = rule_idx + 1;
  735. union eth_classify_rule_cmd *rule_entry = &data->rules[rule_idx];
  736. int cmd = elem->cmd_data.vlan_mac.cmd;
  737. bool add = (cmd == BNX2X_VLAN_MAC_ADD) ? true : false;
  738. u16 vlan = elem->cmd_data.vlan_mac.u.vlan.vlan;
  739. /* Reset the ramrod data buffer for the first rule */
  740. if (rule_idx == 0)
  741. memset(data, 0, sizeof(*data));
  742. /* Set a rule header */
  743. bnx2x_vlan_mac_set_cmd_hdr_e2(bp, o, add, CLASSIFY_RULE_OPCODE_VLAN,
  744. &rule_entry->vlan.header);
  745. DP(BNX2X_MSG_SP, "About to %s VLAN %d\n", (add ? "add" : "delete"),
  746. vlan);
  747. /* Set a VLAN itself */
  748. rule_entry->vlan.vlan = cpu_to_le16(vlan);
  749. /* MOVE: Add a rule that will add this MAC to the target Queue */
  750. if (cmd == BNX2X_VLAN_MAC_MOVE) {
  751. rule_entry++;
  752. rule_cnt++;
  753. /* Setup ramrod data */
  754. bnx2x_vlan_mac_set_cmd_hdr_e2(bp,
  755. elem->cmd_data.vlan_mac.target_obj,
  756. true, CLASSIFY_RULE_OPCODE_VLAN,
  757. &rule_entry->vlan.header);
  758. /* Set a VLAN itself */
  759. rule_entry->vlan.vlan = cpu_to_le16(vlan);
  760. }
  761. /* Set the ramrod data header */
  762. /* TODO: take this to the higher level in order to prevent multiple
  763. writing */
  764. bnx2x_vlan_mac_set_rdata_hdr_e2(raw->cid, raw->state, &data->header,
  765. rule_cnt);
  766. }
  767. static void bnx2x_set_one_vlan_mac_e2(struct bnx2x *bp,
  768. struct bnx2x_vlan_mac_obj *o,
  769. struct bnx2x_exeq_elem *elem,
  770. int rule_idx, int cam_offset)
  771. {
  772. struct bnx2x_raw_obj *raw = &o->raw;
  773. struct eth_classify_rules_ramrod_data *data =
  774. (struct eth_classify_rules_ramrod_data *)(raw->rdata);
  775. int rule_cnt = rule_idx + 1;
  776. union eth_classify_rule_cmd *rule_entry = &data->rules[rule_idx];
  777. int cmd = elem->cmd_data.vlan_mac.cmd;
  778. bool add = (cmd == BNX2X_VLAN_MAC_ADD) ? true : false;
  779. u16 vlan = elem->cmd_data.vlan_mac.u.vlan_mac.vlan;
  780. u8 *mac = elem->cmd_data.vlan_mac.u.vlan_mac.mac;
  781. /* Reset the ramrod data buffer for the first rule */
  782. if (rule_idx == 0)
  783. memset(data, 0, sizeof(*data));
  784. /* Set a rule header */
  785. bnx2x_vlan_mac_set_cmd_hdr_e2(bp, o, add, CLASSIFY_RULE_OPCODE_PAIR,
  786. &rule_entry->pair.header);
  787. /* Set VLAN and MAC themselvs */
  788. rule_entry->pair.vlan = cpu_to_le16(vlan);
  789. bnx2x_set_fw_mac_addr(&rule_entry->pair.mac_msb,
  790. &rule_entry->pair.mac_mid,
  791. &rule_entry->pair.mac_lsb, mac);
  792. /* MOVE: Add a rule that will add this MAC to the target Queue */
  793. if (cmd == BNX2X_VLAN_MAC_MOVE) {
  794. rule_entry++;
  795. rule_cnt++;
  796. /* Setup ramrod data */
  797. bnx2x_vlan_mac_set_cmd_hdr_e2(bp,
  798. elem->cmd_data.vlan_mac.target_obj,
  799. true, CLASSIFY_RULE_OPCODE_PAIR,
  800. &rule_entry->pair.header);
  801. /* Set a VLAN itself */
  802. rule_entry->pair.vlan = cpu_to_le16(vlan);
  803. bnx2x_set_fw_mac_addr(&rule_entry->pair.mac_msb,
  804. &rule_entry->pair.mac_mid,
  805. &rule_entry->pair.mac_lsb, mac);
  806. }
  807. /* Set the ramrod data header */
  808. /* TODO: take this to the higher level in order to prevent multiple
  809. writing */
  810. bnx2x_vlan_mac_set_rdata_hdr_e2(raw->cid, raw->state, &data->header,
  811. rule_cnt);
  812. }
  813. /**
  814. * bnx2x_set_one_vlan_mac_e1h -
  815. *
  816. * @bp: device handle
  817. * @o: bnx2x_vlan_mac_obj
  818. * @elem: bnx2x_exeq_elem
  819. * @rule_idx: rule_idx
  820. * @cam_offset: cam_offset
  821. */
  822. static void bnx2x_set_one_vlan_mac_e1h(struct bnx2x *bp,
  823. struct bnx2x_vlan_mac_obj *o,
  824. struct bnx2x_exeq_elem *elem,
  825. int rule_idx, int cam_offset)
  826. {
  827. struct bnx2x_raw_obj *raw = &o->raw;
  828. struct mac_configuration_cmd *config =
  829. (struct mac_configuration_cmd *)(raw->rdata);
  830. /*
  831. * 57710 and 57711 do not support MOVE command,
  832. * so it's either ADD or DEL
  833. */
  834. bool add = (elem->cmd_data.vlan_mac.cmd == BNX2X_VLAN_MAC_ADD) ?
  835. true : false;
  836. /* Reset the ramrod data buffer */
  837. memset(config, 0, sizeof(*config));
  838. bnx2x_vlan_mac_set_rdata_e1x(bp, o, BNX2X_FILTER_VLAN_MAC_PENDING,
  839. cam_offset, add,
  840. elem->cmd_data.vlan_mac.u.vlan_mac.mac,
  841. elem->cmd_data.vlan_mac.u.vlan_mac.vlan,
  842. ETH_VLAN_FILTER_CLASSIFY, config);
  843. }
  844. #define list_next_entry(pos, member) \
  845. list_entry((pos)->member.next, typeof(*(pos)), member)
  846. /**
  847. * bnx2x_vlan_mac_restore - reconfigure next MAC/VLAN/VLAN-MAC element
  848. *
  849. * @bp: device handle
  850. * @p: command parameters
  851. * @ppos: pointer to the cooky
  852. *
  853. * reconfigure next MAC/VLAN/VLAN-MAC element from the
  854. * previously configured elements list.
  855. *
  856. * from command parameters only RAMROD_COMP_WAIT bit in ramrod_flags is taken
  857. * into an account
  858. *
  859. * pointer to the cooky - that should be given back in the next call to make
  860. * function handle the next element. If *ppos is set to NULL it will restart the
  861. * iterator. If returned *ppos == NULL this means that the last element has been
  862. * handled.
  863. *
  864. */
  865. static int bnx2x_vlan_mac_restore(struct bnx2x *bp,
  866. struct bnx2x_vlan_mac_ramrod_params *p,
  867. struct bnx2x_vlan_mac_registry_elem **ppos)
  868. {
  869. struct bnx2x_vlan_mac_registry_elem *pos;
  870. struct bnx2x_vlan_mac_obj *o = p->vlan_mac_obj;
  871. /* If list is empty - there is nothing to do here */
  872. if (list_empty(&o->head)) {
  873. *ppos = NULL;
  874. return 0;
  875. }
  876. /* make a step... */
  877. if (*ppos == NULL)
  878. *ppos = list_first_entry(&o->head,
  879. struct bnx2x_vlan_mac_registry_elem,
  880. link);
  881. else
  882. *ppos = list_next_entry(*ppos, link);
  883. pos = *ppos;
  884. /* If it's the last step - return NULL */
  885. if (list_is_last(&pos->link, &o->head))
  886. *ppos = NULL;
  887. /* Prepare a 'user_req' */
  888. memcpy(&p->user_req.u, &pos->u, sizeof(pos->u));
  889. /* Set the command */
  890. p->user_req.cmd = BNX2X_VLAN_MAC_ADD;
  891. /* Set vlan_mac_flags */
  892. p->user_req.vlan_mac_flags = pos->vlan_mac_flags;
  893. /* Set a restore bit */
  894. __set_bit(RAMROD_RESTORE, &p->ramrod_flags);
  895. return bnx2x_config_vlan_mac(bp, p);
  896. }
  897. /*
  898. * bnx2x_exeq_get_mac/bnx2x_exeq_get_vlan/bnx2x_exeq_get_vlan_mac return a
  899. * pointer to an element with a specific criteria and NULL if such an element
  900. * hasn't been found.
  901. */
  902. static struct bnx2x_exeq_elem *bnx2x_exeq_get_mac(
  903. struct bnx2x_exe_queue_obj *o,
  904. struct bnx2x_exeq_elem *elem)
  905. {
  906. struct bnx2x_exeq_elem *pos;
  907. struct bnx2x_mac_ramrod_data *data = &elem->cmd_data.vlan_mac.u.mac;
  908. /* Check pending for execution commands */
  909. list_for_each_entry(pos, &o->exe_queue, link)
  910. if (!memcmp(&pos->cmd_data.vlan_mac.u.mac, data,
  911. sizeof(*data)) &&
  912. (pos->cmd_data.vlan_mac.cmd == elem->cmd_data.vlan_mac.cmd))
  913. return pos;
  914. return NULL;
  915. }
  916. static struct bnx2x_exeq_elem *bnx2x_exeq_get_vlan(
  917. struct bnx2x_exe_queue_obj *o,
  918. struct bnx2x_exeq_elem *elem)
  919. {
  920. struct bnx2x_exeq_elem *pos;
  921. struct bnx2x_vlan_ramrod_data *data = &elem->cmd_data.vlan_mac.u.vlan;
  922. /* Check pending for execution commands */
  923. list_for_each_entry(pos, &o->exe_queue, link)
  924. if (!memcmp(&pos->cmd_data.vlan_mac.u.vlan, data,
  925. sizeof(*data)) &&
  926. (pos->cmd_data.vlan_mac.cmd == elem->cmd_data.vlan_mac.cmd))
  927. return pos;
  928. return NULL;
  929. }
  930. static struct bnx2x_exeq_elem *bnx2x_exeq_get_vlan_mac(
  931. struct bnx2x_exe_queue_obj *o,
  932. struct bnx2x_exeq_elem *elem)
  933. {
  934. struct bnx2x_exeq_elem *pos;
  935. struct bnx2x_vlan_mac_ramrod_data *data =
  936. &elem->cmd_data.vlan_mac.u.vlan_mac;
  937. /* Check pending for execution commands */
  938. list_for_each_entry(pos, &o->exe_queue, link)
  939. if (!memcmp(&pos->cmd_data.vlan_mac.u.vlan_mac, data,
  940. sizeof(*data)) &&
  941. (pos->cmd_data.vlan_mac.cmd == elem->cmd_data.vlan_mac.cmd))
  942. return pos;
  943. return NULL;
  944. }
  945. /**
  946. * bnx2x_validate_vlan_mac_add - check if an ADD command can be executed
  947. *
  948. * @bp: device handle
  949. * @qo: bnx2x_qable_obj
  950. * @elem: bnx2x_exeq_elem
  951. *
  952. * Checks that the requested configuration can be added. If yes and if
  953. * requested, consume CAM credit.
  954. *
  955. * The 'validate' is run after the 'optimize'.
  956. *
  957. */
  958. static inline int bnx2x_validate_vlan_mac_add(struct bnx2x *bp,
  959. union bnx2x_qable_obj *qo,
  960. struct bnx2x_exeq_elem *elem)
  961. {
  962. struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac;
  963. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  964. int rc;
  965. /* Check the registry */
  966. rc = o->check_add(bp, o, &elem->cmd_data.vlan_mac.u);
  967. if (rc) {
  968. DP(BNX2X_MSG_SP, "ADD command is not allowed considering current registry state.\n");
  969. return rc;
  970. }
  971. /*
  972. * Check if there is a pending ADD command for this
  973. * MAC/VLAN/VLAN-MAC. Return an error if there is.
  974. */
  975. if (exeq->get(exeq, elem)) {
  976. DP(BNX2X_MSG_SP, "There is a pending ADD command already\n");
  977. return -EEXIST;
  978. }
  979. /*
  980. * TODO: Check the pending MOVE from other objects where this
  981. * object is a destination object.
  982. */
  983. /* Consume the credit if not requested not to */
  984. if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  985. &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
  986. o->get_credit(o)))
  987. return -EINVAL;
  988. return 0;
  989. }
  990. /**
  991. * bnx2x_validate_vlan_mac_del - check if the DEL command can be executed
  992. *
  993. * @bp: device handle
  994. * @qo: quable object to check
  995. * @elem: element that needs to be deleted
  996. *
  997. * Checks that the requested configuration can be deleted. If yes and if
  998. * requested, returns a CAM credit.
  999. *
  1000. * The 'validate' is run after the 'optimize'.
  1001. */
  1002. static inline int bnx2x_validate_vlan_mac_del(struct bnx2x *bp,
  1003. union bnx2x_qable_obj *qo,
  1004. struct bnx2x_exeq_elem *elem)
  1005. {
  1006. struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac;
  1007. struct bnx2x_vlan_mac_registry_elem *pos;
  1008. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  1009. struct bnx2x_exeq_elem query_elem;
  1010. /* If this classification can not be deleted (doesn't exist)
  1011. * - return a BNX2X_EXIST.
  1012. */
  1013. pos = o->check_del(bp, o, &elem->cmd_data.vlan_mac.u);
  1014. if (!pos) {
  1015. DP(BNX2X_MSG_SP, "DEL command is not allowed considering current registry state\n");
  1016. return -EEXIST;
  1017. }
  1018. /*
  1019. * Check if there are pending DEL or MOVE commands for this
  1020. * MAC/VLAN/VLAN-MAC. Return an error if so.
  1021. */
  1022. memcpy(&query_elem, elem, sizeof(query_elem));
  1023. /* Check for MOVE commands */
  1024. query_elem.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_MOVE;
  1025. if (exeq->get(exeq, &query_elem)) {
  1026. BNX2X_ERR("There is a pending MOVE command already\n");
  1027. return -EINVAL;
  1028. }
  1029. /* Check for DEL commands */
  1030. if (exeq->get(exeq, elem)) {
  1031. DP(BNX2X_MSG_SP, "There is a pending DEL command already\n");
  1032. return -EEXIST;
  1033. }
  1034. /* Return the credit to the credit pool if not requested not to */
  1035. if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  1036. &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
  1037. o->put_credit(o))) {
  1038. BNX2X_ERR("Failed to return a credit\n");
  1039. return -EINVAL;
  1040. }
  1041. return 0;
  1042. }
  1043. /**
  1044. * bnx2x_validate_vlan_mac_move - check if the MOVE command can be executed
  1045. *
  1046. * @bp: device handle
  1047. * @qo: quable object to check (source)
  1048. * @elem: element that needs to be moved
  1049. *
  1050. * Checks that the requested configuration can be moved. If yes and if
  1051. * requested, returns a CAM credit.
  1052. *
  1053. * The 'validate' is run after the 'optimize'.
  1054. */
  1055. static inline int bnx2x_validate_vlan_mac_move(struct bnx2x *bp,
  1056. union bnx2x_qable_obj *qo,
  1057. struct bnx2x_exeq_elem *elem)
  1058. {
  1059. struct bnx2x_vlan_mac_obj *src_o = &qo->vlan_mac;
  1060. struct bnx2x_vlan_mac_obj *dest_o = elem->cmd_data.vlan_mac.target_obj;
  1061. struct bnx2x_exeq_elem query_elem;
  1062. struct bnx2x_exe_queue_obj *src_exeq = &src_o->exe_queue;
  1063. struct bnx2x_exe_queue_obj *dest_exeq = &dest_o->exe_queue;
  1064. /*
  1065. * Check if we can perform this operation based on the current registry
  1066. * state.
  1067. */
  1068. if (!src_o->check_move(bp, src_o, dest_o,
  1069. &elem->cmd_data.vlan_mac.u)) {
  1070. DP(BNX2X_MSG_SP, "MOVE command is not allowed considering current registry state\n");
  1071. return -EINVAL;
  1072. }
  1073. /*
  1074. * Check if there is an already pending DEL or MOVE command for the
  1075. * source object or ADD command for a destination object. Return an
  1076. * error if so.
  1077. */
  1078. memcpy(&query_elem, elem, sizeof(query_elem));
  1079. /* Check DEL on source */
  1080. query_elem.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_DEL;
  1081. if (src_exeq->get(src_exeq, &query_elem)) {
  1082. BNX2X_ERR("There is a pending DEL command on the source queue already\n");
  1083. return -EINVAL;
  1084. }
  1085. /* Check MOVE on source */
  1086. if (src_exeq->get(src_exeq, elem)) {
  1087. DP(BNX2X_MSG_SP, "There is a pending MOVE command already\n");
  1088. return -EEXIST;
  1089. }
  1090. /* Check ADD on destination */
  1091. query_elem.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_ADD;
  1092. if (dest_exeq->get(dest_exeq, &query_elem)) {
  1093. BNX2X_ERR("There is a pending ADD command on the destination queue already\n");
  1094. return -EINVAL;
  1095. }
  1096. /* Consume the credit if not requested not to */
  1097. if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT_DEST,
  1098. &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
  1099. dest_o->get_credit(dest_o)))
  1100. return -EINVAL;
  1101. if (!(test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  1102. &elem->cmd_data.vlan_mac.vlan_mac_flags) ||
  1103. src_o->put_credit(src_o))) {
  1104. /* return the credit taken from dest... */
  1105. dest_o->put_credit(dest_o);
  1106. return -EINVAL;
  1107. }
  1108. return 0;
  1109. }
  1110. static int bnx2x_validate_vlan_mac(struct bnx2x *bp,
  1111. union bnx2x_qable_obj *qo,
  1112. struct bnx2x_exeq_elem *elem)
  1113. {
  1114. switch (elem->cmd_data.vlan_mac.cmd) {
  1115. case BNX2X_VLAN_MAC_ADD:
  1116. return bnx2x_validate_vlan_mac_add(bp, qo, elem);
  1117. case BNX2X_VLAN_MAC_DEL:
  1118. return bnx2x_validate_vlan_mac_del(bp, qo, elem);
  1119. case BNX2X_VLAN_MAC_MOVE:
  1120. return bnx2x_validate_vlan_mac_move(bp, qo, elem);
  1121. default:
  1122. return -EINVAL;
  1123. }
  1124. }
  1125. static int bnx2x_remove_vlan_mac(struct bnx2x *bp,
  1126. union bnx2x_qable_obj *qo,
  1127. struct bnx2x_exeq_elem *elem)
  1128. {
  1129. int rc = 0;
  1130. /* If consumption wasn't required, nothing to do */
  1131. if (test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  1132. &elem->cmd_data.vlan_mac.vlan_mac_flags))
  1133. return 0;
  1134. switch (elem->cmd_data.vlan_mac.cmd) {
  1135. case BNX2X_VLAN_MAC_ADD:
  1136. case BNX2X_VLAN_MAC_MOVE:
  1137. rc = qo->vlan_mac.put_credit(&qo->vlan_mac);
  1138. break;
  1139. case BNX2X_VLAN_MAC_DEL:
  1140. rc = qo->vlan_mac.get_credit(&qo->vlan_mac);
  1141. break;
  1142. default:
  1143. return -EINVAL;
  1144. }
  1145. if (rc != true)
  1146. return -EINVAL;
  1147. return 0;
  1148. }
  1149. /**
  1150. * bnx2x_wait_vlan_mac - passivly wait for 5 seconds until all work completes.
  1151. *
  1152. * @bp: device handle
  1153. * @o: bnx2x_vlan_mac_obj
  1154. *
  1155. */
  1156. static int bnx2x_wait_vlan_mac(struct bnx2x *bp,
  1157. struct bnx2x_vlan_mac_obj *o)
  1158. {
  1159. int cnt = 5000, rc;
  1160. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  1161. struct bnx2x_raw_obj *raw = &o->raw;
  1162. while (cnt--) {
  1163. /* Wait for the current command to complete */
  1164. rc = raw->wait_comp(bp, raw);
  1165. if (rc)
  1166. return rc;
  1167. /* Wait until there are no pending commands */
  1168. if (!bnx2x_exe_queue_empty(exeq))
  1169. usleep_range(1000, 1000);
  1170. else
  1171. return 0;
  1172. }
  1173. return -EBUSY;
  1174. }
  1175. /**
  1176. * bnx2x_complete_vlan_mac - complete one VLAN-MAC ramrod
  1177. *
  1178. * @bp: device handle
  1179. * @o: bnx2x_vlan_mac_obj
  1180. * @cqe:
  1181. * @cont: if true schedule next execution chunk
  1182. *
  1183. */
  1184. static int bnx2x_complete_vlan_mac(struct bnx2x *bp,
  1185. struct bnx2x_vlan_mac_obj *o,
  1186. union event_ring_elem *cqe,
  1187. unsigned long *ramrod_flags)
  1188. {
  1189. struct bnx2x_raw_obj *r = &o->raw;
  1190. int rc;
  1191. /* Reset pending list */
  1192. bnx2x_exe_queue_reset_pending(bp, &o->exe_queue);
  1193. /* Clear pending */
  1194. r->clear_pending(r);
  1195. /* If ramrod failed this is most likely a SW bug */
  1196. if (cqe->message.error)
  1197. return -EINVAL;
  1198. /* Run the next bulk of pending commands if requeted */
  1199. if (test_bit(RAMROD_CONT, ramrod_flags)) {
  1200. rc = bnx2x_exe_queue_step(bp, &o->exe_queue, ramrod_flags);
  1201. if (rc < 0)
  1202. return rc;
  1203. }
  1204. /* If there is more work to do return PENDING */
  1205. if (!bnx2x_exe_queue_empty(&o->exe_queue))
  1206. return 1;
  1207. return 0;
  1208. }
  1209. /**
  1210. * bnx2x_optimize_vlan_mac - optimize ADD and DEL commands.
  1211. *
  1212. * @bp: device handle
  1213. * @o: bnx2x_qable_obj
  1214. * @elem: bnx2x_exeq_elem
  1215. */
  1216. static int bnx2x_optimize_vlan_mac(struct bnx2x *bp,
  1217. union bnx2x_qable_obj *qo,
  1218. struct bnx2x_exeq_elem *elem)
  1219. {
  1220. struct bnx2x_exeq_elem query, *pos;
  1221. struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac;
  1222. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  1223. memcpy(&query, elem, sizeof(query));
  1224. switch (elem->cmd_data.vlan_mac.cmd) {
  1225. case BNX2X_VLAN_MAC_ADD:
  1226. query.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_DEL;
  1227. break;
  1228. case BNX2X_VLAN_MAC_DEL:
  1229. query.cmd_data.vlan_mac.cmd = BNX2X_VLAN_MAC_ADD;
  1230. break;
  1231. default:
  1232. /* Don't handle anything other than ADD or DEL */
  1233. return 0;
  1234. }
  1235. /* If we found the appropriate element - delete it */
  1236. pos = exeq->get(exeq, &query);
  1237. if (pos) {
  1238. /* Return the credit of the optimized command */
  1239. if (!test_bit(BNX2X_DONT_CONSUME_CAM_CREDIT,
  1240. &pos->cmd_data.vlan_mac.vlan_mac_flags)) {
  1241. if ((query.cmd_data.vlan_mac.cmd ==
  1242. BNX2X_VLAN_MAC_ADD) && !o->put_credit(o)) {
  1243. BNX2X_ERR("Failed to return the credit for the optimized ADD command\n");
  1244. return -EINVAL;
  1245. } else if (!o->get_credit(o)) { /* VLAN_MAC_DEL */
  1246. BNX2X_ERR("Failed to recover the credit from the optimized DEL command\n");
  1247. return -EINVAL;
  1248. }
  1249. }
  1250. DP(BNX2X_MSG_SP, "Optimizing %s command\n",
  1251. (elem->cmd_data.vlan_mac.cmd == BNX2X_VLAN_MAC_ADD) ?
  1252. "ADD" : "DEL");
  1253. list_del(&pos->link);
  1254. bnx2x_exe_queue_free_elem(bp, pos);
  1255. return 1;
  1256. }
  1257. return 0;
  1258. }
  1259. /**
  1260. * bnx2x_vlan_mac_get_registry_elem - prepare a registry element
  1261. *
  1262. * @bp: device handle
  1263. * @o:
  1264. * @elem:
  1265. * @restore:
  1266. * @re:
  1267. *
  1268. * prepare a registry element according to the current command request.
  1269. */
  1270. static inline int bnx2x_vlan_mac_get_registry_elem(
  1271. struct bnx2x *bp,
  1272. struct bnx2x_vlan_mac_obj *o,
  1273. struct bnx2x_exeq_elem *elem,
  1274. bool restore,
  1275. struct bnx2x_vlan_mac_registry_elem **re)
  1276. {
  1277. int cmd = elem->cmd_data.vlan_mac.cmd;
  1278. struct bnx2x_vlan_mac_registry_elem *reg_elem;
  1279. /* Allocate a new registry element if needed. */
  1280. if (!restore &&
  1281. ((cmd == BNX2X_VLAN_MAC_ADD) || (cmd == BNX2X_VLAN_MAC_MOVE))) {
  1282. reg_elem = kzalloc(sizeof(*reg_elem), GFP_ATOMIC);
  1283. if (!reg_elem)
  1284. return -ENOMEM;
  1285. /* Get a new CAM offset */
  1286. if (!o->get_cam_offset(o, &reg_elem->cam_offset)) {
  1287. /*
  1288. * This shell never happen, because we have checked the
  1289. * CAM availiability in the 'validate'.
  1290. */
  1291. WARN_ON(1);
  1292. kfree(reg_elem);
  1293. return -EINVAL;
  1294. }
  1295. DP(BNX2X_MSG_SP, "Got cam offset %d\n", reg_elem->cam_offset);
  1296. /* Set a VLAN-MAC data */
  1297. memcpy(&reg_elem->u, &elem->cmd_data.vlan_mac.u,
  1298. sizeof(reg_elem->u));
  1299. /* Copy the flags (needed for DEL and RESTORE flows) */
  1300. reg_elem->vlan_mac_flags =
  1301. elem->cmd_data.vlan_mac.vlan_mac_flags;
  1302. } else /* DEL, RESTORE */
  1303. reg_elem = o->check_del(bp, o, &elem->cmd_data.vlan_mac.u);
  1304. *re = reg_elem;
  1305. return 0;
  1306. }
  1307. /**
  1308. * bnx2x_execute_vlan_mac - execute vlan mac command
  1309. *
  1310. * @bp: device handle
  1311. * @qo:
  1312. * @exe_chunk:
  1313. * @ramrod_flags:
  1314. *
  1315. * go and send a ramrod!
  1316. */
  1317. static int bnx2x_execute_vlan_mac(struct bnx2x *bp,
  1318. union bnx2x_qable_obj *qo,
  1319. struct list_head *exe_chunk,
  1320. unsigned long *ramrod_flags)
  1321. {
  1322. struct bnx2x_exeq_elem *elem;
  1323. struct bnx2x_vlan_mac_obj *o = &qo->vlan_mac, *cam_obj;
  1324. struct bnx2x_raw_obj *r = &o->raw;
  1325. int rc, idx = 0;
  1326. bool restore = test_bit(RAMROD_RESTORE, ramrod_flags);
  1327. bool drv_only = test_bit(RAMROD_DRV_CLR_ONLY, ramrod_flags);
  1328. struct bnx2x_vlan_mac_registry_elem *reg_elem;
  1329. int cmd;
  1330. /*
  1331. * If DRIVER_ONLY execution is requested, cleanup a registry
  1332. * and exit. Otherwise send a ramrod to FW.
  1333. */
  1334. if (!drv_only) {
  1335. WARN_ON(r->check_pending(r));
  1336. /* Set pending */
  1337. r->set_pending(r);
  1338. /* Fill tha ramrod data */
  1339. list_for_each_entry(elem, exe_chunk, link) {
  1340. cmd = elem->cmd_data.vlan_mac.cmd;
  1341. /*
  1342. * We will add to the target object in MOVE command, so
  1343. * change the object for a CAM search.
  1344. */
  1345. if (cmd == BNX2X_VLAN_MAC_MOVE)
  1346. cam_obj = elem->cmd_data.vlan_mac.target_obj;
  1347. else
  1348. cam_obj = o;
  1349. rc = bnx2x_vlan_mac_get_registry_elem(bp, cam_obj,
  1350. elem, restore,
  1351. &reg_elem);
  1352. if (rc)
  1353. goto error_exit;
  1354. WARN_ON(!reg_elem);
  1355. /* Push a new entry into the registry */
  1356. if (!restore &&
  1357. ((cmd == BNX2X_VLAN_MAC_ADD) ||
  1358. (cmd == BNX2X_VLAN_MAC_MOVE)))
  1359. list_add(&reg_elem->link, &cam_obj->head);
  1360. /* Configure a single command in a ramrod data buffer */
  1361. o->set_one_rule(bp, o, elem, idx,
  1362. reg_elem->cam_offset);
  1363. /* MOVE command consumes 2 entries in the ramrod data */
  1364. if (cmd == BNX2X_VLAN_MAC_MOVE)
  1365. idx += 2;
  1366. else
  1367. idx++;
  1368. }
  1369. /*
  1370. * No need for an explicit memory barrier here as long we would
  1371. * need to ensure the ordering of writing to the SPQ element
  1372. * and updating of the SPQ producer which involves a memory
  1373. * read and we will have to put a full memory barrier there
  1374. * (inside bnx2x_sp_post()).
  1375. */
  1376. rc = bnx2x_sp_post(bp, o->ramrod_cmd, r->cid,
  1377. U64_HI(r->rdata_mapping),
  1378. U64_LO(r->rdata_mapping),
  1379. ETH_CONNECTION_TYPE);
  1380. if (rc)
  1381. goto error_exit;
  1382. }
  1383. /* Now, when we are done with the ramrod - clean up the registry */
  1384. list_for_each_entry(elem, exe_chunk, link) {
  1385. cmd = elem->cmd_data.vlan_mac.cmd;
  1386. if ((cmd == BNX2X_VLAN_MAC_DEL) ||
  1387. (cmd == BNX2X_VLAN_MAC_MOVE)) {
  1388. reg_elem = o->check_del(bp, o,
  1389. &elem->cmd_data.vlan_mac.u);
  1390. WARN_ON(!reg_elem);
  1391. o->put_cam_offset(o, reg_elem->cam_offset);
  1392. list_del(&reg_elem->link);
  1393. kfree(reg_elem);
  1394. }
  1395. }
  1396. if (!drv_only)
  1397. return 1;
  1398. else
  1399. return 0;
  1400. error_exit:
  1401. r->clear_pending(r);
  1402. /* Cleanup a registry in case of a failure */
  1403. list_for_each_entry(elem, exe_chunk, link) {
  1404. cmd = elem->cmd_data.vlan_mac.cmd;
  1405. if (cmd == BNX2X_VLAN_MAC_MOVE)
  1406. cam_obj = elem->cmd_data.vlan_mac.target_obj;
  1407. else
  1408. cam_obj = o;
  1409. /* Delete all newly added above entries */
  1410. if (!restore &&
  1411. ((cmd == BNX2X_VLAN_MAC_ADD) ||
  1412. (cmd == BNX2X_VLAN_MAC_MOVE))) {
  1413. reg_elem = o->check_del(bp, cam_obj,
  1414. &elem->cmd_data.vlan_mac.u);
  1415. if (reg_elem) {
  1416. list_del(&reg_elem->link);
  1417. kfree(reg_elem);
  1418. }
  1419. }
  1420. }
  1421. return rc;
  1422. }
  1423. static inline int bnx2x_vlan_mac_push_new_cmd(
  1424. struct bnx2x *bp,
  1425. struct bnx2x_vlan_mac_ramrod_params *p)
  1426. {
  1427. struct bnx2x_exeq_elem *elem;
  1428. struct bnx2x_vlan_mac_obj *o = p->vlan_mac_obj;
  1429. bool restore = test_bit(RAMROD_RESTORE, &p->ramrod_flags);
  1430. /* Allocate the execution queue element */
  1431. elem = bnx2x_exe_queue_alloc_elem(bp);
  1432. if (!elem)
  1433. return -ENOMEM;
  1434. /* Set the command 'length' */
  1435. switch (p->user_req.cmd) {
  1436. case BNX2X_VLAN_MAC_MOVE:
  1437. elem->cmd_len = 2;
  1438. break;
  1439. default:
  1440. elem->cmd_len = 1;
  1441. }
  1442. /* Fill the object specific info */
  1443. memcpy(&elem->cmd_data.vlan_mac, &p->user_req, sizeof(p->user_req));
  1444. /* Try to add a new command to the pending list */
  1445. return bnx2x_exe_queue_add(bp, &o->exe_queue, elem, restore);
  1446. }
  1447. /**
  1448. * bnx2x_config_vlan_mac - configure VLAN/MAC/VLAN_MAC filtering rules.
  1449. *
  1450. * @bp: device handle
  1451. * @p:
  1452. *
  1453. */
  1454. int bnx2x_config_vlan_mac(
  1455. struct bnx2x *bp,
  1456. struct bnx2x_vlan_mac_ramrod_params *p)
  1457. {
  1458. int rc = 0;
  1459. struct bnx2x_vlan_mac_obj *o = p->vlan_mac_obj;
  1460. unsigned long *ramrod_flags = &p->ramrod_flags;
  1461. bool cont = test_bit(RAMROD_CONT, ramrod_flags);
  1462. struct bnx2x_raw_obj *raw = &o->raw;
  1463. /*
  1464. * Add new elements to the execution list for commands that require it.
  1465. */
  1466. if (!cont) {
  1467. rc = bnx2x_vlan_mac_push_new_cmd(bp, p);
  1468. if (rc)
  1469. return rc;
  1470. }
  1471. /*
  1472. * If nothing will be executed further in this iteration we want to
  1473. * return PENDING if there are pending commands
  1474. */
  1475. if (!bnx2x_exe_queue_empty(&o->exe_queue))
  1476. rc = 1;
  1477. if (test_bit(RAMROD_DRV_CLR_ONLY, ramrod_flags)) {
  1478. DP(BNX2X_MSG_SP, "RAMROD_DRV_CLR_ONLY requested: clearing a pending bit.\n");
  1479. raw->clear_pending(raw);
  1480. }
  1481. /* Execute commands if required */
  1482. if (cont || test_bit(RAMROD_EXEC, ramrod_flags) ||
  1483. test_bit(RAMROD_COMP_WAIT, ramrod_flags)) {
  1484. rc = bnx2x_exe_queue_step(bp, &o->exe_queue, ramrod_flags);
  1485. if (rc < 0)
  1486. return rc;
  1487. }
  1488. /*
  1489. * RAMROD_COMP_WAIT is a superset of RAMROD_EXEC. If it was set
  1490. * then user want to wait until the last command is done.
  1491. */
  1492. if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags)) {
  1493. /*
  1494. * Wait maximum for the current exe_queue length iterations plus
  1495. * one (for the current pending command).
  1496. */
  1497. int max_iterations = bnx2x_exe_queue_length(&o->exe_queue) + 1;
  1498. while (!bnx2x_exe_queue_empty(&o->exe_queue) &&
  1499. max_iterations--) {
  1500. /* Wait for the current command to complete */
  1501. rc = raw->wait_comp(bp, raw);
  1502. if (rc)
  1503. return rc;
  1504. /* Make a next step */
  1505. rc = bnx2x_exe_queue_step(bp, &o->exe_queue,
  1506. ramrod_flags);
  1507. if (rc < 0)
  1508. return rc;
  1509. }
  1510. return 0;
  1511. }
  1512. return rc;
  1513. }
  1514. /**
  1515. * bnx2x_vlan_mac_del_all - delete elements with given vlan_mac_flags spec
  1516. *
  1517. * @bp: device handle
  1518. * @o:
  1519. * @vlan_mac_flags:
  1520. * @ramrod_flags: execution flags to be used for this deletion
  1521. *
  1522. * if the last operation has completed successfully and there are no
  1523. * moreelements left, positive value if the last operation has completed
  1524. * successfully and there are more previously configured elements, negative
  1525. * value is current operation has failed.
  1526. */
  1527. static int bnx2x_vlan_mac_del_all(struct bnx2x *bp,
  1528. struct bnx2x_vlan_mac_obj *o,
  1529. unsigned long *vlan_mac_flags,
  1530. unsigned long *ramrod_flags)
  1531. {
  1532. struct bnx2x_vlan_mac_registry_elem *pos = NULL;
  1533. int rc = 0;
  1534. struct bnx2x_vlan_mac_ramrod_params p;
  1535. struct bnx2x_exe_queue_obj *exeq = &o->exe_queue;
  1536. struct bnx2x_exeq_elem *exeq_pos, *exeq_pos_n;
  1537. /* Clear pending commands first */
  1538. spin_lock_bh(&exeq->lock);
  1539. list_for_each_entry_safe(exeq_pos, exeq_pos_n, &exeq->exe_queue, link) {
  1540. if (exeq_pos->cmd_data.vlan_mac.vlan_mac_flags ==
  1541. *vlan_mac_flags) {
  1542. rc = exeq->remove(bp, exeq->owner, exeq_pos);
  1543. if (rc) {
  1544. BNX2X_ERR("Failed to remove command\n");
  1545. spin_unlock_bh(&exeq->lock);
  1546. return rc;
  1547. }
  1548. list_del(&exeq_pos->link);
  1549. }
  1550. }
  1551. spin_unlock_bh(&exeq->lock);
  1552. /* Prepare a command request */
  1553. memset(&p, 0, sizeof(p));
  1554. p.vlan_mac_obj = o;
  1555. p.ramrod_flags = *ramrod_flags;
  1556. p.user_req.cmd = BNX2X_VLAN_MAC_DEL;
  1557. /*
  1558. * Add all but the last VLAN-MAC to the execution queue without actually
  1559. * execution anything.
  1560. */
  1561. __clear_bit(RAMROD_COMP_WAIT, &p.ramrod_flags);
  1562. __clear_bit(RAMROD_EXEC, &p.ramrod_flags);
  1563. __clear_bit(RAMROD_CONT, &p.ramrod_flags);
  1564. list_for_each_entry(pos, &o->head, link) {
  1565. if (pos->vlan_mac_flags == *vlan_mac_flags) {
  1566. p.user_req.vlan_mac_flags = pos->vlan_mac_flags;
  1567. memcpy(&p.user_req.u, &pos->u, sizeof(pos->u));
  1568. rc = bnx2x_config_vlan_mac(bp, &p);
  1569. if (rc < 0) {
  1570. BNX2X_ERR("Failed to add a new DEL command\n");
  1571. return rc;
  1572. }
  1573. }
  1574. }
  1575. p.ramrod_flags = *ramrod_flags;
  1576. __set_bit(RAMROD_CONT, &p.ramrod_flags);
  1577. return bnx2x_config_vlan_mac(bp, &p);
  1578. }
  1579. static inline void bnx2x_init_raw_obj(struct bnx2x_raw_obj *raw, u8 cl_id,
  1580. u32 cid, u8 func_id, void *rdata, dma_addr_t rdata_mapping, int state,
  1581. unsigned long *pstate, bnx2x_obj_type type)
  1582. {
  1583. raw->func_id = func_id;
  1584. raw->cid = cid;
  1585. raw->cl_id = cl_id;
  1586. raw->rdata = rdata;
  1587. raw->rdata_mapping = rdata_mapping;
  1588. raw->state = state;
  1589. raw->pstate = pstate;
  1590. raw->obj_type = type;
  1591. raw->check_pending = bnx2x_raw_check_pending;
  1592. raw->clear_pending = bnx2x_raw_clear_pending;
  1593. raw->set_pending = bnx2x_raw_set_pending;
  1594. raw->wait_comp = bnx2x_raw_wait;
  1595. }
  1596. static inline void bnx2x_init_vlan_mac_common(struct bnx2x_vlan_mac_obj *o,
  1597. u8 cl_id, u32 cid, u8 func_id, void *rdata, dma_addr_t rdata_mapping,
  1598. int state, unsigned long *pstate, bnx2x_obj_type type,
  1599. struct bnx2x_credit_pool_obj *macs_pool,
  1600. struct bnx2x_credit_pool_obj *vlans_pool)
  1601. {
  1602. INIT_LIST_HEAD(&o->head);
  1603. o->macs_pool = macs_pool;
  1604. o->vlans_pool = vlans_pool;
  1605. o->delete_all = bnx2x_vlan_mac_del_all;
  1606. o->restore = bnx2x_vlan_mac_restore;
  1607. o->complete = bnx2x_complete_vlan_mac;
  1608. o->wait = bnx2x_wait_vlan_mac;
  1609. bnx2x_init_raw_obj(&o->raw, cl_id, cid, func_id, rdata, rdata_mapping,
  1610. state, pstate, type);
  1611. }
  1612. void bnx2x_init_mac_obj(struct bnx2x *bp,
  1613. struct bnx2x_vlan_mac_obj *mac_obj,
  1614. u8 cl_id, u32 cid, u8 func_id, void *rdata,
  1615. dma_addr_t rdata_mapping, int state,
  1616. unsigned long *pstate, bnx2x_obj_type type,
  1617. struct bnx2x_credit_pool_obj *macs_pool)
  1618. {
  1619. union bnx2x_qable_obj *qable_obj = (union bnx2x_qable_obj *)mac_obj;
  1620. bnx2x_init_vlan_mac_common(mac_obj, cl_id, cid, func_id, rdata,
  1621. rdata_mapping, state, pstate, type,
  1622. macs_pool, NULL);
  1623. /* CAM credit pool handling */
  1624. mac_obj->get_credit = bnx2x_get_credit_mac;
  1625. mac_obj->put_credit = bnx2x_put_credit_mac;
  1626. mac_obj->get_cam_offset = bnx2x_get_cam_offset_mac;
  1627. mac_obj->put_cam_offset = bnx2x_put_cam_offset_mac;
  1628. if (CHIP_IS_E1x(bp)) {
  1629. mac_obj->set_one_rule = bnx2x_set_one_mac_e1x;
  1630. mac_obj->check_del = bnx2x_check_mac_del;
  1631. mac_obj->check_add = bnx2x_check_mac_add;
  1632. mac_obj->check_move = bnx2x_check_move_always_err;
  1633. mac_obj->ramrod_cmd = RAMROD_CMD_ID_ETH_SET_MAC;
  1634. /* Exe Queue */
  1635. bnx2x_exe_queue_init(bp,
  1636. &mac_obj->exe_queue, 1, qable_obj,
  1637. bnx2x_validate_vlan_mac,
  1638. bnx2x_remove_vlan_mac,
  1639. bnx2x_optimize_vlan_mac,
  1640. bnx2x_execute_vlan_mac,
  1641. bnx2x_exeq_get_mac);
  1642. } else {
  1643. mac_obj->set_one_rule = bnx2x_set_one_mac_e2;
  1644. mac_obj->check_del = bnx2x_check_mac_del;
  1645. mac_obj->check_add = bnx2x_check_mac_add;
  1646. mac_obj->check_move = bnx2x_check_move;
  1647. mac_obj->ramrod_cmd =
  1648. RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES;
  1649. mac_obj->get_n_elements = bnx2x_get_n_elements;
  1650. /* Exe Queue */
  1651. bnx2x_exe_queue_init(bp,
  1652. &mac_obj->exe_queue, CLASSIFY_RULES_COUNT,
  1653. qable_obj, bnx2x_validate_vlan_mac,
  1654. bnx2x_remove_vlan_mac,
  1655. bnx2x_optimize_vlan_mac,
  1656. bnx2x_execute_vlan_mac,
  1657. bnx2x_exeq_get_mac);
  1658. }
  1659. }
  1660. void bnx2x_init_vlan_obj(struct bnx2x *bp,
  1661. struct bnx2x_vlan_mac_obj *vlan_obj,
  1662. u8 cl_id, u32 cid, u8 func_id, void *rdata,
  1663. dma_addr_t rdata_mapping, int state,
  1664. unsigned long *pstate, bnx2x_obj_type type,
  1665. struct bnx2x_credit_pool_obj *vlans_pool)
  1666. {
  1667. union bnx2x_qable_obj *qable_obj = (union bnx2x_qable_obj *)vlan_obj;
  1668. bnx2x_init_vlan_mac_common(vlan_obj, cl_id, cid, func_id, rdata,
  1669. rdata_mapping, state, pstate, type, NULL,
  1670. vlans_pool);
  1671. vlan_obj->get_credit = bnx2x_get_credit_vlan;
  1672. vlan_obj->put_credit = bnx2x_put_credit_vlan;
  1673. vlan_obj->get_cam_offset = bnx2x_get_cam_offset_vlan;
  1674. vlan_obj->put_cam_offset = bnx2x_put_cam_offset_vlan;
  1675. if (CHIP_IS_E1x(bp)) {
  1676. BNX2X_ERR("Do not support chips others than E2 and newer\n");
  1677. BUG();
  1678. } else {
  1679. vlan_obj->set_one_rule = bnx2x_set_one_vlan_e2;
  1680. vlan_obj->check_del = bnx2x_check_vlan_del;
  1681. vlan_obj->check_add = bnx2x_check_vlan_add;
  1682. vlan_obj->check_move = bnx2x_check_move;
  1683. vlan_obj->ramrod_cmd =
  1684. RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES;
  1685. /* Exe Queue */
  1686. bnx2x_exe_queue_init(bp,
  1687. &vlan_obj->exe_queue, CLASSIFY_RULES_COUNT,
  1688. qable_obj, bnx2x_validate_vlan_mac,
  1689. bnx2x_remove_vlan_mac,
  1690. bnx2x_optimize_vlan_mac,
  1691. bnx2x_execute_vlan_mac,
  1692. bnx2x_exeq_get_vlan);
  1693. }
  1694. }
  1695. void bnx2x_init_vlan_mac_obj(struct bnx2x *bp,
  1696. struct bnx2x_vlan_mac_obj *vlan_mac_obj,
  1697. u8 cl_id, u32 cid, u8 func_id, void *rdata,
  1698. dma_addr_t rdata_mapping, int state,
  1699. unsigned long *pstate, bnx2x_obj_type type,
  1700. struct bnx2x_credit_pool_obj *macs_pool,
  1701. struct bnx2x_credit_pool_obj *vlans_pool)
  1702. {
  1703. union bnx2x_qable_obj *qable_obj =
  1704. (union bnx2x_qable_obj *)vlan_mac_obj;
  1705. bnx2x_init_vlan_mac_common(vlan_mac_obj, cl_id, cid, func_id, rdata,
  1706. rdata_mapping, state, pstate, type,
  1707. macs_pool, vlans_pool);
  1708. /* CAM pool handling */
  1709. vlan_mac_obj->get_credit = bnx2x_get_credit_vlan_mac;
  1710. vlan_mac_obj->put_credit = bnx2x_put_credit_vlan_mac;
  1711. /*
  1712. * CAM offset is relevant for 57710 and 57711 chips only which have a
  1713. * single CAM for both MACs and VLAN-MAC pairs. So the offset
  1714. * will be taken from MACs' pool object only.
  1715. */
  1716. vlan_mac_obj->get_cam_offset = bnx2x_get_cam_offset_mac;
  1717. vlan_mac_obj->put_cam_offset = bnx2x_put_cam_offset_mac;
  1718. if (CHIP_IS_E1(bp)) {
  1719. BNX2X_ERR("Do not support chips others than E2\n");
  1720. BUG();
  1721. } else if (CHIP_IS_E1H(bp)) {
  1722. vlan_mac_obj->set_one_rule = bnx2x_set_one_vlan_mac_e1h;
  1723. vlan_mac_obj->check_del = bnx2x_check_vlan_mac_del;
  1724. vlan_mac_obj->check_add = bnx2x_check_vlan_mac_add;
  1725. vlan_mac_obj->check_move = bnx2x_check_move_always_err;
  1726. vlan_mac_obj->ramrod_cmd = RAMROD_CMD_ID_ETH_SET_MAC;
  1727. /* Exe Queue */
  1728. bnx2x_exe_queue_init(bp,
  1729. &vlan_mac_obj->exe_queue, 1, qable_obj,
  1730. bnx2x_validate_vlan_mac,
  1731. bnx2x_remove_vlan_mac,
  1732. bnx2x_optimize_vlan_mac,
  1733. bnx2x_execute_vlan_mac,
  1734. bnx2x_exeq_get_vlan_mac);
  1735. } else {
  1736. vlan_mac_obj->set_one_rule = bnx2x_set_one_vlan_mac_e2;
  1737. vlan_mac_obj->check_del = bnx2x_check_vlan_mac_del;
  1738. vlan_mac_obj->check_add = bnx2x_check_vlan_mac_add;
  1739. vlan_mac_obj->check_move = bnx2x_check_move;
  1740. vlan_mac_obj->ramrod_cmd =
  1741. RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES;
  1742. /* Exe Queue */
  1743. bnx2x_exe_queue_init(bp,
  1744. &vlan_mac_obj->exe_queue,
  1745. CLASSIFY_RULES_COUNT,
  1746. qable_obj, bnx2x_validate_vlan_mac,
  1747. bnx2x_remove_vlan_mac,
  1748. bnx2x_optimize_vlan_mac,
  1749. bnx2x_execute_vlan_mac,
  1750. bnx2x_exeq_get_vlan_mac);
  1751. }
  1752. }
  1753. /* RX_MODE verbs: DROP_ALL/ACCEPT_ALL/ACCEPT_ALL_MULTI/ACCEPT_ALL_VLAN/NORMAL */
  1754. static inline void __storm_memset_mac_filters(struct bnx2x *bp,
  1755. struct tstorm_eth_mac_filter_config *mac_filters,
  1756. u16 pf_id)
  1757. {
  1758. size_t size = sizeof(struct tstorm_eth_mac_filter_config);
  1759. u32 addr = BAR_TSTRORM_INTMEM +
  1760. TSTORM_MAC_FILTER_CONFIG_OFFSET(pf_id);
  1761. __storm_memset_struct(bp, addr, size, (u32 *)mac_filters);
  1762. }
  1763. static int bnx2x_set_rx_mode_e1x(struct bnx2x *bp,
  1764. struct bnx2x_rx_mode_ramrod_params *p)
  1765. {
  1766. /* update the bp MAC filter structure */
  1767. u32 mask = (1 << p->cl_id);
  1768. struct tstorm_eth_mac_filter_config *mac_filters =
  1769. (struct tstorm_eth_mac_filter_config *)p->rdata;
  1770. /* initial seeting is drop-all */
  1771. u8 drop_all_ucast = 1, drop_all_mcast = 1;
  1772. u8 accp_all_ucast = 0, accp_all_bcast = 0, accp_all_mcast = 0;
  1773. u8 unmatched_unicast = 0;
  1774. /* In e1x there we only take into account rx acceot flag since tx switching
  1775. * isn't enabled. */
  1776. if (test_bit(BNX2X_ACCEPT_UNICAST, &p->rx_accept_flags))
  1777. /* accept matched ucast */
  1778. drop_all_ucast = 0;
  1779. if (test_bit(BNX2X_ACCEPT_MULTICAST, &p->rx_accept_flags))
  1780. /* accept matched mcast */
  1781. drop_all_mcast = 0;
  1782. if (test_bit(BNX2X_ACCEPT_ALL_UNICAST, &p->rx_accept_flags)) {
  1783. /* accept all mcast */
  1784. drop_all_ucast = 0;
  1785. accp_all_ucast = 1;
  1786. }
  1787. if (test_bit(BNX2X_ACCEPT_ALL_MULTICAST, &p->rx_accept_flags)) {
  1788. /* accept all mcast */
  1789. drop_all_mcast = 0;
  1790. accp_all_mcast = 1;
  1791. }
  1792. if (test_bit(BNX2X_ACCEPT_BROADCAST, &p->rx_accept_flags))
  1793. /* accept (all) bcast */
  1794. accp_all_bcast = 1;
  1795. if (test_bit(BNX2X_ACCEPT_UNMATCHED, &p->rx_accept_flags))
  1796. /* accept unmatched unicasts */
  1797. unmatched_unicast = 1;
  1798. mac_filters->ucast_drop_all = drop_all_ucast ?
  1799. mac_filters->ucast_drop_all | mask :
  1800. mac_filters->ucast_drop_all & ~mask;
  1801. mac_filters->mcast_drop_all = drop_all_mcast ?
  1802. mac_filters->mcast_drop_all | mask :
  1803. mac_filters->mcast_drop_all & ~mask;
  1804. mac_filters->ucast_accept_all = accp_all_ucast ?
  1805. mac_filters->ucast_accept_all | mask :
  1806. mac_filters->ucast_accept_all & ~mask;
  1807. mac_filters->mcast_accept_all = accp_all_mcast ?
  1808. mac_filters->mcast_accept_all | mask :
  1809. mac_filters->mcast_accept_all & ~mask;
  1810. mac_filters->bcast_accept_all = accp_all_bcast ?
  1811. mac_filters->bcast_accept_all | mask :
  1812. mac_filters->bcast_accept_all & ~mask;
  1813. mac_filters->unmatched_unicast = unmatched_unicast ?
  1814. mac_filters->unmatched_unicast | mask :
  1815. mac_filters->unmatched_unicast & ~mask;
  1816. DP(BNX2X_MSG_SP, "drop_ucast 0x%x\ndrop_mcast 0x%x\n accp_ucast 0x%x\n"
  1817. "accp_mcast 0x%x\naccp_bcast 0x%x\n",
  1818. mac_filters->ucast_drop_all, mac_filters->mcast_drop_all,
  1819. mac_filters->ucast_accept_all, mac_filters->mcast_accept_all,
  1820. mac_filters->bcast_accept_all);
  1821. /* write the MAC filter structure*/
  1822. __storm_memset_mac_filters(bp, mac_filters, p->func_id);
  1823. /* The operation is completed */
  1824. clear_bit(p->state, p->pstate);
  1825. smp_mb__after_clear_bit();
  1826. return 0;
  1827. }
  1828. /* Setup ramrod data */
  1829. static inline void bnx2x_rx_mode_set_rdata_hdr_e2(u32 cid,
  1830. struct eth_classify_header *hdr,
  1831. u8 rule_cnt)
  1832. {
  1833. hdr->echo = cid;
  1834. hdr->rule_cnt = rule_cnt;
  1835. }
  1836. static inline void bnx2x_rx_mode_set_cmd_state_e2(struct bnx2x *bp,
  1837. unsigned long accept_flags,
  1838. struct eth_filter_rules_cmd *cmd,
  1839. bool clear_accept_all)
  1840. {
  1841. u16 state;
  1842. /* start with 'drop-all' */
  1843. state = ETH_FILTER_RULES_CMD_UCAST_DROP_ALL |
  1844. ETH_FILTER_RULES_CMD_MCAST_DROP_ALL;
  1845. if (accept_flags) {
  1846. if (test_bit(BNX2X_ACCEPT_UNICAST, &accept_flags))
  1847. state &= ~ETH_FILTER_RULES_CMD_UCAST_DROP_ALL;
  1848. if (test_bit(BNX2X_ACCEPT_MULTICAST, &accept_flags))
  1849. state &= ~ETH_FILTER_RULES_CMD_MCAST_DROP_ALL;
  1850. if (test_bit(BNX2X_ACCEPT_ALL_UNICAST, &accept_flags)) {
  1851. state &= ~ETH_FILTER_RULES_CMD_UCAST_DROP_ALL;
  1852. state |= ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL;
  1853. }
  1854. if (test_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags)) {
  1855. state |= ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL;
  1856. state &= ~ETH_FILTER_RULES_CMD_MCAST_DROP_ALL;
  1857. }
  1858. if (test_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags))
  1859. state |= ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL;
  1860. if (test_bit(BNX2X_ACCEPT_UNMATCHED, &accept_flags)) {
  1861. state &= ~ETH_FILTER_RULES_CMD_UCAST_DROP_ALL;
  1862. state |= ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED;
  1863. }
  1864. if (test_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags))
  1865. state |= ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN;
  1866. }
  1867. /* Clear ACCEPT_ALL_XXX flags for FCoE L2 Queue */
  1868. if (clear_accept_all) {
  1869. state &= ~ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL;
  1870. state &= ~ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL;
  1871. state &= ~ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL;
  1872. state &= ~ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED;
  1873. }
  1874. cmd->state = cpu_to_le16(state);
  1875. }
  1876. static int bnx2x_set_rx_mode_e2(struct bnx2x *bp,
  1877. struct bnx2x_rx_mode_ramrod_params *p)
  1878. {
  1879. struct eth_filter_rules_ramrod_data *data = p->rdata;
  1880. int rc;
  1881. u8 rule_idx = 0;
  1882. /* Reset the ramrod data buffer */
  1883. memset(data, 0, sizeof(*data));
  1884. /* Setup ramrod data */
  1885. /* Tx (internal switching) */
  1886. if (test_bit(RAMROD_TX, &p->ramrod_flags)) {
  1887. data->rules[rule_idx].client_id = p->cl_id;
  1888. data->rules[rule_idx].func_id = p->func_id;
  1889. data->rules[rule_idx].cmd_general_data =
  1890. ETH_FILTER_RULES_CMD_TX_CMD;
  1891. bnx2x_rx_mode_set_cmd_state_e2(bp, p->tx_accept_flags,
  1892. &(data->rules[rule_idx++]), false);
  1893. }
  1894. /* Rx */
  1895. if (test_bit(RAMROD_RX, &p->ramrod_flags)) {
  1896. data->rules[rule_idx].client_id = p->cl_id;
  1897. data->rules[rule_idx].func_id = p->func_id;
  1898. data->rules[rule_idx].cmd_general_data =
  1899. ETH_FILTER_RULES_CMD_RX_CMD;
  1900. bnx2x_rx_mode_set_cmd_state_e2(bp, p->rx_accept_flags,
  1901. &(data->rules[rule_idx++]), false);
  1902. }
  1903. /*
  1904. * If FCoE Queue configuration has been requested configure the Rx and
  1905. * internal switching modes for this queue in separate rules.
  1906. *
  1907. * FCoE queue shell never be set to ACCEPT_ALL packets of any sort:
  1908. * MCAST_ALL, UCAST_ALL, BCAST_ALL and UNMATCHED.
  1909. */
  1910. if (test_bit(BNX2X_RX_MODE_FCOE_ETH, &p->rx_mode_flags)) {
  1911. /* Tx (internal switching) */
  1912. if (test_bit(RAMROD_TX, &p->ramrod_flags)) {
  1913. data->rules[rule_idx].client_id = bnx2x_fcoe(bp, cl_id);
  1914. data->rules[rule_idx].func_id = p->func_id;
  1915. data->rules[rule_idx].cmd_general_data =
  1916. ETH_FILTER_RULES_CMD_TX_CMD;
  1917. bnx2x_rx_mode_set_cmd_state_e2(bp, p->tx_accept_flags,
  1918. &(data->rules[rule_idx++]),
  1919. true);
  1920. }
  1921. /* Rx */
  1922. if (test_bit(RAMROD_RX, &p->ramrod_flags)) {
  1923. data->rules[rule_idx].client_id = bnx2x_fcoe(bp, cl_id);
  1924. data->rules[rule_idx].func_id = p->func_id;
  1925. data->rules[rule_idx].cmd_general_data =
  1926. ETH_FILTER_RULES_CMD_RX_CMD;
  1927. bnx2x_rx_mode_set_cmd_state_e2(bp, p->rx_accept_flags,
  1928. &(data->rules[rule_idx++]),
  1929. true);
  1930. }
  1931. }
  1932. /*
  1933. * Set the ramrod header (most importantly - number of rules to
  1934. * configure).
  1935. */
  1936. bnx2x_rx_mode_set_rdata_hdr_e2(p->cid, &data->header, rule_idx);
  1937. DP(BNX2X_MSG_SP, "About to configure %d rules, rx_accept_flags 0x%lx, tx_accept_flags 0x%lx\n",
  1938. data->header.rule_cnt, p->rx_accept_flags,
  1939. p->tx_accept_flags);
  1940. /*
  1941. * No need for an explicit memory barrier here as long we would
  1942. * need to ensure the ordering of writing to the SPQ element
  1943. * and updating of the SPQ producer which involves a memory
  1944. * read and we will have to put a full memory barrier there
  1945. * (inside bnx2x_sp_post()).
  1946. */
  1947. /* Send a ramrod */
  1948. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_FILTER_RULES, p->cid,
  1949. U64_HI(p->rdata_mapping),
  1950. U64_LO(p->rdata_mapping),
  1951. ETH_CONNECTION_TYPE);
  1952. if (rc)
  1953. return rc;
  1954. /* Ramrod completion is pending */
  1955. return 1;
  1956. }
  1957. static int bnx2x_wait_rx_mode_comp_e2(struct bnx2x *bp,
  1958. struct bnx2x_rx_mode_ramrod_params *p)
  1959. {
  1960. return bnx2x_state_wait(bp, p->state, p->pstate);
  1961. }
  1962. static int bnx2x_empty_rx_mode_wait(struct bnx2x *bp,
  1963. struct bnx2x_rx_mode_ramrod_params *p)
  1964. {
  1965. /* Do nothing */
  1966. return 0;
  1967. }
  1968. int bnx2x_config_rx_mode(struct bnx2x *bp,
  1969. struct bnx2x_rx_mode_ramrod_params *p)
  1970. {
  1971. int rc;
  1972. /* Configure the new classification in the chip */
  1973. rc = p->rx_mode_obj->config_rx_mode(bp, p);
  1974. if (rc < 0)
  1975. return rc;
  1976. /* Wait for a ramrod completion if was requested */
  1977. if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags)) {
  1978. rc = p->rx_mode_obj->wait_comp(bp, p);
  1979. if (rc)
  1980. return rc;
  1981. }
  1982. return rc;
  1983. }
  1984. void bnx2x_init_rx_mode_obj(struct bnx2x *bp,
  1985. struct bnx2x_rx_mode_obj *o)
  1986. {
  1987. if (CHIP_IS_E1x(bp)) {
  1988. o->wait_comp = bnx2x_empty_rx_mode_wait;
  1989. o->config_rx_mode = bnx2x_set_rx_mode_e1x;
  1990. } else {
  1991. o->wait_comp = bnx2x_wait_rx_mode_comp_e2;
  1992. o->config_rx_mode = bnx2x_set_rx_mode_e2;
  1993. }
  1994. }
  1995. /********************* Multicast verbs: SET, CLEAR ****************************/
  1996. static inline u8 bnx2x_mcast_bin_from_mac(u8 *mac)
  1997. {
  1998. return (crc32c_le(0, mac, ETH_ALEN) >> 24) & 0xff;
  1999. }
  2000. struct bnx2x_mcast_mac_elem {
  2001. struct list_head link;
  2002. u8 mac[ETH_ALEN];
  2003. u8 pad[2]; /* For a natural alignment of the following buffer */
  2004. };
  2005. struct bnx2x_pending_mcast_cmd {
  2006. struct list_head link;
  2007. int type; /* BNX2X_MCAST_CMD_X */
  2008. union {
  2009. struct list_head macs_head;
  2010. u32 macs_num; /* Needed for DEL command */
  2011. int next_bin; /* Needed for RESTORE flow with aprox match */
  2012. } data;
  2013. bool done; /* set to true, when the command has been handled,
  2014. * practically used in 57712 handling only, where one pending
  2015. * command may be handled in a few operations. As long as for
  2016. * other chips every operation handling is completed in a
  2017. * single ramrod, there is no need to utilize this field.
  2018. */
  2019. };
  2020. static int bnx2x_mcast_wait(struct bnx2x *bp,
  2021. struct bnx2x_mcast_obj *o)
  2022. {
  2023. if (bnx2x_state_wait(bp, o->sched_state, o->raw.pstate) ||
  2024. o->raw.wait_comp(bp, &o->raw))
  2025. return -EBUSY;
  2026. return 0;
  2027. }
  2028. static int bnx2x_mcast_enqueue_cmd(struct bnx2x *bp,
  2029. struct bnx2x_mcast_obj *o,
  2030. struct bnx2x_mcast_ramrod_params *p,
  2031. int cmd)
  2032. {
  2033. int total_sz;
  2034. struct bnx2x_pending_mcast_cmd *new_cmd;
  2035. struct bnx2x_mcast_mac_elem *cur_mac = NULL;
  2036. struct bnx2x_mcast_list_elem *pos;
  2037. int macs_list_len = ((cmd == BNX2X_MCAST_CMD_ADD) ?
  2038. p->mcast_list_len : 0);
  2039. /* If the command is empty ("handle pending commands only"), break */
  2040. if (!p->mcast_list_len)
  2041. return 0;
  2042. total_sz = sizeof(*new_cmd) +
  2043. macs_list_len * sizeof(struct bnx2x_mcast_mac_elem);
  2044. /* Add mcast is called under spin_lock, thus calling with GFP_ATOMIC */
  2045. new_cmd = kzalloc(total_sz, GFP_ATOMIC);
  2046. if (!new_cmd)
  2047. return -ENOMEM;
  2048. DP(BNX2X_MSG_SP, "About to enqueue a new %d command. macs_list_len=%d\n",
  2049. cmd, macs_list_len);
  2050. INIT_LIST_HEAD(&new_cmd->data.macs_head);
  2051. new_cmd->type = cmd;
  2052. new_cmd->done = false;
  2053. switch (cmd) {
  2054. case BNX2X_MCAST_CMD_ADD:
  2055. cur_mac = (struct bnx2x_mcast_mac_elem *)
  2056. ((u8 *)new_cmd + sizeof(*new_cmd));
  2057. /* Push the MACs of the current command into the pendig command
  2058. * MACs list: FIFO
  2059. */
  2060. list_for_each_entry(pos, &p->mcast_list, link) {
  2061. memcpy(cur_mac->mac, pos->mac, ETH_ALEN);
  2062. list_add_tail(&cur_mac->link, &new_cmd->data.macs_head);
  2063. cur_mac++;
  2064. }
  2065. break;
  2066. case BNX2X_MCAST_CMD_DEL:
  2067. new_cmd->data.macs_num = p->mcast_list_len;
  2068. break;
  2069. case BNX2X_MCAST_CMD_RESTORE:
  2070. new_cmd->data.next_bin = 0;
  2071. break;
  2072. default:
  2073. BNX2X_ERR("Unknown command: %d\n", cmd);
  2074. return -EINVAL;
  2075. }
  2076. /* Push the new pending command to the tail of the pending list: FIFO */
  2077. list_add_tail(&new_cmd->link, &o->pending_cmds_head);
  2078. o->set_sched(o);
  2079. return 1;
  2080. }
  2081. /**
  2082. * bnx2x_mcast_get_next_bin - get the next set bin (index)
  2083. *
  2084. * @o:
  2085. * @last: index to start looking from (including)
  2086. *
  2087. * returns the next found (set) bin or a negative value if none is found.
  2088. */
  2089. static inline int bnx2x_mcast_get_next_bin(struct bnx2x_mcast_obj *o, int last)
  2090. {
  2091. int i, j, inner_start = last % BIT_VEC64_ELEM_SZ;
  2092. for (i = last / BIT_VEC64_ELEM_SZ; i < BNX2X_MCAST_VEC_SZ; i++) {
  2093. if (o->registry.aprox_match.vec[i])
  2094. for (j = inner_start; j < BIT_VEC64_ELEM_SZ; j++) {
  2095. int cur_bit = j + BIT_VEC64_ELEM_SZ * i;
  2096. if (BIT_VEC64_TEST_BIT(o->registry.aprox_match.
  2097. vec, cur_bit)) {
  2098. return cur_bit;
  2099. }
  2100. }
  2101. inner_start = 0;
  2102. }
  2103. /* None found */
  2104. return -1;
  2105. }
  2106. /**
  2107. * bnx2x_mcast_clear_first_bin - find the first set bin and clear it
  2108. *
  2109. * @o:
  2110. *
  2111. * returns the index of the found bin or -1 if none is found
  2112. */
  2113. static inline int bnx2x_mcast_clear_first_bin(struct bnx2x_mcast_obj *o)
  2114. {
  2115. int cur_bit = bnx2x_mcast_get_next_bin(o, 0);
  2116. if (cur_bit >= 0)
  2117. BIT_VEC64_CLEAR_BIT(o->registry.aprox_match.vec, cur_bit);
  2118. return cur_bit;
  2119. }
  2120. static inline u8 bnx2x_mcast_get_rx_tx_flag(struct bnx2x_mcast_obj *o)
  2121. {
  2122. struct bnx2x_raw_obj *raw = &o->raw;
  2123. u8 rx_tx_flag = 0;
  2124. if ((raw->obj_type == BNX2X_OBJ_TYPE_TX) ||
  2125. (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
  2126. rx_tx_flag |= ETH_MULTICAST_RULES_CMD_TX_CMD;
  2127. if ((raw->obj_type == BNX2X_OBJ_TYPE_RX) ||
  2128. (raw->obj_type == BNX2X_OBJ_TYPE_RX_TX))
  2129. rx_tx_flag |= ETH_MULTICAST_RULES_CMD_RX_CMD;
  2130. return rx_tx_flag;
  2131. }
  2132. static void bnx2x_mcast_set_one_rule_e2(struct bnx2x *bp,
  2133. struct bnx2x_mcast_obj *o, int idx,
  2134. union bnx2x_mcast_config_data *cfg_data,
  2135. int cmd)
  2136. {
  2137. struct bnx2x_raw_obj *r = &o->raw;
  2138. struct eth_multicast_rules_ramrod_data *data =
  2139. (struct eth_multicast_rules_ramrod_data *)(r->rdata);
  2140. u8 func_id = r->func_id;
  2141. u8 rx_tx_add_flag = bnx2x_mcast_get_rx_tx_flag(o);
  2142. int bin;
  2143. if ((cmd == BNX2X_MCAST_CMD_ADD) || (cmd == BNX2X_MCAST_CMD_RESTORE))
  2144. rx_tx_add_flag |= ETH_MULTICAST_RULES_CMD_IS_ADD;
  2145. data->rules[idx].cmd_general_data |= rx_tx_add_flag;
  2146. /* Get a bin and update a bins' vector */
  2147. switch (cmd) {
  2148. case BNX2X_MCAST_CMD_ADD:
  2149. bin = bnx2x_mcast_bin_from_mac(cfg_data->mac);
  2150. BIT_VEC64_SET_BIT(o->registry.aprox_match.vec, bin);
  2151. break;
  2152. case BNX2X_MCAST_CMD_DEL:
  2153. /* If there were no more bins to clear
  2154. * (bnx2x_mcast_clear_first_bin() returns -1) then we would
  2155. * clear any (0xff) bin.
  2156. * See bnx2x_mcast_validate_e2() for explanation when it may
  2157. * happen.
  2158. */
  2159. bin = bnx2x_mcast_clear_first_bin(o);
  2160. break;
  2161. case BNX2X_MCAST_CMD_RESTORE:
  2162. bin = cfg_data->bin;
  2163. break;
  2164. default:
  2165. BNX2X_ERR("Unknown command: %d\n", cmd);
  2166. return;
  2167. }
  2168. DP(BNX2X_MSG_SP, "%s bin %d\n",
  2169. ((rx_tx_add_flag & ETH_MULTICAST_RULES_CMD_IS_ADD) ?
  2170. "Setting" : "Clearing"), bin);
  2171. data->rules[idx].bin_id = (u8)bin;
  2172. data->rules[idx].func_id = func_id;
  2173. data->rules[idx].engine_id = o->engine_id;
  2174. }
  2175. /**
  2176. * bnx2x_mcast_handle_restore_cmd_e2 - restore configuration from the registry
  2177. *
  2178. * @bp: device handle
  2179. * @o:
  2180. * @start_bin: index in the registry to start from (including)
  2181. * @rdata_idx: index in the ramrod data to start from
  2182. *
  2183. * returns last handled bin index or -1 if all bins have been handled
  2184. */
  2185. static inline int bnx2x_mcast_handle_restore_cmd_e2(
  2186. struct bnx2x *bp, struct bnx2x_mcast_obj *o , int start_bin,
  2187. int *rdata_idx)
  2188. {
  2189. int cur_bin, cnt = *rdata_idx;
  2190. union bnx2x_mcast_config_data cfg_data = {0};
  2191. /* go through the registry and configure the bins from it */
  2192. for (cur_bin = bnx2x_mcast_get_next_bin(o, start_bin); cur_bin >= 0;
  2193. cur_bin = bnx2x_mcast_get_next_bin(o, cur_bin + 1)) {
  2194. cfg_data.bin = (u8)cur_bin;
  2195. o->set_one_rule(bp, o, cnt, &cfg_data,
  2196. BNX2X_MCAST_CMD_RESTORE);
  2197. cnt++;
  2198. DP(BNX2X_MSG_SP, "About to configure a bin %d\n", cur_bin);
  2199. /* Break if we reached the maximum number
  2200. * of rules.
  2201. */
  2202. if (cnt >= o->max_cmd_len)
  2203. break;
  2204. }
  2205. *rdata_idx = cnt;
  2206. return cur_bin;
  2207. }
  2208. static inline void bnx2x_mcast_hdl_pending_add_e2(struct bnx2x *bp,
  2209. struct bnx2x_mcast_obj *o, struct bnx2x_pending_mcast_cmd *cmd_pos,
  2210. int *line_idx)
  2211. {
  2212. struct bnx2x_mcast_mac_elem *pmac_pos, *pmac_pos_n;
  2213. int cnt = *line_idx;
  2214. union bnx2x_mcast_config_data cfg_data = {0};
  2215. list_for_each_entry_safe(pmac_pos, pmac_pos_n, &cmd_pos->data.macs_head,
  2216. link) {
  2217. cfg_data.mac = &pmac_pos->mac[0];
  2218. o->set_one_rule(bp, o, cnt, &cfg_data, cmd_pos->type);
  2219. cnt++;
  2220. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
  2221. pmac_pos->mac);
  2222. list_del(&pmac_pos->link);
  2223. /* Break if we reached the maximum number
  2224. * of rules.
  2225. */
  2226. if (cnt >= o->max_cmd_len)
  2227. break;
  2228. }
  2229. *line_idx = cnt;
  2230. /* if no more MACs to configure - we are done */
  2231. if (list_empty(&cmd_pos->data.macs_head))
  2232. cmd_pos->done = true;
  2233. }
  2234. static inline void bnx2x_mcast_hdl_pending_del_e2(struct bnx2x *bp,
  2235. struct bnx2x_mcast_obj *o, struct bnx2x_pending_mcast_cmd *cmd_pos,
  2236. int *line_idx)
  2237. {
  2238. int cnt = *line_idx;
  2239. while (cmd_pos->data.macs_num) {
  2240. o->set_one_rule(bp, o, cnt, NULL, cmd_pos->type);
  2241. cnt++;
  2242. cmd_pos->data.macs_num--;
  2243. DP(BNX2X_MSG_SP, "Deleting MAC. %d left,cnt is %d\n",
  2244. cmd_pos->data.macs_num, cnt);
  2245. /* Break if we reached the maximum
  2246. * number of rules.
  2247. */
  2248. if (cnt >= o->max_cmd_len)
  2249. break;
  2250. }
  2251. *line_idx = cnt;
  2252. /* If we cleared all bins - we are done */
  2253. if (!cmd_pos->data.macs_num)
  2254. cmd_pos->done = true;
  2255. }
  2256. static inline void bnx2x_mcast_hdl_pending_restore_e2(struct bnx2x *bp,
  2257. struct bnx2x_mcast_obj *o, struct bnx2x_pending_mcast_cmd *cmd_pos,
  2258. int *line_idx)
  2259. {
  2260. cmd_pos->data.next_bin = o->hdl_restore(bp, o, cmd_pos->data.next_bin,
  2261. line_idx);
  2262. if (cmd_pos->data.next_bin < 0)
  2263. /* If o->set_restore returned -1 we are done */
  2264. cmd_pos->done = true;
  2265. else
  2266. /* Start from the next bin next time */
  2267. cmd_pos->data.next_bin++;
  2268. }
  2269. static inline int bnx2x_mcast_handle_pending_cmds_e2(struct bnx2x *bp,
  2270. struct bnx2x_mcast_ramrod_params *p)
  2271. {
  2272. struct bnx2x_pending_mcast_cmd *cmd_pos, *cmd_pos_n;
  2273. int cnt = 0;
  2274. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2275. list_for_each_entry_safe(cmd_pos, cmd_pos_n, &o->pending_cmds_head,
  2276. link) {
  2277. switch (cmd_pos->type) {
  2278. case BNX2X_MCAST_CMD_ADD:
  2279. bnx2x_mcast_hdl_pending_add_e2(bp, o, cmd_pos, &cnt);
  2280. break;
  2281. case BNX2X_MCAST_CMD_DEL:
  2282. bnx2x_mcast_hdl_pending_del_e2(bp, o, cmd_pos, &cnt);
  2283. break;
  2284. case BNX2X_MCAST_CMD_RESTORE:
  2285. bnx2x_mcast_hdl_pending_restore_e2(bp, o, cmd_pos,
  2286. &cnt);
  2287. break;
  2288. default:
  2289. BNX2X_ERR("Unknown command: %d\n", cmd_pos->type);
  2290. return -EINVAL;
  2291. }
  2292. /* If the command has been completed - remove it from the list
  2293. * and free the memory
  2294. */
  2295. if (cmd_pos->done) {
  2296. list_del(&cmd_pos->link);
  2297. kfree(cmd_pos);
  2298. }
  2299. /* Break if we reached the maximum number of rules */
  2300. if (cnt >= o->max_cmd_len)
  2301. break;
  2302. }
  2303. return cnt;
  2304. }
  2305. static inline void bnx2x_mcast_hdl_add(struct bnx2x *bp,
  2306. struct bnx2x_mcast_obj *o, struct bnx2x_mcast_ramrod_params *p,
  2307. int *line_idx)
  2308. {
  2309. struct bnx2x_mcast_list_elem *mlist_pos;
  2310. union bnx2x_mcast_config_data cfg_data = {0};
  2311. int cnt = *line_idx;
  2312. list_for_each_entry(mlist_pos, &p->mcast_list, link) {
  2313. cfg_data.mac = mlist_pos->mac;
  2314. o->set_one_rule(bp, o, cnt, &cfg_data, BNX2X_MCAST_CMD_ADD);
  2315. cnt++;
  2316. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
  2317. mlist_pos->mac);
  2318. }
  2319. *line_idx = cnt;
  2320. }
  2321. static inline void bnx2x_mcast_hdl_del(struct bnx2x *bp,
  2322. struct bnx2x_mcast_obj *o, struct bnx2x_mcast_ramrod_params *p,
  2323. int *line_idx)
  2324. {
  2325. int cnt = *line_idx, i;
  2326. for (i = 0; i < p->mcast_list_len; i++) {
  2327. o->set_one_rule(bp, o, cnt, NULL, BNX2X_MCAST_CMD_DEL);
  2328. cnt++;
  2329. DP(BNX2X_MSG_SP, "Deleting MAC. %d left\n",
  2330. p->mcast_list_len - i - 1);
  2331. }
  2332. *line_idx = cnt;
  2333. }
  2334. /**
  2335. * bnx2x_mcast_handle_current_cmd -
  2336. *
  2337. * @bp: device handle
  2338. * @p:
  2339. * @cmd:
  2340. * @start_cnt: first line in the ramrod data that may be used
  2341. *
  2342. * This function is called iff there is enough place for the current command in
  2343. * the ramrod data.
  2344. * Returns number of lines filled in the ramrod data in total.
  2345. */
  2346. static inline int bnx2x_mcast_handle_current_cmd(struct bnx2x *bp,
  2347. struct bnx2x_mcast_ramrod_params *p, int cmd,
  2348. int start_cnt)
  2349. {
  2350. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2351. int cnt = start_cnt;
  2352. DP(BNX2X_MSG_SP, "p->mcast_list_len=%d\n", p->mcast_list_len);
  2353. switch (cmd) {
  2354. case BNX2X_MCAST_CMD_ADD:
  2355. bnx2x_mcast_hdl_add(bp, o, p, &cnt);
  2356. break;
  2357. case BNX2X_MCAST_CMD_DEL:
  2358. bnx2x_mcast_hdl_del(bp, o, p, &cnt);
  2359. break;
  2360. case BNX2X_MCAST_CMD_RESTORE:
  2361. o->hdl_restore(bp, o, 0, &cnt);
  2362. break;
  2363. default:
  2364. BNX2X_ERR("Unknown command: %d\n", cmd);
  2365. return -EINVAL;
  2366. }
  2367. /* The current command has been handled */
  2368. p->mcast_list_len = 0;
  2369. return cnt;
  2370. }
  2371. static int bnx2x_mcast_validate_e2(struct bnx2x *bp,
  2372. struct bnx2x_mcast_ramrod_params *p,
  2373. int cmd)
  2374. {
  2375. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2376. int reg_sz = o->get_registry_size(o);
  2377. switch (cmd) {
  2378. /* DEL command deletes all currently configured MACs */
  2379. case BNX2X_MCAST_CMD_DEL:
  2380. o->set_registry_size(o, 0);
  2381. /* Don't break */
  2382. /* RESTORE command will restore the entire multicast configuration */
  2383. case BNX2X_MCAST_CMD_RESTORE:
  2384. /* Here we set the approximate amount of work to do, which in
  2385. * fact may be only less as some MACs in postponed ADD
  2386. * command(s) scheduled before this command may fall into
  2387. * the same bin and the actual number of bins set in the
  2388. * registry would be less than we estimated here. See
  2389. * bnx2x_mcast_set_one_rule_e2() for further details.
  2390. */
  2391. p->mcast_list_len = reg_sz;
  2392. break;
  2393. case BNX2X_MCAST_CMD_ADD:
  2394. case BNX2X_MCAST_CMD_CONT:
  2395. /* Here we assume that all new MACs will fall into new bins.
  2396. * However we will correct the real registry size after we
  2397. * handle all pending commands.
  2398. */
  2399. o->set_registry_size(o, reg_sz + p->mcast_list_len);
  2400. break;
  2401. default:
  2402. BNX2X_ERR("Unknown command: %d\n", cmd);
  2403. return -EINVAL;
  2404. }
  2405. /* Increase the total number of MACs pending to be configured */
  2406. o->total_pending_num += p->mcast_list_len;
  2407. return 0;
  2408. }
  2409. static void bnx2x_mcast_revert_e2(struct bnx2x *bp,
  2410. struct bnx2x_mcast_ramrod_params *p,
  2411. int old_num_bins)
  2412. {
  2413. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2414. o->set_registry_size(o, old_num_bins);
  2415. o->total_pending_num -= p->mcast_list_len;
  2416. }
  2417. /**
  2418. * bnx2x_mcast_set_rdata_hdr_e2 - sets a header values
  2419. *
  2420. * @bp: device handle
  2421. * @p:
  2422. * @len: number of rules to handle
  2423. */
  2424. static inline void bnx2x_mcast_set_rdata_hdr_e2(struct bnx2x *bp,
  2425. struct bnx2x_mcast_ramrod_params *p,
  2426. u8 len)
  2427. {
  2428. struct bnx2x_raw_obj *r = &p->mcast_obj->raw;
  2429. struct eth_multicast_rules_ramrod_data *data =
  2430. (struct eth_multicast_rules_ramrod_data *)(r->rdata);
  2431. data->header.echo = ((r->cid & BNX2X_SWCID_MASK) |
  2432. (BNX2X_FILTER_MCAST_PENDING << BNX2X_SWCID_SHIFT));
  2433. data->header.rule_cnt = len;
  2434. }
  2435. /**
  2436. * bnx2x_mcast_refresh_registry_e2 - recalculate the actual number of set bins
  2437. *
  2438. * @bp: device handle
  2439. * @o:
  2440. *
  2441. * Recalculate the actual number of set bins in the registry using Brian
  2442. * Kernighan's algorithm: it's execution complexity is as a number of set bins.
  2443. *
  2444. * returns 0 for the compliance with bnx2x_mcast_refresh_registry_e1().
  2445. */
  2446. static inline int bnx2x_mcast_refresh_registry_e2(struct bnx2x *bp,
  2447. struct bnx2x_mcast_obj *o)
  2448. {
  2449. int i, cnt = 0;
  2450. u64 elem;
  2451. for (i = 0; i < BNX2X_MCAST_VEC_SZ; i++) {
  2452. elem = o->registry.aprox_match.vec[i];
  2453. for (; elem; cnt++)
  2454. elem &= elem - 1;
  2455. }
  2456. o->set_registry_size(o, cnt);
  2457. return 0;
  2458. }
  2459. static int bnx2x_mcast_setup_e2(struct bnx2x *bp,
  2460. struct bnx2x_mcast_ramrod_params *p,
  2461. int cmd)
  2462. {
  2463. struct bnx2x_raw_obj *raw = &p->mcast_obj->raw;
  2464. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2465. struct eth_multicast_rules_ramrod_data *data =
  2466. (struct eth_multicast_rules_ramrod_data *)(raw->rdata);
  2467. int cnt = 0, rc;
  2468. /* Reset the ramrod data buffer */
  2469. memset(data, 0, sizeof(*data));
  2470. cnt = bnx2x_mcast_handle_pending_cmds_e2(bp, p);
  2471. /* If there are no more pending commands - clear SCHEDULED state */
  2472. if (list_empty(&o->pending_cmds_head))
  2473. o->clear_sched(o);
  2474. /* The below may be true iff there was enough room in ramrod
  2475. * data for all pending commands and for the current
  2476. * command. Otherwise the current command would have been added
  2477. * to the pending commands and p->mcast_list_len would have been
  2478. * zeroed.
  2479. */
  2480. if (p->mcast_list_len > 0)
  2481. cnt = bnx2x_mcast_handle_current_cmd(bp, p, cmd, cnt);
  2482. /* We've pulled out some MACs - update the total number of
  2483. * outstanding.
  2484. */
  2485. o->total_pending_num -= cnt;
  2486. /* send a ramrod */
  2487. WARN_ON(o->total_pending_num < 0);
  2488. WARN_ON(cnt > o->max_cmd_len);
  2489. bnx2x_mcast_set_rdata_hdr_e2(bp, p, (u8)cnt);
  2490. /* Update a registry size if there are no more pending operations.
  2491. *
  2492. * We don't want to change the value of the registry size if there are
  2493. * pending operations because we want it to always be equal to the
  2494. * exact or the approximate number (see bnx2x_mcast_validate_e2()) of
  2495. * set bins after the last requested operation in order to properly
  2496. * evaluate the size of the next DEL/RESTORE operation.
  2497. *
  2498. * Note that we update the registry itself during command(s) handling
  2499. * - see bnx2x_mcast_set_one_rule_e2(). That's because for 57712 we
  2500. * aggregate multiple commands (ADD/DEL/RESTORE) into one ramrod but
  2501. * with a limited amount of update commands (per MAC/bin) and we don't
  2502. * know in this scope what the actual state of bins configuration is
  2503. * going to be after this ramrod.
  2504. */
  2505. if (!o->total_pending_num)
  2506. bnx2x_mcast_refresh_registry_e2(bp, o);
  2507. /*
  2508. * If CLEAR_ONLY was requested - don't send a ramrod and clear
  2509. * RAMROD_PENDING status immediately.
  2510. */
  2511. if (test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags)) {
  2512. raw->clear_pending(raw);
  2513. return 0;
  2514. } else {
  2515. /*
  2516. * No need for an explicit memory barrier here as long we would
  2517. * need to ensure the ordering of writing to the SPQ element
  2518. * and updating of the SPQ producer which involves a memory
  2519. * read and we will have to put a full memory barrier there
  2520. * (inside bnx2x_sp_post()).
  2521. */
  2522. /* Send a ramrod */
  2523. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_MULTICAST_RULES,
  2524. raw->cid, U64_HI(raw->rdata_mapping),
  2525. U64_LO(raw->rdata_mapping),
  2526. ETH_CONNECTION_TYPE);
  2527. if (rc)
  2528. return rc;
  2529. /* Ramrod completion is pending */
  2530. return 1;
  2531. }
  2532. }
  2533. static int bnx2x_mcast_validate_e1h(struct bnx2x *bp,
  2534. struct bnx2x_mcast_ramrod_params *p,
  2535. int cmd)
  2536. {
  2537. /* Mark, that there is a work to do */
  2538. if ((cmd == BNX2X_MCAST_CMD_DEL) || (cmd == BNX2X_MCAST_CMD_RESTORE))
  2539. p->mcast_list_len = 1;
  2540. return 0;
  2541. }
  2542. static void bnx2x_mcast_revert_e1h(struct bnx2x *bp,
  2543. struct bnx2x_mcast_ramrod_params *p,
  2544. int old_num_bins)
  2545. {
  2546. /* Do nothing */
  2547. }
  2548. #define BNX2X_57711_SET_MC_FILTER(filter, bit) \
  2549. do { \
  2550. (filter)[(bit) >> 5] |= (1 << ((bit) & 0x1f)); \
  2551. } while (0)
  2552. static inline void bnx2x_mcast_hdl_add_e1h(struct bnx2x *bp,
  2553. struct bnx2x_mcast_obj *o,
  2554. struct bnx2x_mcast_ramrod_params *p,
  2555. u32 *mc_filter)
  2556. {
  2557. struct bnx2x_mcast_list_elem *mlist_pos;
  2558. int bit;
  2559. list_for_each_entry(mlist_pos, &p->mcast_list, link) {
  2560. bit = bnx2x_mcast_bin_from_mac(mlist_pos->mac);
  2561. BNX2X_57711_SET_MC_FILTER(mc_filter, bit);
  2562. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC, bin %d\n",
  2563. mlist_pos->mac, bit);
  2564. /* bookkeeping... */
  2565. BIT_VEC64_SET_BIT(o->registry.aprox_match.vec,
  2566. bit);
  2567. }
  2568. }
  2569. static inline void bnx2x_mcast_hdl_restore_e1h(struct bnx2x *bp,
  2570. struct bnx2x_mcast_obj *o, struct bnx2x_mcast_ramrod_params *p,
  2571. u32 *mc_filter)
  2572. {
  2573. int bit;
  2574. for (bit = bnx2x_mcast_get_next_bin(o, 0);
  2575. bit >= 0;
  2576. bit = bnx2x_mcast_get_next_bin(o, bit + 1)) {
  2577. BNX2X_57711_SET_MC_FILTER(mc_filter, bit);
  2578. DP(BNX2X_MSG_SP, "About to set bin %d\n", bit);
  2579. }
  2580. }
  2581. /* On 57711 we write the multicast MACs' aproximate match
  2582. * table by directly into the TSTORM's internal RAM. So we don't
  2583. * really need to handle any tricks to make it work.
  2584. */
  2585. static int bnx2x_mcast_setup_e1h(struct bnx2x *bp,
  2586. struct bnx2x_mcast_ramrod_params *p,
  2587. int cmd)
  2588. {
  2589. int i;
  2590. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2591. struct bnx2x_raw_obj *r = &o->raw;
  2592. /* If CLEAR_ONLY has been requested - clear the registry
  2593. * and clear a pending bit.
  2594. */
  2595. if (!test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags)) {
  2596. u32 mc_filter[MC_HASH_SIZE] = {0};
  2597. /* Set the multicast filter bits before writing it into
  2598. * the internal memory.
  2599. */
  2600. switch (cmd) {
  2601. case BNX2X_MCAST_CMD_ADD:
  2602. bnx2x_mcast_hdl_add_e1h(bp, o, p, mc_filter);
  2603. break;
  2604. case BNX2X_MCAST_CMD_DEL:
  2605. DP(BNX2X_MSG_SP,
  2606. "Invalidating multicast MACs configuration\n");
  2607. /* clear the registry */
  2608. memset(o->registry.aprox_match.vec, 0,
  2609. sizeof(o->registry.aprox_match.vec));
  2610. break;
  2611. case BNX2X_MCAST_CMD_RESTORE:
  2612. bnx2x_mcast_hdl_restore_e1h(bp, o, p, mc_filter);
  2613. break;
  2614. default:
  2615. BNX2X_ERR("Unknown command: %d\n", cmd);
  2616. return -EINVAL;
  2617. }
  2618. /* Set the mcast filter in the internal memory */
  2619. for (i = 0; i < MC_HASH_SIZE; i++)
  2620. REG_WR(bp, MC_HASH_OFFSET(bp, i), mc_filter[i]);
  2621. } else
  2622. /* clear the registry */
  2623. memset(o->registry.aprox_match.vec, 0,
  2624. sizeof(o->registry.aprox_match.vec));
  2625. /* We are done */
  2626. r->clear_pending(r);
  2627. return 0;
  2628. }
  2629. static int bnx2x_mcast_validate_e1(struct bnx2x *bp,
  2630. struct bnx2x_mcast_ramrod_params *p,
  2631. int cmd)
  2632. {
  2633. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2634. int reg_sz = o->get_registry_size(o);
  2635. switch (cmd) {
  2636. /* DEL command deletes all currently configured MACs */
  2637. case BNX2X_MCAST_CMD_DEL:
  2638. o->set_registry_size(o, 0);
  2639. /* Don't break */
  2640. /* RESTORE command will restore the entire multicast configuration */
  2641. case BNX2X_MCAST_CMD_RESTORE:
  2642. p->mcast_list_len = reg_sz;
  2643. DP(BNX2X_MSG_SP, "Command %d, p->mcast_list_len=%d\n",
  2644. cmd, p->mcast_list_len);
  2645. break;
  2646. case BNX2X_MCAST_CMD_ADD:
  2647. case BNX2X_MCAST_CMD_CONT:
  2648. /* Multicast MACs on 57710 are configured as unicast MACs and
  2649. * there is only a limited number of CAM entries for that
  2650. * matter.
  2651. */
  2652. if (p->mcast_list_len > o->max_cmd_len) {
  2653. BNX2X_ERR("Can't configure more than %d multicast MACs on 57710\n",
  2654. o->max_cmd_len);
  2655. return -EINVAL;
  2656. }
  2657. /* Every configured MAC should be cleared if DEL command is
  2658. * called. Only the last ADD command is relevant as long as
  2659. * every ADD commands overrides the previous configuration.
  2660. */
  2661. DP(BNX2X_MSG_SP, "p->mcast_list_len=%d\n", p->mcast_list_len);
  2662. if (p->mcast_list_len > 0)
  2663. o->set_registry_size(o, p->mcast_list_len);
  2664. break;
  2665. default:
  2666. BNX2X_ERR("Unknown command: %d\n", cmd);
  2667. return -EINVAL;
  2668. }
  2669. /* We want to ensure that commands are executed one by one for 57710.
  2670. * Therefore each none-empty command will consume o->max_cmd_len.
  2671. */
  2672. if (p->mcast_list_len)
  2673. o->total_pending_num += o->max_cmd_len;
  2674. return 0;
  2675. }
  2676. static void bnx2x_mcast_revert_e1(struct bnx2x *bp,
  2677. struct bnx2x_mcast_ramrod_params *p,
  2678. int old_num_macs)
  2679. {
  2680. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2681. o->set_registry_size(o, old_num_macs);
  2682. /* If current command hasn't been handled yet and we are
  2683. * here means that it's meant to be dropped and we have to
  2684. * update the number of outstandling MACs accordingly.
  2685. */
  2686. if (p->mcast_list_len)
  2687. o->total_pending_num -= o->max_cmd_len;
  2688. }
  2689. static void bnx2x_mcast_set_one_rule_e1(struct bnx2x *bp,
  2690. struct bnx2x_mcast_obj *o, int idx,
  2691. union bnx2x_mcast_config_data *cfg_data,
  2692. int cmd)
  2693. {
  2694. struct bnx2x_raw_obj *r = &o->raw;
  2695. struct mac_configuration_cmd *data =
  2696. (struct mac_configuration_cmd *)(r->rdata);
  2697. /* copy mac */
  2698. if ((cmd == BNX2X_MCAST_CMD_ADD) || (cmd == BNX2X_MCAST_CMD_RESTORE)) {
  2699. bnx2x_set_fw_mac_addr(&data->config_table[idx].msb_mac_addr,
  2700. &data->config_table[idx].middle_mac_addr,
  2701. &data->config_table[idx].lsb_mac_addr,
  2702. cfg_data->mac);
  2703. data->config_table[idx].vlan_id = 0;
  2704. data->config_table[idx].pf_id = r->func_id;
  2705. data->config_table[idx].clients_bit_vector =
  2706. cpu_to_le32(1 << r->cl_id);
  2707. SET_FLAG(data->config_table[idx].flags,
  2708. MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
  2709. T_ETH_MAC_COMMAND_SET);
  2710. }
  2711. }
  2712. /**
  2713. * bnx2x_mcast_set_rdata_hdr_e1 - set header values in mac_configuration_cmd
  2714. *
  2715. * @bp: device handle
  2716. * @p:
  2717. * @len: number of rules to handle
  2718. */
  2719. static inline void bnx2x_mcast_set_rdata_hdr_e1(struct bnx2x *bp,
  2720. struct bnx2x_mcast_ramrod_params *p,
  2721. u8 len)
  2722. {
  2723. struct bnx2x_raw_obj *r = &p->mcast_obj->raw;
  2724. struct mac_configuration_cmd *data =
  2725. (struct mac_configuration_cmd *)(r->rdata);
  2726. u8 offset = (CHIP_REV_IS_SLOW(bp) ?
  2727. BNX2X_MAX_EMUL_MULTI*(1 + r->func_id) :
  2728. BNX2X_MAX_MULTICAST*(1 + r->func_id));
  2729. data->hdr.offset = offset;
  2730. data->hdr.client_id = 0xff;
  2731. data->hdr.echo = ((r->cid & BNX2X_SWCID_MASK) |
  2732. (BNX2X_FILTER_MCAST_PENDING << BNX2X_SWCID_SHIFT));
  2733. data->hdr.length = len;
  2734. }
  2735. /**
  2736. * bnx2x_mcast_handle_restore_cmd_e1 - restore command for 57710
  2737. *
  2738. * @bp: device handle
  2739. * @o:
  2740. * @start_idx: index in the registry to start from
  2741. * @rdata_idx: index in the ramrod data to start from
  2742. *
  2743. * restore command for 57710 is like all other commands - always a stand alone
  2744. * command - start_idx and rdata_idx will always be 0. This function will always
  2745. * succeed.
  2746. * returns -1 to comply with 57712 variant.
  2747. */
  2748. static inline int bnx2x_mcast_handle_restore_cmd_e1(
  2749. struct bnx2x *bp, struct bnx2x_mcast_obj *o , int start_idx,
  2750. int *rdata_idx)
  2751. {
  2752. struct bnx2x_mcast_mac_elem *elem;
  2753. int i = 0;
  2754. union bnx2x_mcast_config_data cfg_data = {0};
  2755. /* go through the registry and configure the MACs from it. */
  2756. list_for_each_entry(elem, &o->registry.exact_match.macs, link) {
  2757. cfg_data.mac = &elem->mac[0];
  2758. o->set_one_rule(bp, o, i, &cfg_data, BNX2X_MCAST_CMD_RESTORE);
  2759. i++;
  2760. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
  2761. cfg_data.mac);
  2762. }
  2763. *rdata_idx = i;
  2764. return -1;
  2765. }
  2766. static inline int bnx2x_mcast_handle_pending_cmds_e1(
  2767. struct bnx2x *bp, struct bnx2x_mcast_ramrod_params *p)
  2768. {
  2769. struct bnx2x_pending_mcast_cmd *cmd_pos;
  2770. struct bnx2x_mcast_mac_elem *pmac_pos;
  2771. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2772. union bnx2x_mcast_config_data cfg_data = {0};
  2773. int cnt = 0;
  2774. /* If nothing to be done - return */
  2775. if (list_empty(&o->pending_cmds_head))
  2776. return 0;
  2777. /* Handle the first command */
  2778. cmd_pos = list_first_entry(&o->pending_cmds_head,
  2779. struct bnx2x_pending_mcast_cmd, link);
  2780. switch (cmd_pos->type) {
  2781. case BNX2X_MCAST_CMD_ADD:
  2782. list_for_each_entry(pmac_pos, &cmd_pos->data.macs_head, link) {
  2783. cfg_data.mac = &pmac_pos->mac[0];
  2784. o->set_one_rule(bp, o, cnt, &cfg_data, cmd_pos->type);
  2785. cnt++;
  2786. DP(BNX2X_MSG_SP, "About to configure %pM mcast MAC\n",
  2787. pmac_pos->mac);
  2788. }
  2789. break;
  2790. case BNX2X_MCAST_CMD_DEL:
  2791. cnt = cmd_pos->data.macs_num;
  2792. DP(BNX2X_MSG_SP, "About to delete %d multicast MACs\n", cnt);
  2793. break;
  2794. case BNX2X_MCAST_CMD_RESTORE:
  2795. o->hdl_restore(bp, o, 0, &cnt);
  2796. break;
  2797. default:
  2798. BNX2X_ERR("Unknown command: %d\n", cmd_pos->type);
  2799. return -EINVAL;
  2800. }
  2801. list_del(&cmd_pos->link);
  2802. kfree(cmd_pos);
  2803. return cnt;
  2804. }
  2805. /**
  2806. * bnx2x_get_fw_mac_addr - revert the bnx2x_set_fw_mac_addr().
  2807. *
  2808. * @fw_hi:
  2809. * @fw_mid:
  2810. * @fw_lo:
  2811. * @mac:
  2812. */
  2813. static inline void bnx2x_get_fw_mac_addr(__le16 *fw_hi, __le16 *fw_mid,
  2814. __le16 *fw_lo, u8 *mac)
  2815. {
  2816. mac[1] = ((u8 *)fw_hi)[0];
  2817. mac[0] = ((u8 *)fw_hi)[1];
  2818. mac[3] = ((u8 *)fw_mid)[0];
  2819. mac[2] = ((u8 *)fw_mid)[1];
  2820. mac[5] = ((u8 *)fw_lo)[0];
  2821. mac[4] = ((u8 *)fw_lo)[1];
  2822. }
  2823. /**
  2824. * bnx2x_mcast_refresh_registry_e1 -
  2825. *
  2826. * @bp: device handle
  2827. * @cnt:
  2828. *
  2829. * Check the ramrod data first entry flag to see if it's a DELETE or ADD command
  2830. * and update the registry correspondingly: if ADD - allocate a memory and add
  2831. * the entries to the registry (list), if DELETE - clear the registry and free
  2832. * the memory.
  2833. */
  2834. static inline int bnx2x_mcast_refresh_registry_e1(struct bnx2x *bp,
  2835. struct bnx2x_mcast_obj *o)
  2836. {
  2837. struct bnx2x_raw_obj *raw = &o->raw;
  2838. struct bnx2x_mcast_mac_elem *elem;
  2839. struct mac_configuration_cmd *data =
  2840. (struct mac_configuration_cmd *)(raw->rdata);
  2841. /* If first entry contains a SET bit - the command was ADD,
  2842. * otherwise - DEL_ALL
  2843. */
  2844. if (GET_FLAG(data->config_table[0].flags,
  2845. MAC_CONFIGURATION_ENTRY_ACTION_TYPE)) {
  2846. int i, len = data->hdr.length;
  2847. /* Break if it was a RESTORE command */
  2848. if (!list_empty(&o->registry.exact_match.macs))
  2849. return 0;
  2850. elem = kcalloc(len, sizeof(*elem), GFP_ATOMIC);
  2851. if (!elem) {
  2852. BNX2X_ERR("Failed to allocate registry memory\n");
  2853. return -ENOMEM;
  2854. }
  2855. for (i = 0; i < len; i++, elem++) {
  2856. bnx2x_get_fw_mac_addr(
  2857. &data->config_table[i].msb_mac_addr,
  2858. &data->config_table[i].middle_mac_addr,
  2859. &data->config_table[i].lsb_mac_addr,
  2860. elem->mac);
  2861. DP(BNX2X_MSG_SP, "Adding registry entry for [%pM]\n",
  2862. elem->mac);
  2863. list_add_tail(&elem->link,
  2864. &o->registry.exact_match.macs);
  2865. }
  2866. } else {
  2867. elem = list_first_entry(&o->registry.exact_match.macs,
  2868. struct bnx2x_mcast_mac_elem, link);
  2869. DP(BNX2X_MSG_SP, "Deleting a registry\n");
  2870. kfree(elem);
  2871. INIT_LIST_HEAD(&o->registry.exact_match.macs);
  2872. }
  2873. return 0;
  2874. }
  2875. static int bnx2x_mcast_setup_e1(struct bnx2x *bp,
  2876. struct bnx2x_mcast_ramrod_params *p,
  2877. int cmd)
  2878. {
  2879. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2880. struct bnx2x_raw_obj *raw = &o->raw;
  2881. struct mac_configuration_cmd *data =
  2882. (struct mac_configuration_cmd *)(raw->rdata);
  2883. int cnt = 0, i, rc;
  2884. /* Reset the ramrod data buffer */
  2885. memset(data, 0, sizeof(*data));
  2886. /* First set all entries as invalid */
  2887. for (i = 0; i < o->max_cmd_len ; i++)
  2888. SET_FLAG(data->config_table[i].flags,
  2889. MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
  2890. T_ETH_MAC_COMMAND_INVALIDATE);
  2891. /* Handle pending commands first */
  2892. cnt = bnx2x_mcast_handle_pending_cmds_e1(bp, p);
  2893. /* If there are no more pending commands - clear SCHEDULED state */
  2894. if (list_empty(&o->pending_cmds_head))
  2895. o->clear_sched(o);
  2896. /* The below may be true iff there were no pending commands */
  2897. if (!cnt)
  2898. cnt = bnx2x_mcast_handle_current_cmd(bp, p, cmd, 0);
  2899. /* For 57710 every command has o->max_cmd_len length to ensure that
  2900. * commands are done one at a time.
  2901. */
  2902. o->total_pending_num -= o->max_cmd_len;
  2903. /* send a ramrod */
  2904. WARN_ON(cnt > o->max_cmd_len);
  2905. /* Set ramrod header (in particular, a number of entries to update) */
  2906. bnx2x_mcast_set_rdata_hdr_e1(bp, p, (u8)cnt);
  2907. /* update a registry: we need the registry contents to be always up
  2908. * to date in order to be able to execute a RESTORE opcode. Here
  2909. * we use the fact that for 57710 we sent one command at a time
  2910. * hence we may take the registry update out of the command handling
  2911. * and do it in a simpler way here.
  2912. */
  2913. rc = bnx2x_mcast_refresh_registry_e1(bp, o);
  2914. if (rc)
  2915. return rc;
  2916. /*
  2917. * If CLEAR_ONLY was requested - don't send a ramrod and clear
  2918. * RAMROD_PENDING status immediately.
  2919. */
  2920. if (test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags)) {
  2921. raw->clear_pending(raw);
  2922. return 0;
  2923. } else {
  2924. /*
  2925. * No need for an explicit memory barrier here as long we would
  2926. * need to ensure the ordering of writing to the SPQ element
  2927. * and updating of the SPQ producer which involves a memory
  2928. * read and we will have to put a full memory barrier there
  2929. * (inside bnx2x_sp_post()).
  2930. */
  2931. /* Send a ramrod */
  2932. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, raw->cid,
  2933. U64_HI(raw->rdata_mapping),
  2934. U64_LO(raw->rdata_mapping),
  2935. ETH_CONNECTION_TYPE);
  2936. if (rc)
  2937. return rc;
  2938. /* Ramrod completion is pending */
  2939. return 1;
  2940. }
  2941. }
  2942. static int bnx2x_mcast_get_registry_size_exact(struct bnx2x_mcast_obj *o)
  2943. {
  2944. return o->registry.exact_match.num_macs_set;
  2945. }
  2946. static int bnx2x_mcast_get_registry_size_aprox(struct bnx2x_mcast_obj *o)
  2947. {
  2948. return o->registry.aprox_match.num_bins_set;
  2949. }
  2950. static void bnx2x_mcast_set_registry_size_exact(struct bnx2x_mcast_obj *o,
  2951. int n)
  2952. {
  2953. o->registry.exact_match.num_macs_set = n;
  2954. }
  2955. static void bnx2x_mcast_set_registry_size_aprox(struct bnx2x_mcast_obj *o,
  2956. int n)
  2957. {
  2958. o->registry.aprox_match.num_bins_set = n;
  2959. }
  2960. int bnx2x_config_mcast(struct bnx2x *bp,
  2961. struct bnx2x_mcast_ramrod_params *p,
  2962. int cmd)
  2963. {
  2964. struct bnx2x_mcast_obj *o = p->mcast_obj;
  2965. struct bnx2x_raw_obj *r = &o->raw;
  2966. int rc = 0, old_reg_size;
  2967. /* This is needed to recover number of currently configured mcast macs
  2968. * in case of failure.
  2969. */
  2970. old_reg_size = o->get_registry_size(o);
  2971. /* Do some calculations and checks */
  2972. rc = o->validate(bp, p, cmd);
  2973. if (rc)
  2974. return rc;
  2975. /* Return if there is no work to do */
  2976. if ((!p->mcast_list_len) && (!o->check_sched(o)))
  2977. return 0;
  2978. DP(BNX2X_MSG_SP, "o->total_pending_num=%d p->mcast_list_len=%d o->max_cmd_len=%d\n",
  2979. o->total_pending_num, p->mcast_list_len, o->max_cmd_len);
  2980. /* Enqueue the current command to the pending list if we can't complete
  2981. * it in the current iteration
  2982. */
  2983. if (r->check_pending(r) ||
  2984. ((o->max_cmd_len > 0) && (o->total_pending_num > o->max_cmd_len))) {
  2985. rc = o->enqueue_cmd(bp, p->mcast_obj, p, cmd);
  2986. if (rc < 0)
  2987. goto error_exit1;
  2988. /* As long as the current command is in a command list we
  2989. * don't need to handle it separately.
  2990. */
  2991. p->mcast_list_len = 0;
  2992. }
  2993. if (!r->check_pending(r)) {
  2994. /* Set 'pending' state */
  2995. r->set_pending(r);
  2996. /* Configure the new classification in the chip */
  2997. rc = o->config_mcast(bp, p, cmd);
  2998. if (rc < 0)
  2999. goto error_exit2;
  3000. /* Wait for a ramrod completion if was requested */
  3001. if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags))
  3002. rc = o->wait_comp(bp, o);
  3003. }
  3004. return rc;
  3005. error_exit2:
  3006. r->clear_pending(r);
  3007. error_exit1:
  3008. o->revert(bp, p, old_reg_size);
  3009. return rc;
  3010. }
  3011. static void bnx2x_mcast_clear_sched(struct bnx2x_mcast_obj *o)
  3012. {
  3013. smp_mb__before_clear_bit();
  3014. clear_bit(o->sched_state, o->raw.pstate);
  3015. smp_mb__after_clear_bit();
  3016. }
  3017. static void bnx2x_mcast_set_sched(struct bnx2x_mcast_obj *o)
  3018. {
  3019. smp_mb__before_clear_bit();
  3020. set_bit(o->sched_state, o->raw.pstate);
  3021. smp_mb__after_clear_bit();
  3022. }
  3023. static bool bnx2x_mcast_check_sched(struct bnx2x_mcast_obj *o)
  3024. {
  3025. return !!test_bit(o->sched_state, o->raw.pstate);
  3026. }
  3027. static bool bnx2x_mcast_check_pending(struct bnx2x_mcast_obj *o)
  3028. {
  3029. return o->raw.check_pending(&o->raw) || o->check_sched(o);
  3030. }
  3031. void bnx2x_init_mcast_obj(struct bnx2x *bp,
  3032. struct bnx2x_mcast_obj *mcast_obj,
  3033. u8 mcast_cl_id, u32 mcast_cid, u8 func_id,
  3034. u8 engine_id, void *rdata, dma_addr_t rdata_mapping,
  3035. int state, unsigned long *pstate, bnx2x_obj_type type)
  3036. {
  3037. memset(mcast_obj, 0, sizeof(*mcast_obj));
  3038. bnx2x_init_raw_obj(&mcast_obj->raw, mcast_cl_id, mcast_cid, func_id,
  3039. rdata, rdata_mapping, state, pstate, type);
  3040. mcast_obj->engine_id = engine_id;
  3041. INIT_LIST_HEAD(&mcast_obj->pending_cmds_head);
  3042. mcast_obj->sched_state = BNX2X_FILTER_MCAST_SCHED;
  3043. mcast_obj->check_sched = bnx2x_mcast_check_sched;
  3044. mcast_obj->set_sched = bnx2x_mcast_set_sched;
  3045. mcast_obj->clear_sched = bnx2x_mcast_clear_sched;
  3046. if (CHIP_IS_E1(bp)) {
  3047. mcast_obj->config_mcast = bnx2x_mcast_setup_e1;
  3048. mcast_obj->enqueue_cmd = bnx2x_mcast_enqueue_cmd;
  3049. mcast_obj->hdl_restore =
  3050. bnx2x_mcast_handle_restore_cmd_e1;
  3051. mcast_obj->check_pending = bnx2x_mcast_check_pending;
  3052. if (CHIP_REV_IS_SLOW(bp))
  3053. mcast_obj->max_cmd_len = BNX2X_MAX_EMUL_MULTI;
  3054. else
  3055. mcast_obj->max_cmd_len = BNX2X_MAX_MULTICAST;
  3056. mcast_obj->wait_comp = bnx2x_mcast_wait;
  3057. mcast_obj->set_one_rule = bnx2x_mcast_set_one_rule_e1;
  3058. mcast_obj->validate = bnx2x_mcast_validate_e1;
  3059. mcast_obj->revert = bnx2x_mcast_revert_e1;
  3060. mcast_obj->get_registry_size =
  3061. bnx2x_mcast_get_registry_size_exact;
  3062. mcast_obj->set_registry_size =
  3063. bnx2x_mcast_set_registry_size_exact;
  3064. /* 57710 is the only chip that uses the exact match for mcast
  3065. * at the moment.
  3066. */
  3067. INIT_LIST_HEAD(&mcast_obj->registry.exact_match.macs);
  3068. } else if (CHIP_IS_E1H(bp)) {
  3069. mcast_obj->config_mcast = bnx2x_mcast_setup_e1h;
  3070. mcast_obj->enqueue_cmd = NULL;
  3071. mcast_obj->hdl_restore = NULL;
  3072. mcast_obj->check_pending = bnx2x_mcast_check_pending;
  3073. /* 57711 doesn't send a ramrod, so it has unlimited credit
  3074. * for one command.
  3075. */
  3076. mcast_obj->max_cmd_len = -1;
  3077. mcast_obj->wait_comp = bnx2x_mcast_wait;
  3078. mcast_obj->set_one_rule = NULL;
  3079. mcast_obj->validate = bnx2x_mcast_validate_e1h;
  3080. mcast_obj->revert = bnx2x_mcast_revert_e1h;
  3081. mcast_obj->get_registry_size =
  3082. bnx2x_mcast_get_registry_size_aprox;
  3083. mcast_obj->set_registry_size =
  3084. bnx2x_mcast_set_registry_size_aprox;
  3085. } else {
  3086. mcast_obj->config_mcast = bnx2x_mcast_setup_e2;
  3087. mcast_obj->enqueue_cmd = bnx2x_mcast_enqueue_cmd;
  3088. mcast_obj->hdl_restore =
  3089. bnx2x_mcast_handle_restore_cmd_e2;
  3090. mcast_obj->check_pending = bnx2x_mcast_check_pending;
  3091. /* TODO: There should be a proper HSI define for this number!!!
  3092. */
  3093. mcast_obj->max_cmd_len = 16;
  3094. mcast_obj->wait_comp = bnx2x_mcast_wait;
  3095. mcast_obj->set_one_rule = bnx2x_mcast_set_one_rule_e2;
  3096. mcast_obj->validate = bnx2x_mcast_validate_e2;
  3097. mcast_obj->revert = bnx2x_mcast_revert_e2;
  3098. mcast_obj->get_registry_size =
  3099. bnx2x_mcast_get_registry_size_aprox;
  3100. mcast_obj->set_registry_size =
  3101. bnx2x_mcast_set_registry_size_aprox;
  3102. }
  3103. }
  3104. /*************************** Credit handling **********************************/
  3105. /**
  3106. * atomic_add_ifless - add if the result is less than a given value.
  3107. *
  3108. * @v: pointer of type atomic_t
  3109. * @a: the amount to add to v...
  3110. * @u: ...if (v + a) is less than u.
  3111. *
  3112. * returns true if (v + a) was less than u, and false otherwise.
  3113. *
  3114. */
  3115. static inline bool __atomic_add_ifless(atomic_t *v, int a, int u)
  3116. {
  3117. int c, old;
  3118. c = atomic_read(v);
  3119. for (;;) {
  3120. if (unlikely(c + a >= u))
  3121. return false;
  3122. old = atomic_cmpxchg((v), c, c + a);
  3123. if (likely(old == c))
  3124. break;
  3125. c = old;
  3126. }
  3127. return true;
  3128. }
  3129. /**
  3130. * atomic_dec_ifmoe - dec if the result is more or equal than a given value.
  3131. *
  3132. * @v: pointer of type atomic_t
  3133. * @a: the amount to dec from v...
  3134. * @u: ...if (v - a) is more or equal than u.
  3135. *
  3136. * returns true if (v - a) was more or equal than u, and false
  3137. * otherwise.
  3138. */
  3139. static inline bool __atomic_dec_ifmoe(atomic_t *v, int a, int u)
  3140. {
  3141. int c, old;
  3142. c = atomic_read(v);
  3143. for (;;) {
  3144. if (unlikely(c - a < u))
  3145. return false;
  3146. old = atomic_cmpxchg((v), c, c - a);
  3147. if (likely(old == c))
  3148. break;
  3149. c = old;
  3150. }
  3151. return true;
  3152. }
  3153. static bool bnx2x_credit_pool_get(struct bnx2x_credit_pool_obj *o, int cnt)
  3154. {
  3155. bool rc;
  3156. smp_mb();
  3157. rc = __atomic_dec_ifmoe(&o->credit, cnt, 0);
  3158. smp_mb();
  3159. return rc;
  3160. }
  3161. static bool bnx2x_credit_pool_put(struct bnx2x_credit_pool_obj *o, int cnt)
  3162. {
  3163. bool rc;
  3164. smp_mb();
  3165. /* Don't let to refill if credit + cnt > pool_sz */
  3166. rc = __atomic_add_ifless(&o->credit, cnt, o->pool_sz + 1);
  3167. smp_mb();
  3168. return rc;
  3169. }
  3170. static int bnx2x_credit_pool_check(struct bnx2x_credit_pool_obj *o)
  3171. {
  3172. int cur_credit;
  3173. smp_mb();
  3174. cur_credit = atomic_read(&o->credit);
  3175. return cur_credit;
  3176. }
  3177. static bool bnx2x_credit_pool_always_true(struct bnx2x_credit_pool_obj *o,
  3178. int cnt)
  3179. {
  3180. return true;
  3181. }
  3182. static bool bnx2x_credit_pool_get_entry(
  3183. struct bnx2x_credit_pool_obj *o,
  3184. int *offset)
  3185. {
  3186. int idx, vec, i;
  3187. *offset = -1;
  3188. /* Find "internal cam-offset" then add to base for this object... */
  3189. for (vec = 0; vec < BNX2X_POOL_VEC_SIZE; vec++) {
  3190. /* Skip the current vector if there are no free entries in it */
  3191. if (!o->pool_mirror[vec])
  3192. continue;
  3193. /* If we've got here we are going to find a free entry */
  3194. for (idx = vec * BIT_VEC64_ELEM_SZ, i = 0;
  3195. i < BIT_VEC64_ELEM_SZ; idx++, i++)
  3196. if (BIT_VEC64_TEST_BIT(o->pool_mirror, idx)) {
  3197. /* Got one!! */
  3198. BIT_VEC64_CLEAR_BIT(o->pool_mirror, idx);
  3199. *offset = o->base_pool_offset + idx;
  3200. return true;
  3201. }
  3202. }
  3203. return false;
  3204. }
  3205. static bool bnx2x_credit_pool_put_entry(
  3206. struct bnx2x_credit_pool_obj *o,
  3207. int offset)
  3208. {
  3209. if (offset < o->base_pool_offset)
  3210. return false;
  3211. offset -= o->base_pool_offset;
  3212. if (offset >= o->pool_sz)
  3213. return false;
  3214. /* Return the entry to the pool */
  3215. BIT_VEC64_SET_BIT(o->pool_mirror, offset);
  3216. return true;
  3217. }
  3218. static bool bnx2x_credit_pool_put_entry_always_true(
  3219. struct bnx2x_credit_pool_obj *o,
  3220. int offset)
  3221. {
  3222. return true;
  3223. }
  3224. static bool bnx2x_credit_pool_get_entry_always_true(
  3225. struct bnx2x_credit_pool_obj *o,
  3226. int *offset)
  3227. {
  3228. *offset = -1;
  3229. return true;
  3230. }
  3231. /**
  3232. * bnx2x_init_credit_pool - initialize credit pool internals.
  3233. *
  3234. * @p:
  3235. * @base: Base entry in the CAM to use.
  3236. * @credit: pool size.
  3237. *
  3238. * If base is negative no CAM entries handling will be performed.
  3239. * If credit is negative pool operations will always succeed (unlimited pool).
  3240. *
  3241. */
  3242. static inline void bnx2x_init_credit_pool(struct bnx2x_credit_pool_obj *p,
  3243. int base, int credit)
  3244. {
  3245. /* Zero the object first */
  3246. memset(p, 0, sizeof(*p));
  3247. /* Set the table to all 1s */
  3248. memset(&p->pool_mirror, 0xff, sizeof(p->pool_mirror));
  3249. /* Init a pool as full */
  3250. atomic_set(&p->credit, credit);
  3251. /* The total poll size */
  3252. p->pool_sz = credit;
  3253. p->base_pool_offset = base;
  3254. /* Commit the change */
  3255. smp_mb();
  3256. p->check = bnx2x_credit_pool_check;
  3257. /* if pool credit is negative - disable the checks */
  3258. if (credit >= 0) {
  3259. p->put = bnx2x_credit_pool_put;
  3260. p->get = bnx2x_credit_pool_get;
  3261. p->put_entry = bnx2x_credit_pool_put_entry;
  3262. p->get_entry = bnx2x_credit_pool_get_entry;
  3263. } else {
  3264. p->put = bnx2x_credit_pool_always_true;
  3265. p->get = bnx2x_credit_pool_always_true;
  3266. p->put_entry = bnx2x_credit_pool_put_entry_always_true;
  3267. p->get_entry = bnx2x_credit_pool_get_entry_always_true;
  3268. }
  3269. /* If base is negative - disable entries handling */
  3270. if (base < 0) {
  3271. p->put_entry = bnx2x_credit_pool_put_entry_always_true;
  3272. p->get_entry = bnx2x_credit_pool_get_entry_always_true;
  3273. }
  3274. }
  3275. void bnx2x_init_mac_credit_pool(struct bnx2x *bp,
  3276. struct bnx2x_credit_pool_obj *p, u8 func_id,
  3277. u8 func_num)
  3278. {
  3279. /* TODO: this will be defined in consts as well... */
  3280. #define BNX2X_CAM_SIZE_EMUL 5
  3281. int cam_sz;
  3282. if (CHIP_IS_E1(bp)) {
  3283. /* In E1, Multicast is saved in cam... */
  3284. if (!CHIP_REV_IS_SLOW(bp))
  3285. cam_sz = (MAX_MAC_CREDIT_E1 / 2) - BNX2X_MAX_MULTICAST;
  3286. else
  3287. cam_sz = BNX2X_CAM_SIZE_EMUL - BNX2X_MAX_EMUL_MULTI;
  3288. bnx2x_init_credit_pool(p, func_id * cam_sz, cam_sz);
  3289. } else if (CHIP_IS_E1H(bp)) {
  3290. /* CAM credit is equaly divided between all active functions
  3291. * on the PORT!.
  3292. */
  3293. if ((func_num > 0)) {
  3294. if (!CHIP_REV_IS_SLOW(bp))
  3295. cam_sz = (MAX_MAC_CREDIT_E1H / (2*func_num));
  3296. else
  3297. cam_sz = BNX2X_CAM_SIZE_EMUL;
  3298. bnx2x_init_credit_pool(p, func_id * cam_sz, cam_sz);
  3299. } else {
  3300. /* this should never happen! Block MAC operations. */
  3301. bnx2x_init_credit_pool(p, 0, 0);
  3302. }
  3303. } else {
  3304. /*
  3305. * CAM credit is equaly divided between all active functions
  3306. * on the PATH.
  3307. */
  3308. if ((func_num > 0)) {
  3309. if (!CHIP_REV_IS_SLOW(bp))
  3310. cam_sz = (MAX_MAC_CREDIT_E2 / func_num);
  3311. else
  3312. cam_sz = BNX2X_CAM_SIZE_EMUL;
  3313. /*
  3314. * No need for CAM entries handling for 57712 and
  3315. * newer.
  3316. */
  3317. bnx2x_init_credit_pool(p, -1, cam_sz);
  3318. } else {
  3319. /* this should never happen! Block MAC operations. */
  3320. bnx2x_init_credit_pool(p, 0, 0);
  3321. }
  3322. }
  3323. }
  3324. void bnx2x_init_vlan_credit_pool(struct bnx2x *bp,
  3325. struct bnx2x_credit_pool_obj *p,
  3326. u8 func_id,
  3327. u8 func_num)
  3328. {
  3329. if (CHIP_IS_E1x(bp)) {
  3330. /*
  3331. * There is no VLAN credit in HW on 57710 and 57711 only
  3332. * MAC / MAC-VLAN can be set
  3333. */
  3334. bnx2x_init_credit_pool(p, 0, -1);
  3335. } else {
  3336. /*
  3337. * CAM credit is equaly divided between all active functions
  3338. * on the PATH.
  3339. */
  3340. if (func_num > 0) {
  3341. int credit = MAX_VLAN_CREDIT_E2 / func_num;
  3342. bnx2x_init_credit_pool(p, func_id * credit, credit);
  3343. } else
  3344. /* this should never happen! Block VLAN operations. */
  3345. bnx2x_init_credit_pool(p, 0, 0);
  3346. }
  3347. }
  3348. /****************** RSS Configuration ******************/
  3349. /**
  3350. * bnx2x_debug_print_ind_table - prints the indirection table configuration.
  3351. *
  3352. * @bp: driver hanlde
  3353. * @p: pointer to rss configuration
  3354. *
  3355. * Prints it when NETIF_MSG_IFUP debug level is configured.
  3356. */
  3357. static inline void bnx2x_debug_print_ind_table(struct bnx2x *bp,
  3358. struct bnx2x_config_rss_params *p)
  3359. {
  3360. int i;
  3361. DP(BNX2X_MSG_SP, "Setting indirection table to:\n");
  3362. DP(BNX2X_MSG_SP, "0x0000: ");
  3363. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  3364. DP_CONT(BNX2X_MSG_SP, "0x%02x ", p->ind_table[i]);
  3365. /* Print 4 bytes in a line */
  3366. if ((i + 1 < T_ETH_INDIRECTION_TABLE_SIZE) &&
  3367. (((i + 1) & 0x3) == 0)) {
  3368. DP_CONT(BNX2X_MSG_SP, "\n");
  3369. DP(BNX2X_MSG_SP, "0x%04x: ", i + 1);
  3370. }
  3371. }
  3372. DP_CONT(BNX2X_MSG_SP, "\n");
  3373. }
  3374. /**
  3375. * bnx2x_setup_rss - configure RSS
  3376. *
  3377. * @bp: device handle
  3378. * @p: rss configuration
  3379. *
  3380. * sends on UPDATE ramrod for that matter.
  3381. */
  3382. static int bnx2x_setup_rss(struct bnx2x *bp,
  3383. struct bnx2x_config_rss_params *p)
  3384. {
  3385. struct bnx2x_rss_config_obj *o = p->rss_obj;
  3386. struct bnx2x_raw_obj *r = &o->raw;
  3387. struct eth_rss_update_ramrod_data *data =
  3388. (struct eth_rss_update_ramrod_data *)(r->rdata);
  3389. u8 rss_mode = 0;
  3390. int rc;
  3391. memset(data, 0, sizeof(*data));
  3392. DP(BNX2X_MSG_SP, "Configuring RSS\n");
  3393. /* Set an echo field */
  3394. data->echo = (r->cid & BNX2X_SWCID_MASK) |
  3395. (r->state << BNX2X_SWCID_SHIFT);
  3396. /* RSS mode */
  3397. if (test_bit(BNX2X_RSS_MODE_DISABLED, &p->rss_flags))
  3398. rss_mode = ETH_RSS_MODE_DISABLED;
  3399. else if (test_bit(BNX2X_RSS_MODE_REGULAR, &p->rss_flags))
  3400. rss_mode = ETH_RSS_MODE_REGULAR;
  3401. data->rss_mode = rss_mode;
  3402. DP(BNX2X_MSG_SP, "rss_mode=%d\n", rss_mode);
  3403. /* RSS capabilities */
  3404. if (test_bit(BNX2X_RSS_IPV4, &p->rss_flags))
  3405. data->capabilities |=
  3406. ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY;
  3407. if (test_bit(BNX2X_RSS_IPV4_TCP, &p->rss_flags))
  3408. data->capabilities |=
  3409. ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY;
  3410. if (test_bit(BNX2X_RSS_IPV6, &p->rss_flags))
  3411. data->capabilities |=
  3412. ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY;
  3413. if (test_bit(BNX2X_RSS_IPV6_TCP, &p->rss_flags))
  3414. data->capabilities |=
  3415. ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY;
  3416. /* Hashing mask */
  3417. data->rss_result_mask = p->rss_result_mask;
  3418. /* RSS engine ID */
  3419. data->rss_engine_id = o->engine_id;
  3420. DP(BNX2X_MSG_SP, "rss_engine_id=%d\n", data->rss_engine_id);
  3421. /* Indirection table */
  3422. memcpy(data->indirection_table, p->ind_table,
  3423. T_ETH_INDIRECTION_TABLE_SIZE);
  3424. /* Remember the last configuration */
  3425. memcpy(o->ind_table, p->ind_table, T_ETH_INDIRECTION_TABLE_SIZE);
  3426. /* Print the indirection table */
  3427. if (netif_msg_ifup(bp))
  3428. bnx2x_debug_print_ind_table(bp, p);
  3429. /* RSS keys */
  3430. if (test_bit(BNX2X_RSS_SET_SRCH, &p->rss_flags)) {
  3431. memcpy(&data->rss_key[0], &p->rss_key[0],
  3432. sizeof(data->rss_key));
  3433. data->capabilities |= ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY;
  3434. }
  3435. /*
  3436. * No need for an explicit memory barrier here as long we would
  3437. * need to ensure the ordering of writing to the SPQ element
  3438. * and updating of the SPQ producer which involves a memory
  3439. * read and we will have to put a full memory barrier there
  3440. * (inside bnx2x_sp_post()).
  3441. */
  3442. /* Send a ramrod */
  3443. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_RSS_UPDATE, r->cid,
  3444. U64_HI(r->rdata_mapping),
  3445. U64_LO(r->rdata_mapping),
  3446. ETH_CONNECTION_TYPE);
  3447. if (rc < 0)
  3448. return rc;
  3449. return 1;
  3450. }
  3451. void bnx2x_get_rss_ind_table(struct bnx2x_rss_config_obj *rss_obj,
  3452. u8 *ind_table)
  3453. {
  3454. memcpy(ind_table, rss_obj->ind_table, sizeof(rss_obj->ind_table));
  3455. }
  3456. int bnx2x_config_rss(struct bnx2x *bp,
  3457. struct bnx2x_config_rss_params *p)
  3458. {
  3459. int rc;
  3460. struct bnx2x_rss_config_obj *o = p->rss_obj;
  3461. struct bnx2x_raw_obj *r = &o->raw;
  3462. /* Do nothing if only driver cleanup was requested */
  3463. if (test_bit(RAMROD_DRV_CLR_ONLY, &p->ramrod_flags))
  3464. return 0;
  3465. r->set_pending(r);
  3466. rc = o->config_rss(bp, p);
  3467. if (rc < 0) {
  3468. r->clear_pending(r);
  3469. return rc;
  3470. }
  3471. if (test_bit(RAMROD_COMP_WAIT, &p->ramrod_flags))
  3472. rc = r->wait_comp(bp, r);
  3473. return rc;
  3474. }
  3475. void bnx2x_init_rss_config_obj(struct bnx2x *bp,
  3476. struct bnx2x_rss_config_obj *rss_obj,
  3477. u8 cl_id, u32 cid, u8 func_id, u8 engine_id,
  3478. void *rdata, dma_addr_t rdata_mapping,
  3479. int state, unsigned long *pstate,
  3480. bnx2x_obj_type type)
  3481. {
  3482. bnx2x_init_raw_obj(&rss_obj->raw, cl_id, cid, func_id, rdata,
  3483. rdata_mapping, state, pstate, type);
  3484. rss_obj->engine_id = engine_id;
  3485. rss_obj->config_rss = bnx2x_setup_rss;
  3486. }
  3487. /********************** Queue state object ***********************************/
  3488. /**
  3489. * bnx2x_queue_state_change - perform Queue state change transition
  3490. *
  3491. * @bp: device handle
  3492. * @params: parameters to perform the transition
  3493. *
  3494. * returns 0 in case of successfully completed transition, negative error
  3495. * code in case of failure, positive (EBUSY) value if there is a completion
  3496. * to that is still pending (possible only if RAMROD_COMP_WAIT is
  3497. * not set in params->ramrod_flags for asynchronous commands).
  3498. *
  3499. */
  3500. int bnx2x_queue_state_change(struct bnx2x *bp,
  3501. struct bnx2x_queue_state_params *params)
  3502. {
  3503. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3504. int rc, pending_bit;
  3505. unsigned long *pending = &o->pending;
  3506. /* Check that the requested transition is legal */
  3507. if (o->check_transition(bp, o, params))
  3508. return -EINVAL;
  3509. /* Set "pending" bit */
  3510. pending_bit = o->set_pending(o, params);
  3511. /* Don't send a command if only driver cleanup was requested */
  3512. if (test_bit(RAMROD_DRV_CLR_ONLY, &params->ramrod_flags))
  3513. o->complete_cmd(bp, o, pending_bit);
  3514. else {
  3515. /* Send a ramrod */
  3516. rc = o->send_cmd(bp, params);
  3517. if (rc) {
  3518. o->next_state = BNX2X_Q_STATE_MAX;
  3519. clear_bit(pending_bit, pending);
  3520. smp_mb__after_clear_bit();
  3521. return rc;
  3522. }
  3523. if (test_bit(RAMROD_COMP_WAIT, &params->ramrod_flags)) {
  3524. rc = o->wait_comp(bp, o, pending_bit);
  3525. if (rc)
  3526. return rc;
  3527. return 0;
  3528. }
  3529. }
  3530. return !!test_bit(pending_bit, pending);
  3531. }
  3532. static int bnx2x_queue_set_pending(struct bnx2x_queue_sp_obj *obj,
  3533. struct bnx2x_queue_state_params *params)
  3534. {
  3535. enum bnx2x_queue_cmd cmd = params->cmd, bit;
  3536. /* ACTIVATE and DEACTIVATE commands are implemented on top of
  3537. * UPDATE command.
  3538. */
  3539. if ((cmd == BNX2X_Q_CMD_ACTIVATE) ||
  3540. (cmd == BNX2X_Q_CMD_DEACTIVATE))
  3541. bit = BNX2X_Q_CMD_UPDATE;
  3542. else
  3543. bit = cmd;
  3544. set_bit(bit, &obj->pending);
  3545. return bit;
  3546. }
  3547. static int bnx2x_queue_wait_comp(struct bnx2x *bp,
  3548. struct bnx2x_queue_sp_obj *o,
  3549. enum bnx2x_queue_cmd cmd)
  3550. {
  3551. return bnx2x_state_wait(bp, cmd, &o->pending);
  3552. }
  3553. /**
  3554. * bnx2x_queue_comp_cmd - complete the state change command.
  3555. *
  3556. * @bp: device handle
  3557. * @o:
  3558. * @cmd:
  3559. *
  3560. * Checks that the arrived completion is expected.
  3561. */
  3562. static int bnx2x_queue_comp_cmd(struct bnx2x *bp,
  3563. struct bnx2x_queue_sp_obj *o,
  3564. enum bnx2x_queue_cmd cmd)
  3565. {
  3566. unsigned long cur_pending = o->pending;
  3567. if (!test_and_clear_bit(cmd, &cur_pending)) {
  3568. BNX2X_ERR("Bad MC reply %d for queue %d in state %d pending 0x%lx, next_state %d\n",
  3569. cmd, o->cids[BNX2X_PRIMARY_CID_INDEX],
  3570. o->state, cur_pending, o->next_state);
  3571. return -EINVAL;
  3572. }
  3573. if (o->next_tx_only >= o->max_cos)
  3574. /* >= becuase tx only must always be smaller than cos since the
  3575. * primary connection suports COS 0
  3576. */
  3577. BNX2X_ERR("illegal value for next tx_only: %d. max cos was %d",
  3578. o->next_tx_only, o->max_cos);
  3579. DP(BNX2X_MSG_SP,
  3580. "Completing command %d for queue %d, setting state to %d\n",
  3581. cmd, o->cids[BNX2X_PRIMARY_CID_INDEX], o->next_state);
  3582. if (o->next_tx_only) /* print num tx-only if any exist */
  3583. DP(BNX2X_MSG_SP, "primary cid %d: num tx-only cons %d\n",
  3584. o->cids[BNX2X_PRIMARY_CID_INDEX], o->next_tx_only);
  3585. o->state = o->next_state;
  3586. o->num_tx_only = o->next_tx_only;
  3587. o->next_state = BNX2X_Q_STATE_MAX;
  3588. /* It's important that o->state and o->next_state are
  3589. * updated before o->pending.
  3590. */
  3591. wmb();
  3592. clear_bit(cmd, &o->pending);
  3593. smp_mb__after_clear_bit();
  3594. return 0;
  3595. }
  3596. static void bnx2x_q_fill_setup_data_e2(struct bnx2x *bp,
  3597. struct bnx2x_queue_state_params *cmd_params,
  3598. struct client_init_ramrod_data *data)
  3599. {
  3600. struct bnx2x_queue_setup_params *params = &cmd_params->params.setup;
  3601. /* Rx data */
  3602. /* IPv6 TPA supported for E2 and above only */
  3603. data->rx.tpa_en |= test_bit(BNX2X_Q_FLG_TPA_IPV6, &params->flags) *
  3604. CLIENT_INIT_RX_DATA_TPA_EN_IPV6;
  3605. }
  3606. static void bnx2x_q_fill_init_general_data(struct bnx2x *bp,
  3607. struct bnx2x_queue_sp_obj *o,
  3608. struct bnx2x_general_setup_params *params,
  3609. struct client_init_general_data *gen_data,
  3610. unsigned long *flags)
  3611. {
  3612. gen_data->client_id = o->cl_id;
  3613. if (test_bit(BNX2X_Q_FLG_STATS, flags)) {
  3614. gen_data->statistics_counter_id =
  3615. params->stat_id;
  3616. gen_data->statistics_en_flg = 1;
  3617. gen_data->statistics_zero_flg =
  3618. test_bit(BNX2X_Q_FLG_ZERO_STATS, flags);
  3619. } else
  3620. gen_data->statistics_counter_id =
  3621. DISABLE_STATISTIC_COUNTER_ID_VALUE;
  3622. gen_data->is_fcoe_flg = test_bit(BNX2X_Q_FLG_FCOE, flags);
  3623. gen_data->activate_flg = test_bit(BNX2X_Q_FLG_ACTIVE, flags);
  3624. gen_data->sp_client_id = params->spcl_id;
  3625. gen_data->mtu = cpu_to_le16(params->mtu);
  3626. gen_data->func_id = o->func_id;
  3627. gen_data->cos = params->cos;
  3628. gen_data->traffic_type =
  3629. test_bit(BNX2X_Q_FLG_FCOE, flags) ?
  3630. LLFC_TRAFFIC_TYPE_FCOE : LLFC_TRAFFIC_TYPE_NW;
  3631. DP(BNX2X_MSG_SP, "flags: active %d, cos %d, stats en %d\n",
  3632. gen_data->activate_flg, gen_data->cos, gen_data->statistics_en_flg);
  3633. }
  3634. static void bnx2x_q_fill_init_tx_data(struct bnx2x_queue_sp_obj *o,
  3635. struct bnx2x_txq_setup_params *params,
  3636. struct client_init_tx_data *tx_data,
  3637. unsigned long *flags)
  3638. {
  3639. tx_data->enforce_security_flg =
  3640. test_bit(BNX2X_Q_FLG_TX_SEC, flags);
  3641. tx_data->default_vlan =
  3642. cpu_to_le16(params->default_vlan);
  3643. tx_data->default_vlan_flg =
  3644. test_bit(BNX2X_Q_FLG_DEF_VLAN, flags);
  3645. tx_data->tx_switching_flg =
  3646. test_bit(BNX2X_Q_FLG_TX_SWITCH, flags);
  3647. tx_data->anti_spoofing_flg =
  3648. test_bit(BNX2X_Q_FLG_ANTI_SPOOF, flags);
  3649. tx_data->force_default_pri_flg =
  3650. test_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, flags);
  3651. tx_data->tx_status_block_id = params->fw_sb_id;
  3652. tx_data->tx_sb_index_number = params->sb_cq_index;
  3653. tx_data->tss_leading_client_id = params->tss_leading_cl_id;
  3654. tx_data->tx_bd_page_base.lo =
  3655. cpu_to_le32(U64_LO(params->dscr_map));
  3656. tx_data->tx_bd_page_base.hi =
  3657. cpu_to_le32(U64_HI(params->dscr_map));
  3658. /* Don't configure any Tx switching mode during queue SETUP */
  3659. tx_data->state = 0;
  3660. }
  3661. static void bnx2x_q_fill_init_pause_data(struct bnx2x_queue_sp_obj *o,
  3662. struct rxq_pause_params *params,
  3663. struct client_init_rx_data *rx_data)
  3664. {
  3665. /* flow control data */
  3666. rx_data->cqe_pause_thr_low = cpu_to_le16(params->rcq_th_lo);
  3667. rx_data->cqe_pause_thr_high = cpu_to_le16(params->rcq_th_hi);
  3668. rx_data->bd_pause_thr_low = cpu_to_le16(params->bd_th_lo);
  3669. rx_data->bd_pause_thr_high = cpu_to_le16(params->bd_th_hi);
  3670. rx_data->sge_pause_thr_low = cpu_to_le16(params->sge_th_lo);
  3671. rx_data->sge_pause_thr_high = cpu_to_le16(params->sge_th_hi);
  3672. rx_data->rx_cos_mask = cpu_to_le16(params->pri_map);
  3673. }
  3674. static void bnx2x_q_fill_init_rx_data(struct bnx2x_queue_sp_obj *o,
  3675. struct bnx2x_rxq_setup_params *params,
  3676. struct client_init_rx_data *rx_data,
  3677. unsigned long *flags)
  3678. {
  3679. rx_data->tpa_en = test_bit(BNX2X_Q_FLG_TPA, flags) *
  3680. CLIENT_INIT_RX_DATA_TPA_EN_IPV4;
  3681. rx_data->tpa_en |= test_bit(BNX2X_Q_FLG_TPA_GRO, flags) *
  3682. CLIENT_INIT_RX_DATA_TPA_MODE;
  3683. rx_data->vmqueue_mode_en_flg = 0;
  3684. rx_data->cache_line_alignment_log_size =
  3685. params->cache_line_log;
  3686. rx_data->enable_dynamic_hc =
  3687. test_bit(BNX2X_Q_FLG_DHC, flags);
  3688. rx_data->max_sges_for_packet = params->max_sges_pkt;
  3689. rx_data->client_qzone_id = params->cl_qzone_id;
  3690. rx_data->max_agg_size = cpu_to_le16(params->tpa_agg_sz);
  3691. /* Always start in DROP_ALL mode */
  3692. rx_data->state = cpu_to_le16(CLIENT_INIT_RX_DATA_UCAST_DROP_ALL |
  3693. CLIENT_INIT_RX_DATA_MCAST_DROP_ALL);
  3694. /* We don't set drop flags */
  3695. rx_data->drop_ip_cs_err_flg = 0;
  3696. rx_data->drop_tcp_cs_err_flg = 0;
  3697. rx_data->drop_ttl0_flg = 0;
  3698. rx_data->drop_udp_cs_err_flg = 0;
  3699. rx_data->inner_vlan_removal_enable_flg =
  3700. test_bit(BNX2X_Q_FLG_VLAN, flags);
  3701. rx_data->outer_vlan_removal_enable_flg =
  3702. test_bit(BNX2X_Q_FLG_OV, flags);
  3703. rx_data->status_block_id = params->fw_sb_id;
  3704. rx_data->rx_sb_index_number = params->sb_cq_index;
  3705. rx_data->max_tpa_queues = params->max_tpa_queues;
  3706. rx_data->max_bytes_on_bd = cpu_to_le16(params->buf_sz);
  3707. rx_data->sge_buff_size = cpu_to_le16(params->sge_buf_sz);
  3708. rx_data->bd_page_base.lo =
  3709. cpu_to_le32(U64_LO(params->dscr_map));
  3710. rx_data->bd_page_base.hi =
  3711. cpu_to_le32(U64_HI(params->dscr_map));
  3712. rx_data->sge_page_base.lo =
  3713. cpu_to_le32(U64_LO(params->sge_map));
  3714. rx_data->sge_page_base.hi =
  3715. cpu_to_le32(U64_HI(params->sge_map));
  3716. rx_data->cqe_page_base.lo =
  3717. cpu_to_le32(U64_LO(params->rcq_map));
  3718. rx_data->cqe_page_base.hi =
  3719. cpu_to_le32(U64_HI(params->rcq_map));
  3720. rx_data->is_leading_rss = test_bit(BNX2X_Q_FLG_LEADING_RSS, flags);
  3721. if (test_bit(BNX2X_Q_FLG_MCAST, flags)) {
  3722. rx_data->approx_mcast_engine_id = params->mcast_engine_id;
  3723. rx_data->is_approx_mcast = 1;
  3724. }
  3725. rx_data->rss_engine_id = params->rss_engine_id;
  3726. /* silent vlan removal */
  3727. rx_data->silent_vlan_removal_flg =
  3728. test_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, flags);
  3729. rx_data->silent_vlan_value =
  3730. cpu_to_le16(params->silent_removal_value);
  3731. rx_data->silent_vlan_mask =
  3732. cpu_to_le16(params->silent_removal_mask);
  3733. }
  3734. /* initialize the general, tx and rx parts of a queue object */
  3735. static void bnx2x_q_fill_setup_data_cmn(struct bnx2x *bp,
  3736. struct bnx2x_queue_state_params *cmd_params,
  3737. struct client_init_ramrod_data *data)
  3738. {
  3739. bnx2x_q_fill_init_general_data(bp, cmd_params->q_obj,
  3740. &cmd_params->params.setup.gen_params,
  3741. &data->general,
  3742. &cmd_params->params.setup.flags);
  3743. bnx2x_q_fill_init_tx_data(cmd_params->q_obj,
  3744. &cmd_params->params.setup.txq_params,
  3745. &data->tx,
  3746. &cmd_params->params.setup.flags);
  3747. bnx2x_q_fill_init_rx_data(cmd_params->q_obj,
  3748. &cmd_params->params.setup.rxq_params,
  3749. &data->rx,
  3750. &cmd_params->params.setup.flags);
  3751. bnx2x_q_fill_init_pause_data(cmd_params->q_obj,
  3752. &cmd_params->params.setup.pause_params,
  3753. &data->rx);
  3754. }
  3755. /* initialize the general and tx parts of a tx-only queue object */
  3756. static void bnx2x_q_fill_setup_tx_only(struct bnx2x *bp,
  3757. struct bnx2x_queue_state_params *cmd_params,
  3758. struct tx_queue_init_ramrod_data *data)
  3759. {
  3760. bnx2x_q_fill_init_general_data(bp, cmd_params->q_obj,
  3761. &cmd_params->params.tx_only.gen_params,
  3762. &data->general,
  3763. &cmd_params->params.tx_only.flags);
  3764. bnx2x_q_fill_init_tx_data(cmd_params->q_obj,
  3765. &cmd_params->params.tx_only.txq_params,
  3766. &data->tx,
  3767. &cmd_params->params.tx_only.flags);
  3768. DP(BNX2X_MSG_SP, "cid %d, tx bd page lo %x hi %x",
  3769. cmd_params->q_obj->cids[0],
  3770. data->tx.tx_bd_page_base.lo,
  3771. data->tx.tx_bd_page_base.hi);
  3772. }
  3773. /**
  3774. * bnx2x_q_init - init HW/FW queue
  3775. *
  3776. * @bp: device handle
  3777. * @params:
  3778. *
  3779. * HW/FW initial Queue configuration:
  3780. * - HC: Rx and Tx
  3781. * - CDU context validation
  3782. *
  3783. */
  3784. static inline int bnx2x_q_init(struct bnx2x *bp,
  3785. struct bnx2x_queue_state_params *params)
  3786. {
  3787. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3788. struct bnx2x_queue_init_params *init = &params->params.init;
  3789. u16 hc_usec;
  3790. u8 cos;
  3791. /* Tx HC configuration */
  3792. if (test_bit(BNX2X_Q_TYPE_HAS_TX, &o->type) &&
  3793. test_bit(BNX2X_Q_FLG_HC, &init->tx.flags)) {
  3794. hc_usec = init->tx.hc_rate ? 1000000 / init->tx.hc_rate : 0;
  3795. bnx2x_update_coalesce_sb_index(bp, init->tx.fw_sb_id,
  3796. init->tx.sb_cq_index,
  3797. !test_bit(BNX2X_Q_FLG_HC_EN, &init->tx.flags),
  3798. hc_usec);
  3799. }
  3800. /* Rx HC configuration */
  3801. if (test_bit(BNX2X_Q_TYPE_HAS_RX, &o->type) &&
  3802. test_bit(BNX2X_Q_FLG_HC, &init->rx.flags)) {
  3803. hc_usec = init->rx.hc_rate ? 1000000 / init->rx.hc_rate : 0;
  3804. bnx2x_update_coalesce_sb_index(bp, init->rx.fw_sb_id,
  3805. init->rx.sb_cq_index,
  3806. !test_bit(BNX2X_Q_FLG_HC_EN, &init->rx.flags),
  3807. hc_usec);
  3808. }
  3809. /* Set CDU context validation values */
  3810. for (cos = 0; cos < o->max_cos; cos++) {
  3811. DP(BNX2X_MSG_SP, "setting context validation. cid %d, cos %d\n",
  3812. o->cids[cos], cos);
  3813. DP(BNX2X_MSG_SP, "context pointer %p\n", init->cxts[cos]);
  3814. bnx2x_set_ctx_validation(bp, init->cxts[cos], o->cids[cos]);
  3815. }
  3816. /* As no ramrod is sent, complete the command immediately */
  3817. o->complete_cmd(bp, o, BNX2X_Q_CMD_INIT);
  3818. mmiowb();
  3819. smp_mb();
  3820. return 0;
  3821. }
  3822. static inline int bnx2x_q_send_setup_e1x(struct bnx2x *bp,
  3823. struct bnx2x_queue_state_params *params)
  3824. {
  3825. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3826. struct client_init_ramrod_data *rdata =
  3827. (struct client_init_ramrod_data *)o->rdata;
  3828. dma_addr_t data_mapping = o->rdata_mapping;
  3829. int ramrod = RAMROD_CMD_ID_ETH_CLIENT_SETUP;
  3830. /* Clear the ramrod data */
  3831. memset(rdata, 0, sizeof(*rdata));
  3832. /* Fill the ramrod data */
  3833. bnx2x_q_fill_setup_data_cmn(bp, params, rdata);
  3834. /*
  3835. * No need for an explicit memory barrier here as long we would
  3836. * need to ensure the ordering of writing to the SPQ element
  3837. * and updating of the SPQ producer which involves a memory
  3838. * read and we will have to put a full memory barrier there
  3839. * (inside bnx2x_sp_post()).
  3840. */
  3841. return bnx2x_sp_post(bp, ramrod, o->cids[BNX2X_PRIMARY_CID_INDEX],
  3842. U64_HI(data_mapping),
  3843. U64_LO(data_mapping), ETH_CONNECTION_TYPE);
  3844. }
  3845. static inline int bnx2x_q_send_setup_e2(struct bnx2x *bp,
  3846. struct bnx2x_queue_state_params *params)
  3847. {
  3848. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3849. struct client_init_ramrod_data *rdata =
  3850. (struct client_init_ramrod_data *)o->rdata;
  3851. dma_addr_t data_mapping = o->rdata_mapping;
  3852. int ramrod = RAMROD_CMD_ID_ETH_CLIENT_SETUP;
  3853. /* Clear the ramrod data */
  3854. memset(rdata, 0, sizeof(*rdata));
  3855. /* Fill the ramrod data */
  3856. bnx2x_q_fill_setup_data_cmn(bp, params, rdata);
  3857. bnx2x_q_fill_setup_data_e2(bp, params, rdata);
  3858. /*
  3859. * No need for an explicit memory barrier here as long we would
  3860. * need to ensure the ordering of writing to the SPQ element
  3861. * and updating of the SPQ producer which involves a memory
  3862. * read and we will have to put a full memory barrier there
  3863. * (inside bnx2x_sp_post()).
  3864. */
  3865. return bnx2x_sp_post(bp, ramrod, o->cids[BNX2X_PRIMARY_CID_INDEX],
  3866. U64_HI(data_mapping),
  3867. U64_LO(data_mapping), ETH_CONNECTION_TYPE);
  3868. }
  3869. static inline int bnx2x_q_send_setup_tx_only(struct bnx2x *bp,
  3870. struct bnx2x_queue_state_params *params)
  3871. {
  3872. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3873. struct tx_queue_init_ramrod_data *rdata =
  3874. (struct tx_queue_init_ramrod_data *)o->rdata;
  3875. dma_addr_t data_mapping = o->rdata_mapping;
  3876. int ramrod = RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP;
  3877. struct bnx2x_queue_setup_tx_only_params *tx_only_params =
  3878. &params->params.tx_only;
  3879. u8 cid_index = tx_only_params->cid_index;
  3880. if (cid_index >= o->max_cos) {
  3881. BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
  3882. o->cl_id, cid_index);
  3883. return -EINVAL;
  3884. }
  3885. DP(BNX2X_MSG_SP, "parameters received: cos: %d sp-id: %d\n",
  3886. tx_only_params->gen_params.cos,
  3887. tx_only_params->gen_params.spcl_id);
  3888. /* Clear the ramrod data */
  3889. memset(rdata, 0, sizeof(*rdata));
  3890. /* Fill the ramrod data */
  3891. bnx2x_q_fill_setup_tx_only(bp, params, rdata);
  3892. DP(BNX2X_MSG_SP, "sending tx-only ramrod: cid %d, client-id %d, sp-client id %d, cos %d\n",
  3893. o->cids[cid_index], rdata->general.client_id,
  3894. rdata->general.sp_client_id, rdata->general.cos);
  3895. /*
  3896. * No need for an explicit memory barrier here as long we would
  3897. * need to ensure the ordering of writing to the SPQ element
  3898. * and updating of the SPQ producer which involves a memory
  3899. * read and we will have to put a full memory barrier there
  3900. * (inside bnx2x_sp_post()).
  3901. */
  3902. return bnx2x_sp_post(bp, ramrod, o->cids[cid_index],
  3903. U64_HI(data_mapping),
  3904. U64_LO(data_mapping), ETH_CONNECTION_TYPE);
  3905. }
  3906. static void bnx2x_q_fill_update_data(struct bnx2x *bp,
  3907. struct bnx2x_queue_sp_obj *obj,
  3908. struct bnx2x_queue_update_params *params,
  3909. struct client_update_ramrod_data *data)
  3910. {
  3911. /* Client ID of the client to update */
  3912. data->client_id = obj->cl_id;
  3913. /* Function ID of the client to update */
  3914. data->func_id = obj->func_id;
  3915. /* Default VLAN value */
  3916. data->default_vlan = cpu_to_le16(params->def_vlan);
  3917. /* Inner VLAN stripping */
  3918. data->inner_vlan_removal_enable_flg =
  3919. test_bit(BNX2X_Q_UPDATE_IN_VLAN_REM, &params->update_flags);
  3920. data->inner_vlan_removal_change_flg =
  3921. test_bit(BNX2X_Q_UPDATE_IN_VLAN_REM_CHNG,
  3922. &params->update_flags);
  3923. /* Outer VLAN sripping */
  3924. data->outer_vlan_removal_enable_flg =
  3925. test_bit(BNX2X_Q_UPDATE_OUT_VLAN_REM, &params->update_flags);
  3926. data->outer_vlan_removal_change_flg =
  3927. test_bit(BNX2X_Q_UPDATE_OUT_VLAN_REM_CHNG,
  3928. &params->update_flags);
  3929. /* Drop packets that have source MAC that doesn't belong to this
  3930. * Queue.
  3931. */
  3932. data->anti_spoofing_enable_flg =
  3933. test_bit(BNX2X_Q_UPDATE_ANTI_SPOOF, &params->update_flags);
  3934. data->anti_spoofing_change_flg =
  3935. test_bit(BNX2X_Q_UPDATE_ANTI_SPOOF_CHNG, &params->update_flags);
  3936. /* Activate/Deactivate */
  3937. data->activate_flg =
  3938. test_bit(BNX2X_Q_UPDATE_ACTIVATE, &params->update_flags);
  3939. data->activate_change_flg =
  3940. test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG, &params->update_flags);
  3941. /* Enable default VLAN */
  3942. data->default_vlan_enable_flg =
  3943. test_bit(BNX2X_Q_UPDATE_DEF_VLAN_EN, &params->update_flags);
  3944. data->default_vlan_change_flg =
  3945. test_bit(BNX2X_Q_UPDATE_DEF_VLAN_EN_CHNG,
  3946. &params->update_flags);
  3947. /* silent vlan removal */
  3948. data->silent_vlan_change_flg =
  3949. test_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
  3950. &params->update_flags);
  3951. data->silent_vlan_removal_flg =
  3952. test_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM, &params->update_flags);
  3953. data->silent_vlan_value = cpu_to_le16(params->silent_removal_value);
  3954. data->silent_vlan_mask = cpu_to_le16(params->silent_removal_mask);
  3955. }
  3956. static inline int bnx2x_q_send_update(struct bnx2x *bp,
  3957. struct bnx2x_queue_state_params *params)
  3958. {
  3959. struct bnx2x_queue_sp_obj *o = params->q_obj;
  3960. struct client_update_ramrod_data *rdata =
  3961. (struct client_update_ramrod_data *)o->rdata;
  3962. dma_addr_t data_mapping = o->rdata_mapping;
  3963. struct bnx2x_queue_update_params *update_params =
  3964. &params->params.update;
  3965. u8 cid_index = update_params->cid_index;
  3966. if (cid_index >= o->max_cos) {
  3967. BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
  3968. o->cl_id, cid_index);
  3969. return -EINVAL;
  3970. }
  3971. /* Clear the ramrod data */
  3972. memset(rdata, 0, sizeof(*rdata));
  3973. /* Fill the ramrod data */
  3974. bnx2x_q_fill_update_data(bp, o, update_params, rdata);
  3975. /*
  3976. * No need for an explicit memory barrier here as long we would
  3977. * need to ensure the ordering of writing to the SPQ element
  3978. * and updating of the SPQ producer which involves a memory
  3979. * read and we will have to put a full memory barrier there
  3980. * (inside bnx2x_sp_post()).
  3981. */
  3982. return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_UPDATE,
  3983. o->cids[cid_index], U64_HI(data_mapping),
  3984. U64_LO(data_mapping), ETH_CONNECTION_TYPE);
  3985. }
  3986. /**
  3987. * bnx2x_q_send_deactivate - send DEACTIVATE command
  3988. *
  3989. * @bp: device handle
  3990. * @params:
  3991. *
  3992. * implemented using the UPDATE command.
  3993. */
  3994. static inline int bnx2x_q_send_deactivate(struct bnx2x *bp,
  3995. struct bnx2x_queue_state_params *params)
  3996. {
  3997. struct bnx2x_queue_update_params *update = &params->params.update;
  3998. memset(update, 0, sizeof(*update));
  3999. __set_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG, &update->update_flags);
  4000. return bnx2x_q_send_update(bp, params);
  4001. }
  4002. /**
  4003. * bnx2x_q_send_activate - send ACTIVATE command
  4004. *
  4005. * @bp: device handle
  4006. * @params:
  4007. *
  4008. * implemented using the UPDATE command.
  4009. */
  4010. static inline int bnx2x_q_send_activate(struct bnx2x *bp,
  4011. struct bnx2x_queue_state_params *params)
  4012. {
  4013. struct bnx2x_queue_update_params *update = &params->params.update;
  4014. memset(update, 0, sizeof(*update));
  4015. __set_bit(BNX2X_Q_UPDATE_ACTIVATE, &update->update_flags);
  4016. __set_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG, &update->update_flags);
  4017. return bnx2x_q_send_update(bp, params);
  4018. }
  4019. static inline int bnx2x_q_send_update_tpa(struct bnx2x *bp,
  4020. struct bnx2x_queue_state_params *params)
  4021. {
  4022. /* TODO: Not implemented yet. */
  4023. return -1;
  4024. }
  4025. static inline int bnx2x_q_send_halt(struct bnx2x *bp,
  4026. struct bnx2x_queue_state_params *params)
  4027. {
  4028. struct bnx2x_queue_sp_obj *o = params->q_obj;
  4029. return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT,
  4030. o->cids[BNX2X_PRIMARY_CID_INDEX], 0, o->cl_id,
  4031. ETH_CONNECTION_TYPE);
  4032. }
  4033. static inline int bnx2x_q_send_cfc_del(struct bnx2x *bp,
  4034. struct bnx2x_queue_state_params *params)
  4035. {
  4036. struct bnx2x_queue_sp_obj *o = params->q_obj;
  4037. u8 cid_idx = params->params.cfc_del.cid_index;
  4038. if (cid_idx >= o->max_cos) {
  4039. BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
  4040. o->cl_id, cid_idx);
  4041. return -EINVAL;
  4042. }
  4043. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_CFC_DEL,
  4044. o->cids[cid_idx], 0, 0, NONE_CONNECTION_TYPE);
  4045. }
  4046. static inline int bnx2x_q_send_terminate(struct bnx2x *bp,
  4047. struct bnx2x_queue_state_params *params)
  4048. {
  4049. struct bnx2x_queue_sp_obj *o = params->q_obj;
  4050. u8 cid_index = params->params.terminate.cid_index;
  4051. if (cid_index >= o->max_cos) {
  4052. BNX2X_ERR("queue[%d]: cid_index (%d) is out of range\n",
  4053. o->cl_id, cid_index);
  4054. return -EINVAL;
  4055. }
  4056. return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_TERMINATE,
  4057. o->cids[cid_index], 0, 0, ETH_CONNECTION_TYPE);
  4058. }
  4059. static inline int bnx2x_q_send_empty(struct bnx2x *bp,
  4060. struct bnx2x_queue_state_params *params)
  4061. {
  4062. struct bnx2x_queue_sp_obj *o = params->q_obj;
  4063. return bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_EMPTY,
  4064. o->cids[BNX2X_PRIMARY_CID_INDEX], 0, 0,
  4065. ETH_CONNECTION_TYPE);
  4066. }
  4067. static inline int bnx2x_queue_send_cmd_cmn(struct bnx2x *bp,
  4068. struct bnx2x_queue_state_params *params)
  4069. {
  4070. switch (params->cmd) {
  4071. case BNX2X_Q_CMD_INIT:
  4072. return bnx2x_q_init(bp, params);
  4073. case BNX2X_Q_CMD_SETUP_TX_ONLY:
  4074. return bnx2x_q_send_setup_tx_only(bp, params);
  4075. case BNX2X_Q_CMD_DEACTIVATE:
  4076. return bnx2x_q_send_deactivate(bp, params);
  4077. case BNX2X_Q_CMD_ACTIVATE:
  4078. return bnx2x_q_send_activate(bp, params);
  4079. case BNX2X_Q_CMD_UPDATE:
  4080. return bnx2x_q_send_update(bp, params);
  4081. case BNX2X_Q_CMD_UPDATE_TPA:
  4082. return bnx2x_q_send_update_tpa(bp, params);
  4083. case BNX2X_Q_CMD_HALT:
  4084. return bnx2x_q_send_halt(bp, params);
  4085. case BNX2X_Q_CMD_CFC_DEL:
  4086. return bnx2x_q_send_cfc_del(bp, params);
  4087. case BNX2X_Q_CMD_TERMINATE:
  4088. return bnx2x_q_send_terminate(bp, params);
  4089. case BNX2X_Q_CMD_EMPTY:
  4090. return bnx2x_q_send_empty(bp, params);
  4091. default:
  4092. BNX2X_ERR("Unknown command: %d\n", params->cmd);
  4093. return -EINVAL;
  4094. }
  4095. }
  4096. static int bnx2x_queue_send_cmd_e1x(struct bnx2x *bp,
  4097. struct bnx2x_queue_state_params *params)
  4098. {
  4099. switch (params->cmd) {
  4100. case BNX2X_Q_CMD_SETUP:
  4101. return bnx2x_q_send_setup_e1x(bp, params);
  4102. case BNX2X_Q_CMD_INIT:
  4103. case BNX2X_Q_CMD_SETUP_TX_ONLY:
  4104. case BNX2X_Q_CMD_DEACTIVATE:
  4105. case BNX2X_Q_CMD_ACTIVATE:
  4106. case BNX2X_Q_CMD_UPDATE:
  4107. case BNX2X_Q_CMD_UPDATE_TPA:
  4108. case BNX2X_Q_CMD_HALT:
  4109. case BNX2X_Q_CMD_CFC_DEL:
  4110. case BNX2X_Q_CMD_TERMINATE:
  4111. case BNX2X_Q_CMD_EMPTY:
  4112. return bnx2x_queue_send_cmd_cmn(bp, params);
  4113. default:
  4114. BNX2X_ERR("Unknown command: %d\n", params->cmd);
  4115. return -EINVAL;
  4116. }
  4117. }
  4118. static int bnx2x_queue_send_cmd_e2(struct bnx2x *bp,
  4119. struct bnx2x_queue_state_params *params)
  4120. {
  4121. switch (params->cmd) {
  4122. case BNX2X_Q_CMD_SETUP:
  4123. return bnx2x_q_send_setup_e2(bp, params);
  4124. case BNX2X_Q_CMD_INIT:
  4125. case BNX2X_Q_CMD_SETUP_TX_ONLY:
  4126. case BNX2X_Q_CMD_DEACTIVATE:
  4127. case BNX2X_Q_CMD_ACTIVATE:
  4128. case BNX2X_Q_CMD_UPDATE:
  4129. case BNX2X_Q_CMD_UPDATE_TPA:
  4130. case BNX2X_Q_CMD_HALT:
  4131. case BNX2X_Q_CMD_CFC_DEL:
  4132. case BNX2X_Q_CMD_TERMINATE:
  4133. case BNX2X_Q_CMD_EMPTY:
  4134. return bnx2x_queue_send_cmd_cmn(bp, params);
  4135. default:
  4136. BNX2X_ERR("Unknown command: %d\n", params->cmd);
  4137. return -EINVAL;
  4138. }
  4139. }
  4140. /**
  4141. * bnx2x_queue_chk_transition - check state machine of a regular Queue
  4142. *
  4143. * @bp: device handle
  4144. * @o:
  4145. * @params:
  4146. *
  4147. * (not Forwarding)
  4148. * It both checks if the requested command is legal in a current
  4149. * state and, if it's legal, sets a `next_state' in the object
  4150. * that will be used in the completion flow to set the `state'
  4151. * of the object.
  4152. *
  4153. * returns 0 if a requested command is a legal transition,
  4154. * -EINVAL otherwise.
  4155. */
  4156. static int bnx2x_queue_chk_transition(struct bnx2x *bp,
  4157. struct bnx2x_queue_sp_obj *o,
  4158. struct bnx2x_queue_state_params *params)
  4159. {
  4160. enum bnx2x_q_state state = o->state, next_state = BNX2X_Q_STATE_MAX;
  4161. enum bnx2x_queue_cmd cmd = params->cmd;
  4162. struct bnx2x_queue_update_params *update_params =
  4163. &params->params.update;
  4164. u8 next_tx_only = o->num_tx_only;
  4165. /*
  4166. * Forget all pending for completion commands if a driver only state
  4167. * transition has been requested.
  4168. */
  4169. if (test_bit(RAMROD_DRV_CLR_ONLY, &params->ramrod_flags)) {
  4170. o->pending = 0;
  4171. o->next_state = BNX2X_Q_STATE_MAX;
  4172. }
  4173. /*
  4174. * Don't allow a next state transition if we are in the middle of
  4175. * the previous one.
  4176. */
  4177. if (o->pending)
  4178. return -EBUSY;
  4179. switch (state) {
  4180. case BNX2X_Q_STATE_RESET:
  4181. if (cmd == BNX2X_Q_CMD_INIT)
  4182. next_state = BNX2X_Q_STATE_INITIALIZED;
  4183. break;
  4184. case BNX2X_Q_STATE_INITIALIZED:
  4185. if (cmd == BNX2X_Q_CMD_SETUP) {
  4186. if (test_bit(BNX2X_Q_FLG_ACTIVE,
  4187. &params->params.setup.flags))
  4188. next_state = BNX2X_Q_STATE_ACTIVE;
  4189. else
  4190. next_state = BNX2X_Q_STATE_INACTIVE;
  4191. }
  4192. break;
  4193. case BNX2X_Q_STATE_ACTIVE:
  4194. if (cmd == BNX2X_Q_CMD_DEACTIVATE)
  4195. next_state = BNX2X_Q_STATE_INACTIVE;
  4196. else if ((cmd == BNX2X_Q_CMD_EMPTY) ||
  4197. (cmd == BNX2X_Q_CMD_UPDATE_TPA))
  4198. next_state = BNX2X_Q_STATE_ACTIVE;
  4199. else if (cmd == BNX2X_Q_CMD_SETUP_TX_ONLY) {
  4200. next_state = BNX2X_Q_STATE_MULTI_COS;
  4201. next_tx_only = 1;
  4202. }
  4203. else if (cmd == BNX2X_Q_CMD_HALT)
  4204. next_state = BNX2X_Q_STATE_STOPPED;
  4205. else if (cmd == BNX2X_Q_CMD_UPDATE) {
  4206. /* If "active" state change is requested, update the
  4207. * state accordingly.
  4208. */
  4209. if (test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG,
  4210. &update_params->update_flags) &&
  4211. !test_bit(BNX2X_Q_UPDATE_ACTIVATE,
  4212. &update_params->update_flags))
  4213. next_state = BNX2X_Q_STATE_INACTIVE;
  4214. else
  4215. next_state = BNX2X_Q_STATE_ACTIVE;
  4216. }
  4217. break;
  4218. case BNX2X_Q_STATE_MULTI_COS:
  4219. if (cmd == BNX2X_Q_CMD_TERMINATE)
  4220. next_state = BNX2X_Q_STATE_MCOS_TERMINATED;
  4221. else if (cmd == BNX2X_Q_CMD_SETUP_TX_ONLY) {
  4222. next_state = BNX2X_Q_STATE_MULTI_COS;
  4223. next_tx_only = o->num_tx_only + 1;
  4224. }
  4225. else if ((cmd == BNX2X_Q_CMD_EMPTY) ||
  4226. (cmd == BNX2X_Q_CMD_UPDATE_TPA))
  4227. next_state = BNX2X_Q_STATE_MULTI_COS;
  4228. else if (cmd == BNX2X_Q_CMD_UPDATE) {
  4229. /* If "active" state change is requested, update the
  4230. * state accordingly.
  4231. */
  4232. if (test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG,
  4233. &update_params->update_flags) &&
  4234. !test_bit(BNX2X_Q_UPDATE_ACTIVATE,
  4235. &update_params->update_flags))
  4236. next_state = BNX2X_Q_STATE_INACTIVE;
  4237. else
  4238. next_state = BNX2X_Q_STATE_MULTI_COS;
  4239. }
  4240. break;
  4241. case BNX2X_Q_STATE_MCOS_TERMINATED:
  4242. if (cmd == BNX2X_Q_CMD_CFC_DEL) {
  4243. next_tx_only = o->num_tx_only - 1;
  4244. if (next_tx_only == 0)
  4245. next_state = BNX2X_Q_STATE_ACTIVE;
  4246. else
  4247. next_state = BNX2X_Q_STATE_MULTI_COS;
  4248. }
  4249. break;
  4250. case BNX2X_Q_STATE_INACTIVE:
  4251. if (cmd == BNX2X_Q_CMD_ACTIVATE)
  4252. next_state = BNX2X_Q_STATE_ACTIVE;
  4253. else if ((cmd == BNX2X_Q_CMD_EMPTY) ||
  4254. (cmd == BNX2X_Q_CMD_UPDATE_TPA))
  4255. next_state = BNX2X_Q_STATE_INACTIVE;
  4256. else if (cmd == BNX2X_Q_CMD_HALT)
  4257. next_state = BNX2X_Q_STATE_STOPPED;
  4258. else if (cmd == BNX2X_Q_CMD_UPDATE) {
  4259. /* If "active" state change is requested, update the
  4260. * state accordingly.
  4261. */
  4262. if (test_bit(BNX2X_Q_UPDATE_ACTIVATE_CHNG,
  4263. &update_params->update_flags) &&
  4264. test_bit(BNX2X_Q_UPDATE_ACTIVATE,
  4265. &update_params->update_flags)){
  4266. if (o->num_tx_only == 0)
  4267. next_state = BNX2X_Q_STATE_ACTIVE;
  4268. else /* tx only queues exist for this queue */
  4269. next_state = BNX2X_Q_STATE_MULTI_COS;
  4270. } else
  4271. next_state = BNX2X_Q_STATE_INACTIVE;
  4272. }
  4273. break;
  4274. case BNX2X_Q_STATE_STOPPED:
  4275. if (cmd == BNX2X_Q_CMD_TERMINATE)
  4276. next_state = BNX2X_Q_STATE_TERMINATED;
  4277. break;
  4278. case BNX2X_Q_STATE_TERMINATED:
  4279. if (cmd == BNX2X_Q_CMD_CFC_DEL)
  4280. next_state = BNX2X_Q_STATE_RESET;
  4281. break;
  4282. default:
  4283. BNX2X_ERR("Illegal state: %d\n", state);
  4284. }
  4285. /* Transition is assured */
  4286. if (next_state != BNX2X_Q_STATE_MAX) {
  4287. DP(BNX2X_MSG_SP, "Good state transition: %d(%d)->%d\n",
  4288. state, cmd, next_state);
  4289. o->next_state = next_state;
  4290. o->next_tx_only = next_tx_only;
  4291. return 0;
  4292. }
  4293. DP(BNX2X_MSG_SP, "Bad state transition request: %d %d\n", state, cmd);
  4294. return -EINVAL;
  4295. }
  4296. void bnx2x_init_queue_obj(struct bnx2x *bp,
  4297. struct bnx2x_queue_sp_obj *obj,
  4298. u8 cl_id, u32 *cids, u8 cid_cnt, u8 func_id,
  4299. void *rdata,
  4300. dma_addr_t rdata_mapping, unsigned long type)
  4301. {
  4302. memset(obj, 0, sizeof(*obj));
  4303. /* We support only BNX2X_MULTI_TX_COS Tx CoS at the moment */
  4304. BUG_ON(BNX2X_MULTI_TX_COS < cid_cnt);
  4305. memcpy(obj->cids, cids, sizeof(obj->cids[0]) * cid_cnt);
  4306. obj->max_cos = cid_cnt;
  4307. obj->cl_id = cl_id;
  4308. obj->func_id = func_id;
  4309. obj->rdata = rdata;
  4310. obj->rdata_mapping = rdata_mapping;
  4311. obj->type = type;
  4312. obj->next_state = BNX2X_Q_STATE_MAX;
  4313. if (CHIP_IS_E1x(bp))
  4314. obj->send_cmd = bnx2x_queue_send_cmd_e1x;
  4315. else
  4316. obj->send_cmd = bnx2x_queue_send_cmd_e2;
  4317. obj->check_transition = bnx2x_queue_chk_transition;
  4318. obj->complete_cmd = bnx2x_queue_comp_cmd;
  4319. obj->wait_comp = bnx2x_queue_wait_comp;
  4320. obj->set_pending = bnx2x_queue_set_pending;
  4321. }
  4322. /********************** Function state object *********************************/
  4323. enum bnx2x_func_state bnx2x_func_get_state(struct bnx2x *bp,
  4324. struct bnx2x_func_sp_obj *o)
  4325. {
  4326. /* in the middle of transaction - return INVALID state */
  4327. if (o->pending)
  4328. return BNX2X_F_STATE_MAX;
  4329. /*
  4330. * unsure the order of reading of o->pending and o->state
  4331. * o->pending should be read first
  4332. */
  4333. rmb();
  4334. return o->state;
  4335. }
  4336. static int bnx2x_func_wait_comp(struct bnx2x *bp,
  4337. struct bnx2x_func_sp_obj *o,
  4338. enum bnx2x_func_cmd cmd)
  4339. {
  4340. return bnx2x_state_wait(bp, cmd, &o->pending);
  4341. }
  4342. /**
  4343. * bnx2x_func_state_change_comp - complete the state machine transition
  4344. *
  4345. * @bp: device handle
  4346. * @o:
  4347. * @cmd:
  4348. *
  4349. * Called on state change transition. Completes the state
  4350. * machine transition only - no HW interaction.
  4351. */
  4352. static inline int bnx2x_func_state_change_comp(struct bnx2x *bp,
  4353. struct bnx2x_func_sp_obj *o,
  4354. enum bnx2x_func_cmd cmd)
  4355. {
  4356. unsigned long cur_pending = o->pending;
  4357. if (!test_and_clear_bit(cmd, &cur_pending)) {
  4358. BNX2X_ERR("Bad MC reply %d for func %d in state %d pending 0x%lx, next_state %d\n",
  4359. cmd, BP_FUNC(bp), o->state,
  4360. cur_pending, o->next_state);
  4361. return -EINVAL;
  4362. }
  4363. DP(BNX2X_MSG_SP,
  4364. "Completing command %d for func %d, setting state to %d\n",
  4365. cmd, BP_FUNC(bp), o->next_state);
  4366. o->state = o->next_state;
  4367. o->next_state = BNX2X_F_STATE_MAX;
  4368. /* It's important that o->state and o->next_state are
  4369. * updated before o->pending.
  4370. */
  4371. wmb();
  4372. clear_bit(cmd, &o->pending);
  4373. smp_mb__after_clear_bit();
  4374. return 0;
  4375. }
  4376. /**
  4377. * bnx2x_func_comp_cmd - complete the state change command
  4378. *
  4379. * @bp: device handle
  4380. * @o:
  4381. * @cmd:
  4382. *
  4383. * Checks that the arrived completion is expected.
  4384. */
  4385. static int bnx2x_func_comp_cmd(struct bnx2x *bp,
  4386. struct bnx2x_func_sp_obj *o,
  4387. enum bnx2x_func_cmd cmd)
  4388. {
  4389. /* Complete the state machine part first, check if it's a
  4390. * legal completion.
  4391. */
  4392. int rc = bnx2x_func_state_change_comp(bp, o, cmd);
  4393. return rc;
  4394. }
  4395. /**
  4396. * bnx2x_func_chk_transition - perform function state machine transition
  4397. *
  4398. * @bp: device handle
  4399. * @o:
  4400. * @params:
  4401. *
  4402. * It both checks if the requested command is legal in a current
  4403. * state and, if it's legal, sets a `next_state' in the object
  4404. * that will be used in the completion flow to set the `state'
  4405. * of the object.
  4406. *
  4407. * returns 0 if a requested command is a legal transition,
  4408. * -EINVAL otherwise.
  4409. */
  4410. static int bnx2x_func_chk_transition(struct bnx2x *bp,
  4411. struct bnx2x_func_sp_obj *o,
  4412. struct bnx2x_func_state_params *params)
  4413. {
  4414. enum bnx2x_func_state state = o->state, next_state = BNX2X_F_STATE_MAX;
  4415. enum bnx2x_func_cmd cmd = params->cmd;
  4416. /*
  4417. * Forget all pending for completion commands if a driver only state
  4418. * transition has been requested.
  4419. */
  4420. if (test_bit(RAMROD_DRV_CLR_ONLY, &params->ramrod_flags)) {
  4421. o->pending = 0;
  4422. o->next_state = BNX2X_F_STATE_MAX;
  4423. }
  4424. /*
  4425. * Don't allow a next state transition if we are in the middle of
  4426. * the previous one.
  4427. */
  4428. if (o->pending)
  4429. return -EBUSY;
  4430. switch (state) {
  4431. case BNX2X_F_STATE_RESET:
  4432. if (cmd == BNX2X_F_CMD_HW_INIT)
  4433. next_state = BNX2X_F_STATE_INITIALIZED;
  4434. break;
  4435. case BNX2X_F_STATE_INITIALIZED:
  4436. if (cmd == BNX2X_F_CMD_START)
  4437. next_state = BNX2X_F_STATE_STARTED;
  4438. else if (cmd == BNX2X_F_CMD_HW_RESET)
  4439. next_state = BNX2X_F_STATE_RESET;
  4440. break;
  4441. case BNX2X_F_STATE_STARTED:
  4442. if (cmd == BNX2X_F_CMD_STOP)
  4443. next_state = BNX2X_F_STATE_INITIALIZED;
  4444. /* afex ramrods can be sent only in started mode, and only
  4445. * if not pending for function_stop ramrod completion
  4446. * for these events - next state remained STARTED.
  4447. */
  4448. else if ((cmd == BNX2X_F_CMD_AFEX_UPDATE) &&
  4449. (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
  4450. next_state = BNX2X_F_STATE_STARTED;
  4451. else if ((cmd == BNX2X_F_CMD_AFEX_VIFLISTS) &&
  4452. (!test_bit(BNX2X_F_CMD_STOP, &o->pending)))
  4453. next_state = BNX2X_F_STATE_STARTED;
  4454. else if (cmd == BNX2X_F_CMD_TX_STOP)
  4455. next_state = BNX2X_F_STATE_TX_STOPPED;
  4456. break;
  4457. case BNX2X_F_STATE_TX_STOPPED:
  4458. if (cmd == BNX2X_F_CMD_TX_START)
  4459. next_state = BNX2X_F_STATE_STARTED;
  4460. break;
  4461. default:
  4462. BNX2X_ERR("Unknown state: %d\n", state);
  4463. }
  4464. /* Transition is assured */
  4465. if (next_state != BNX2X_F_STATE_MAX) {
  4466. DP(BNX2X_MSG_SP, "Good function state transition: %d(%d)->%d\n",
  4467. state, cmd, next_state);
  4468. o->next_state = next_state;
  4469. return 0;
  4470. }
  4471. DP(BNX2X_MSG_SP, "Bad function state transition request: %d %d\n",
  4472. state, cmd);
  4473. return -EINVAL;
  4474. }
  4475. /**
  4476. * bnx2x_func_init_func - performs HW init at function stage
  4477. *
  4478. * @bp: device handle
  4479. * @drv:
  4480. *
  4481. * Init HW when the current phase is
  4482. * FW_MSG_CODE_DRV_LOAD_FUNCTION: initialize only FUNCTION-only
  4483. * HW blocks.
  4484. */
  4485. static inline int bnx2x_func_init_func(struct bnx2x *bp,
  4486. const struct bnx2x_func_sp_drv_ops *drv)
  4487. {
  4488. return drv->init_hw_func(bp);
  4489. }
  4490. /**
  4491. * bnx2x_func_init_port - performs HW init at port stage
  4492. *
  4493. * @bp: device handle
  4494. * @drv:
  4495. *
  4496. * Init HW when the current phase is
  4497. * FW_MSG_CODE_DRV_LOAD_PORT: initialize PORT-only and
  4498. * FUNCTION-only HW blocks.
  4499. *
  4500. */
  4501. static inline int bnx2x_func_init_port(struct bnx2x *bp,
  4502. const struct bnx2x_func_sp_drv_ops *drv)
  4503. {
  4504. int rc = drv->init_hw_port(bp);
  4505. if (rc)
  4506. return rc;
  4507. return bnx2x_func_init_func(bp, drv);
  4508. }
  4509. /**
  4510. * bnx2x_func_init_cmn_chip - performs HW init at chip-common stage
  4511. *
  4512. * @bp: device handle
  4513. * @drv:
  4514. *
  4515. * Init HW when the current phase is
  4516. * FW_MSG_CODE_DRV_LOAD_COMMON_CHIP: initialize COMMON_CHIP,
  4517. * PORT-only and FUNCTION-only HW blocks.
  4518. */
  4519. static inline int bnx2x_func_init_cmn_chip(struct bnx2x *bp,
  4520. const struct bnx2x_func_sp_drv_ops *drv)
  4521. {
  4522. int rc = drv->init_hw_cmn_chip(bp);
  4523. if (rc)
  4524. return rc;
  4525. return bnx2x_func_init_port(bp, drv);
  4526. }
  4527. /**
  4528. * bnx2x_func_init_cmn - performs HW init at common stage
  4529. *
  4530. * @bp: device handle
  4531. * @drv:
  4532. *
  4533. * Init HW when the current phase is
  4534. * FW_MSG_CODE_DRV_LOAD_COMMON_CHIP: initialize COMMON,
  4535. * PORT-only and FUNCTION-only HW blocks.
  4536. */
  4537. static inline int bnx2x_func_init_cmn(struct bnx2x *bp,
  4538. const struct bnx2x_func_sp_drv_ops *drv)
  4539. {
  4540. int rc = drv->init_hw_cmn(bp);
  4541. if (rc)
  4542. return rc;
  4543. return bnx2x_func_init_port(bp, drv);
  4544. }
  4545. static int bnx2x_func_hw_init(struct bnx2x *bp,
  4546. struct bnx2x_func_state_params *params)
  4547. {
  4548. u32 load_code = params->params.hw_init.load_phase;
  4549. struct bnx2x_func_sp_obj *o = params->f_obj;
  4550. const struct bnx2x_func_sp_drv_ops *drv = o->drv;
  4551. int rc = 0;
  4552. DP(BNX2X_MSG_SP, "function %d load_code %x\n",
  4553. BP_ABS_FUNC(bp), load_code);
  4554. /* Prepare buffers for unzipping the FW */
  4555. rc = drv->gunzip_init(bp);
  4556. if (rc)
  4557. return rc;
  4558. /* Prepare FW */
  4559. rc = drv->init_fw(bp);
  4560. if (rc) {
  4561. BNX2X_ERR("Error loading firmware\n");
  4562. goto init_err;
  4563. }
  4564. /* Handle the beginning of COMMON_XXX pases separatelly... */
  4565. switch (load_code) {
  4566. case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
  4567. rc = bnx2x_func_init_cmn_chip(bp, drv);
  4568. if (rc)
  4569. goto init_err;
  4570. break;
  4571. case FW_MSG_CODE_DRV_LOAD_COMMON:
  4572. rc = bnx2x_func_init_cmn(bp, drv);
  4573. if (rc)
  4574. goto init_err;
  4575. break;
  4576. case FW_MSG_CODE_DRV_LOAD_PORT:
  4577. rc = bnx2x_func_init_port(bp, drv);
  4578. if (rc)
  4579. goto init_err;
  4580. break;
  4581. case FW_MSG_CODE_DRV_LOAD_FUNCTION:
  4582. rc = bnx2x_func_init_func(bp, drv);
  4583. if (rc)
  4584. goto init_err;
  4585. break;
  4586. default:
  4587. BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
  4588. rc = -EINVAL;
  4589. }
  4590. init_err:
  4591. drv->gunzip_end(bp);
  4592. /* In case of success, complete the comand immediatelly: no ramrods
  4593. * have been sent.
  4594. */
  4595. if (!rc)
  4596. o->complete_cmd(bp, o, BNX2X_F_CMD_HW_INIT);
  4597. return rc;
  4598. }
  4599. /**
  4600. * bnx2x_func_reset_func - reset HW at function stage
  4601. *
  4602. * @bp: device handle
  4603. * @drv:
  4604. *
  4605. * Reset HW at FW_MSG_CODE_DRV_UNLOAD_FUNCTION stage: reset only
  4606. * FUNCTION-only HW blocks.
  4607. */
  4608. static inline void bnx2x_func_reset_func(struct bnx2x *bp,
  4609. const struct bnx2x_func_sp_drv_ops *drv)
  4610. {
  4611. drv->reset_hw_func(bp);
  4612. }
  4613. /**
  4614. * bnx2x_func_reset_port - reser HW at port stage
  4615. *
  4616. * @bp: device handle
  4617. * @drv:
  4618. *
  4619. * Reset HW at FW_MSG_CODE_DRV_UNLOAD_PORT stage: reset
  4620. * FUNCTION-only and PORT-only HW blocks.
  4621. *
  4622. * !!!IMPORTANT!!!
  4623. *
  4624. * It's important to call reset_port before reset_func() as the last thing
  4625. * reset_func does is pf_disable() thus disabling PGLUE_B, which
  4626. * makes impossible any DMAE transactions.
  4627. */
  4628. static inline void bnx2x_func_reset_port(struct bnx2x *bp,
  4629. const struct bnx2x_func_sp_drv_ops *drv)
  4630. {
  4631. drv->reset_hw_port(bp);
  4632. bnx2x_func_reset_func(bp, drv);
  4633. }
  4634. /**
  4635. * bnx2x_func_reset_cmn - reser HW at common stage
  4636. *
  4637. * @bp: device handle
  4638. * @drv:
  4639. *
  4640. * Reset HW at FW_MSG_CODE_DRV_UNLOAD_COMMON and
  4641. * FW_MSG_CODE_DRV_UNLOAD_COMMON_CHIP stages: reset COMMON,
  4642. * COMMON_CHIP, FUNCTION-only and PORT-only HW blocks.
  4643. */
  4644. static inline void bnx2x_func_reset_cmn(struct bnx2x *bp,
  4645. const struct bnx2x_func_sp_drv_ops *drv)
  4646. {
  4647. bnx2x_func_reset_port(bp, drv);
  4648. drv->reset_hw_cmn(bp);
  4649. }
  4650. static inline int bnx2x_func_hw_reset(struct bnx2x *bp,
  4651. struct bnx2x_func_state_params *params)
  4652. {
  4653. u32 reset_phase = params->params.hw_reset.reset_phase;
  4654. struct bnx2x_func_sp_obj *o = params->f_obj;
  4655. const struct bnx2x_func_sp_drv_ops *drv = o->drv;
  4656. DP(BNX2X_MSG_SP, "function %d reset_phase %x\n", BP_ABS_FUNC(bp),
  4657. reset_phase);
  4658. switch (reset_phase) {
  4659. case FW_MSG_CODE_DRV_UNLOAD_COMMON:
  4660. bnx2x_func_reset_cmn(bp, drv);
  4661. break;
  4662. case FW_MSG_CODE_DRV_UNLOAD_PORT:
  4663. bnx2x_func_reset_port(bp, drv);
  4664. break;
  4665. case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
  4666. bnx2x_func_reset_func(bp, drv);
  4667. break;
  4668. default:
  4669. BNX2X_ERR("Unknown reset_phase (0x%x) from MCP\n",
  4670. reset_phase);
  4671. break;
  4672. }
  4673. /* Complete the comand immediatelly: no ramrods have been sent. */
  4674. o->complete_cmd(bp, o, BNX2X_F_CMD_HW_RESET);
  4675. return 0;
  4676. }
  4677. static inline int bnx2x_func_send_start(struct bnx2x *bp,
  4678. struct bnx2x_func_state_params *params)
  4679. {
  4680. struct bnx2x_func_sp_obj *o = params->f_obj;
  4681. struct function_start_data *rdata =
  4682. (struct function_start_data *)o->rdata;
  4683. dma_addr_t data_mapping = o->rdata_mapping;
  4684. struct bnx2x_func_start_params *start_params = &params->params.start;
  4685. memset(rdata, 0, sizeof(*rdata));
  4686. /* Fill the ramrod data with provided parameters */
  4687. rdata->function_mode = cpu_to_le16(start_params->mf_mode);
  4688. rdata->sd_vlan_tag = cpu_to_le16(start_params->sd_vlan_tag);
  4689. rdata->path_id = BP_PATH(bp);
  4690. rdata->network_cos_mode = start_params->network_cos_mode;
  4691. /*
  4692. * No need for an explicit memory barrier here as long we would
  4693. * need to ensure the ordering of writing to the SPQ element
  4694. * and updating of the SPQ producer which involves a memory
  4695. * read and we will have to put a full memory barrier there
  4696. * (inside bnx2x_sp_post()).
  4697. */
  4698. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_START, 0,
  4699. U64_HI(data_mapping),
  4700. U64_LO(data_mapping), NONE_CONNECTION_TYPE);
  4701. }
  4702. static inline int bnx2x_func_send_afex_update(struct bnx2x *bp,
  4703. struct bnx2x_func_state_params *params)
  4704. {
  4705. struct bnx2x_func_sp_obj *o = params->f_obj;
  4706. struct function_update_data *rdata =
  4707. (struct function_update_data *)o->afex_rdata;
  4708. dma_addr_t data_mapping = o->afex_rdata_mapping;
  4709. struct bnx2x_func_afex_update_params *afex_update_params =
  4710. &params->params.afex_update;
  4711. memset(rdata, 0, sizeof(*rdata));
  4712. /* Fill the ramrod data with provided parameters */
  4713. rdata->vif_id_change_flg = 1;
  4714. rdata->vif_id = cpu_to_le16(afex_update_params->vif_id);
  4715. rdata->afex_default_vlan_change_flg = 1;
  4716. rdata->afex_default_vlan =
  4717. cpu_to_le16(afex_update_params->afex_default_vlan);
  4718. rdata->allowed_priorities_change_flg = 1;
  4719. rdata->allowed_priorities = afex_update_params->allowed_priorities;
  4720. /* No need for an explicit memory barrier here as long we would
  4721. * need to ensure the ordering of writing to the SPQ element
  4722. * and updating of the SPQ producer which involves a memory
  4723. * read and we will have to put a full memory barrier there
  4724. * (inside bnx2x_sp_post()).
  4725. */
  4726. DP(BNX2X_MSG_SP,
  4727. "afex: sending func_update vif_id 0x%x dvlan 0x%x prio 0x%x\n",
  4728. rdata->vif_id,
  4729. rdata->afex_default_vlan, rdata->allowed_priorities);
  4730. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE, 0,
  4731. U64_HI(data_mapping),
  4732. U64_LO(data_mapping), NONE_CONNECTION_TYPE);
  4733. }
  4734. static
  4735. inline int bnx2x_func_send_afex_viflists(struct bnx2x *bp,
  4736. struct bnx2x_func_state_params *params)
  4737. {
  4738. struct bnx2x_func_sp_obj *o = params->f_obj;
  4739. struct afex_vif_list_ramrod_data *rdata =
  4740. (struct afex_vif_list_ramrod_data *)o->afex_rdata;
  4741. struct bnx2x_func_afex_viflists_params *afex_viflist_params =
  4742. &params->params.afex_viflists;
  4743. u64 *p_rdata = (u64 *)rdata;
  4744. memset(rdata, 0, sizeof(*rdata));
  4745. /* Fill the ramrod data with provided parameters */
  4746. rdata->vif_list_index = afex_viflist_params->vif_list_index;
  4747. rdata->func_bit_map = afex_viflist_params->func_bit_map;
  4748. rdata->afex_vif_list_command =
  4749. afex_viflist_params->afex_vif_list_command;
  4750. rdata->func_to_clear = afex_viflist_params->func_to_clear;
  4751. /* send in echo type of sub command */
  4752. rdata->echo = afex_viflist_params->afex_vif_list_command;
  4753. /* No need for an explicit memory barrier here as long we would
  4754. * need to ensure the ordering of writing to the SPQ element
  4755. * and updating of the SPQ producer which involves a memory
  4756. * read and we will have to put a full memory barrier there
  4757. * (inside bnx2x_sp_post()).
  4758. */
  4759. DP(BNX2X_MSG_SP, "afex: ramrod lists, cmd 0x%x index 0x%x func_bit_map 0x%x func_to_clr 0x%x\n",
  4760. rdata->afex_vif_list_command, rdata->vif_list_index,
  4761. rdata->func_bit_map, rdata->func_to_clear);
  4762. /* this ramrod sends data directly and not through DMA mapping */
  4763. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_AFEX_VIF_LISTS, 0,
  4764. U64_HI(*p_rdata), U64_LO(*p_rdata),
  4765. NONE_CONNECTION_TYPE);
  4766. }
  4767. static inline int bnx2x_func_send_stop(struct bnx2x *bp,
  4768. struct bnx2x_func_state_params *params)
  4769. {
  4770. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_STOP, 0, 0, 0,
  4771. NONE_CONNECTION_TYPE);
  4772. }
  4773. static inline int bnx2x_func_send_tx_stop(struct bnx2x *bp,
  4774. struct bnx2x_func_state_params *params)
  4775. {
  4776. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_STOP_TRAFFIC, 0, 0, 0,
  4777. NONE_CONNECTION_TYPE);
  4778. }
  4779. static inline int bnx2x_func_send_tx_start(struct bnx2x *bp,
  4780. struct bnx2x_func_state_params *params)
  4781. {
  4782. struct bnx2x_func_sp_obj *o = params->f_obj;
  4783. struct flow_control_configuration *rdata =
  4784. (struct flow_control_configuration *)o->rdata;
  4785. dma_addr_t data_mapping = o->rdata_mapping;
  4786. struct bnx2x_func_tx_start_params *tx_start_params =
  4787. &params->params.tx_start;
  4788. int i;
  4789. memset(rdata, 0, sizeof(*rdata));
  4790. rdata->dcb_enabled = tx_start_params->dcb_enabled;
  4791. rdata->dcb_version = tx_start_params->dcb_version;
  4792. rdata->dont_add_pri_0_en = tx_start_params->dont_add_pri_0_en;
  4793. for (i = 0; i < ARRAY_SIZE(rdata->traffic_type_to_priority_cos); i++)
  4794. rdata->traffic_type_to_priority_cos[i] =
  4795. tx_start_params->traffic_type_to_priority_cos[i];
  4796. return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_START_TRAFFIC, 0,
  4797. U64_HI(data_mapping),
  4798. U64_LO(data_mapping), NONE_CONNECTION_TYPE);
  4799. }
  4800. static int bnx2x_func_send_cmd(struct bnx2x *bp,
  4801. struct bnx2x_func_state_params *params)
  4802. {
  4803. switch (params->cmd) {
  4804. case BNX2X_F_CMD_HW_INIT:
  4805. return bnx2x_func_hw_init(bp, params);
  4806. case BNX2X_F_CMD_START:
  4807. return bnx2x_func_send_start(bp, params);
  4808. case BNX2X_F_CMD_STOP:
  4809. return bnx2x_func_send_stop(bp, params);
  4810. case BNX2X_F_CMD_HW_RESET:
  4811. return bnx2x_func_hw_reset(bp, params);
  4812. case BNX2X_F_CMD_AFEX_UPDATE:
  4813. return bnx2x_func_send_afex_update(bp, params);
  4814. case BNX2X_F_CMD_AFEX_VIFLISTS:
  4815. return bnx2x_func_send_afex_viflists(bp, params);
  4816. case BNX2X_F_CMD_TX_STOP:
  4817. return bnx2x_func_send_tx_stop(bp, params);
  4818. case BNX2X_F_CMD_TX_START:
  4819. return bnx2x_func_send_tx_start(bp, params);
  4820. default:
  4821. BNX2X_ERR("Unknown command: %d\n", params->cmd);
  4822. return -EINVAL;
  4823. }
  4824. }
  4825. void bnx2x_init_func_obj(struct bnx2x *bp,
  4826. struct bnx2x_func_sp_obj *obj,
  4827. void *rdata, dma_addr_t rdata_mapping,
  4828. void *afex_rdata, dma_addr_t afex_rdata_mapping,
  4829. struct bnx2x_func_sp_drv_ops *drv_iface)
  4830. {
  4831. memset(obj, 0, sizeof(*obj));
  4832. mutex_init(&obj->one_pending_mutex);
  4833. obj->rdata = rdata;
  4834. obj->rdata_mapping = rdata_mapping;
  4835. obj->afex_rdata = afex_rdata;
  4836. obj->afex_rdata_mapping = afex_rdata_mapping;
  4837. obj->send_cmd = bnx2x_func_send_cmd;
  4838. obj->check_transition = bnx2x_func_chk_transition;
  4839. obj->complete_cmd = bnx2x_func_comp_cmd;
  4840. obj->wait_comp = bnx2x_func_wait_comp;
  4841. obj->drv = drv_iface;
  4842. }
  4843. /**
  4844. * bnx2x_func_state_change - perform Function state change transition
  4845. *
  4846. * @bp: device handle
  4847. * @params: parameters to perform the transaction
  4848. *
  4849. * returns 0 in case of successfully completed transition,
  4850. * negative error code in case of failure, positive
  4851. * (EBUSY) value if there is a completion to that is
  4852. * still pending (possible only if RAMROD_COMP_WAIT is
  4853. * not set in params->ramrod_flags for asynchronous
  4854. * commands).
  4855. */
  4856. int bnx2x_func_state_change(struct bnx2x *bp,
  4857. struct bnx2x_func_state_params *params)
  4858. {
  4859. struct bnx2x_func_sp_obj *o = params->f_obj;
  4860. int rc;
  4861. enum bnx2x_func_cmd cmd = params->cmd;
  4862. unsigned long *pending = &o->pending;
  4863. mutex_lock(&o->one_pending_mutex);
  4864. /* Check that the requested transition is legal */
  4865. if (o->check_transition(bp, o, params)) {
  4866. mutex_unlock(&o->one_pending_mutex);
  4867. return -EINVAL;
  4868. }
  4869. /* Set "pending" bit */
  4870. set_bit(cmd, pending);
  4871. /* Don't send a command if only driver cleanup was requested */
  4872. if (test_bit(RAMROD_DRV_CLR_ONLY, &params->ramrod_flags)) {
  4873. bnx2x_func_state_change_comp(bp, o, cmd);
  4874. mutex_unlock(&o->one_pending_mutex);
  4875. } else {
  4876. /* Send a ramrod */
  4877. rc = o->send_cmd(bp, params);
  4878. mutex_unlock(&o->one_pending_mutex);
  4879. if (rc) {
  4880. o->next_state = BNX2X_F_STATE_MAX;
  4881. clear_bit(cmd, pending);
  4882. smp_mb__after_clear_bit();
  4883. return rc;
  4884. }
  4885. if (test_bit(RAMROD_COMP_WAIT, &params->ramrod_flags)) {
  4886. rc = o->wait_comp(bp, o, cmd);
  4887. if (rc)
  4888. return rc;
  4889. return 0;
  4890. }
  4891. }
  4892. return !!test_bit(cmd, pending);
  4893. }