atl1c_hw.h 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #ifndef _ATL1C_HW_H_
  22. #define _ATL1C_HW_H_
  23. #include <linux/types.h>
  24. #include <linux/mii.h>
  25. #define FIELD_GETX(_x, _name) ((_x) >> (_name##_SHIFT) & (_name##_MASK))
  26. #define FIELD_SETX(_x, _name, _v) \
  27. (((_x) & ~((_name##_MASK) << (_name##_SHIFT))) |\
  28. (((_v) & (_name##_MASK)) << (_name##_SHIFT)))
  29. #define FIELDX(_name, _v) (((_v) & (_name##_MASK)) << (_name##_SHIFT))
  30. struct atl1c_adapter;
  31. struct atl1c_hw;
  32. /* function prototype */
  33. void atl1c_phy_disable(struct atl1c_hw *hw);
  34. void atl1c_hw_set_mac_addr(struct atl1c_hw *hw, u8 *mac_addr);
  35. int atl1c_phy_reset(struct atl1c_hw *hw);
  36. int atl1c_read_mac_addr(struct atl1c_hw *hw);
  37. int atl1c_get_speed_and_duplex(struct atl1c_hw *hw, u16 *speed, u16 *duplex);
  38. u32 atl1c_hash_mc_addr(struct atl1c_hw *hw, u8 *mc_addr);
  39. void atl1c_hash_set(struct atl1c_hw *hw, u32 hash_value);
  40. int atl1c_read_phy_reg(struct atl1c_hw *hw, u16 reg_addr, u16 *phy_data);
  41. int atl1c_write_phy_reg(struct atl1c_hw *hw, u32 reg_addr, u16 phy_data);
  42. bool atl1c_read_eeprom(struct atl1c_hw *hw, u32 offset, u32 *p_value);
  43. int atl1c_phy_init(struct atl1c_hw *hw);
  44. int atl1c_check_eeprom_exist(struct atl1c_hw *hw);
  45. int atl1c_restart_autoneg(struct atl1c_hw *hw);
  46. int atl1c_phy_to_ps_link(struct atl1c_hw *hw);
  47. int atl1c_power_saving(struct atl1c_hw *hw, u32 wufc);
  48. bool atl1c_wait_mdio_idle(struct atl1c_hw *hw);
  49. void atl1c_stop_phy_polling(struct atl1c_hw *hw);
  50. void atl1c_start_phy_polling(struct atl1c_hw *hw, u16 clk_sel);
  51. int atl1c_read_phy_core(struct atl1c_hw *hw, bool ext, u8 dev,
  52. u16 reg, u16 *phy_data);
  53. int atl1c_write_phy_core(struct atl1c_hw *hw, bool ext, u8 dev,
  54. u16 reg, u16 phy_data);
  55. int atl1c_read_phy_ext(struct atl1c_hw *hw, u8 dev_addr,
  56. u16 reg_addr, u16 *phy_data);
  57. int atl1c_write_phy_ext(struct atl1c_hw *hw, u8 dev_addr,
  58. u16 reg_addr, u16 phy_data);
  59. int atl1c_read_phy_dbg(struct atl1c_hw *hw, u16 reg_addr, u16 *phy_data);
  60. int atl1c_write_phy_dbg(struct atl1c_hw *hw, u16 reg_addr, u16 phy_data);
  61. void atl1c_post_phy_linkchg(struct atl1c_hw *hw, u16 link_speed);
  62. /* hw-ids */
  63. #define PCI_DEVICE_ID_ATTANSIC_L2C 0x1062
  64. #define PCI_DEVICE_ID_ATTANSIC_L1C 0x1063
  65. #define PCI_DEVICE_ID_ATHEROS_L2C_B 0x2060 /* AR8152 v1.1 Fast 10/100 */
  66. #define PCI_DEVICE_ID_ATHEROS_L2C_B2 0x2062 /* AR8152 v2.0 Fast 10/100 */
  67. #define PCI_DEVICE_ID_ATHEROS_L1D 0x1073 /* AR8151 v1.0 Gigabit 1000 */
  68. #define PCI_DEVICE_ID_ATHEROS_L1D_2_0 0x1083 /* AR8151 v2.0 Gigabit 1000 */
  69. #define L2CB_V10 0xc0
  70. #define L2CB_V11 0xc1
  71. /* register definition */
  72. #define REG_DEVICE_CAP 0x5C
  73. #define DEVICE_CAP_MAX_PAYLOAD_MASK 0x7
  74. #define DEVICE_CAP_MAX_PAYLOAD_SHIFT 0
  75. #define DEVICE_CTRL_MAXRRS_MIN 2
  76. #define REG_LINK_CTRL 0x68
  77. #define LINK_CTRL_L0S_EN 0x01
  78. #define LINK_CTRL_L1_EN 0x02
  79. #define LINK_CTRL_EXT_SYNC 0x80
  80. #define REG_DEV_SERIALNUM_CTRL 0x200
  81. #define REG_DEV_MAC_SEL_MASK 0x0 /* 0:EUI; 1:MAC */
  82. #define REG_DEV_MAC_SEL_SHIFT 0
  83. #define REG_DEV_SERIAL_NUM_EN_MASK 0x1
  84. #define REG_DEV_SERIAL_NUM_EN_SHIFT 1
  85. #define REG_TWSI_CTRL 0x218
  86. #define TWSI_CTLR_FREQ_MASK 0x3UL
  87. #define TWSI_CTRL_FREQ_SHIFT 24
  88. #define TWSI_CTRL_FREQ_100K 0
  89. #define TWSI_CTRL_FREQ_200K 1
  90. #define TWSI_CTRL_FREQ_300K 2
  91. #define TWSI_CTRL_FREQ_400K 3
  92. #define TWSI_CTRL_LD_EXIST BIT(23)
  93. #define TWSI_CTRL_HW_LDSTAT BIT(12) /* 0:finish,1:in progress */
  94. #define TWSI_CTRL_SW_LDSTART BIT(11)
  95. #define TWSI_CTRL_LD_OFFSET_MASK 0xFF
  96. #define TWSI_CTRL_LD_OFFSET_SHIFT 0
  97. #define REG_PCIE_DEV_MISC_CTRL 0x21C
  98. #define PCIE_DEV_MISC_EXT_PIPE 0x2
  99. #define PCIE_DEV_MISC_RETRY_BUFDIS 0x1
  100. #define PCIE_DEV_MISC_SPIROM_EXIST 0x4
  101. #define PCIE_DEV_MISC_SERDES_ENDIAN 0x8
  102. #define PCIE_DEV_MISC_SERDES_SEL_DIN 0x10
  103. #define REG_PCIE_PHYMISC 0x1000
  104. #define PCIE_PHYMISC_FORCE_RCV_DET BIT(2)
  105. #define PCIE_PHYMISC_NFTS_MASK 0xFFUL
  106. #define PCIE_PHYMISC_NFTS_SHIFT 16
  107. #define REG_PCIE_PHYMISC2 0x1004
  108. #define PCIE_PHYMISC2_L0S_TH_MASK 0x3UL
  109. #define PCIE_PHYMISC2_L0S_TH_SHIFT 18
  110. #define L2CB1_PCIE_PHYMISC2_L0S_TH 3
  111. #define PCIE_PHYMISC2_CDR_BW_MASK 0x3UL
  112. #define PCIE_PHYMISC2_CDR_BW_SHIFT 16
  113. #define L2CB1_PCIE_PHYMISC2_CDR_BW 3
  114. #define REG_TWSI_DEBUG 0x1108
  115. #define TWSI_DEBUG_DEV_EXIST BIT(29)
  116. #define REG_DMA_DBG 0x1114
  117. #define DMA_DBG_VENDOR_MSG BIT(0)
  118. #define REG_EEPROM_CTRL 0x12C0
  119. #define EEPROM_CTRL_DATA_HI_MASK 0xFFFF
  120. #define EEPROM_CTRL_DATA_HI_SHIFT 0
  121. #define EEPROM_CTRL_ADDR_MASK 0x3FF
  122. #define EEPROM_CTRL_ADDR_SHIFT 16
  123. #define EEPROM_CTRL_ACK 0x40000000
  124. #define EEPROM_CTRL_RW 0x80000000
  125. #define REG_EEPROM_DATA_LO 0x12C4
  126. #define REG_OTP_CTRL 0x12F0
  127. #define OTP_CTRL_CLK_EN BIT(1)
  128. #define REG_PM_CTRL 0x12F8
  129. #define PM_CTRL_HOTRST BIT(31)
  130. #define PM_CTRL_MAC_ASPM_CHK BIT(30) /* L0s/L1 dis by MAC based on
  131. * thrghput(setting in 15A0) */
  132. #define PM_CTRL_SA_DLY_EN BIT(29)
  133. #define PM_CTRL_L0S_BUFSRX_EN BIT(28)
  134. #define PM_CTRL_LCKDET_TIMER_MASK 0xFUL
  135. #define PM_CTRL_LCKDET_TIMER_SHIFT 24
  136. #define PM_CTRL_LCKDET_TIMER_DEF 0xC
  137. #define PM_CTRL_PM_REQ_TIMER_MASK 0xFUL
  138. #define PM_CTRL_PM_REQ_TIMER_SHIFT 20 /* pm_request_l1 time > @
  139. * ->L0s not L1 */
  140. #define PM_CTRL_PM_REQ_TO_DEF 0xF
  141. #define PMCTRL_TXL1_AFTER_L0S BIT(19) /* l1dv2.0+ */
  142. #define L1D_PMCTRL_L1_ENTRY_TM_MASK 7UL /* l1dv2.0+, 3bits */
  143. #define L1D_PMCTRL_L1_ENTRY_TM_SHIFT 16
  144. #define L1D_PMCTRL_L1_ENTRY_TM_DIS 0
  145. #define L1D_PMCTRL_L1_ENTRY_TM_2US 1
  146. #define L1D_PMCTRL_L1_ENTRY_TM_4US 2
  147. #define L1D_PMCTRL_L1_ENTRY_TM_8US 3
  148. #define L1D_PMCTRL_L1_ENTRY_TM_16US 4
  149. #define L1D_PMCTRL_L1_ENTRY_TM_24US 5
  150. #define L1D_PMCTRL_L1_ENTRY_TM_32US 6
  151. #define L1D_PMCTRL_L1_ENTRY_TM_63US 7
  152. #define PM_CTRL_L1_ENTRY_TIMER_MASK 0xFUL /* l1C 4bits */
  153. #define PM_CTRL_L1_ENTRY_TIMER_SHIFT 16
  154. #define L2CB1_PM_CTRL_L1_ENTRY_TM 7
  155. #define L1C_PM_CTRL_L1_ENTRY_TM 0xF
  156. #define PM_CTRL_RCVR_WT_TIMER BIT(15) /* 1:1us, 0:2ms */
  157. #define PM_CTRL_CLK_PWM_VER1_1 BIT(14) /* 0:1.0a,1:1.1 */
  158. #define PM_CTRL_CLK_SWH_L1 BIT(13) /* en pcie clk sw in L1 */
  159. #define PM_CTRL_ASPM_L0S_EN BIT(12)
  160. #define PM_CTRL_RXL1_AFTER_L0S BIT(11) /* l1dv2.0+ */
  161. #define L1D_PMCTRL_L0S_TIMER_MASK 7UL /* l1d2.0+, 3bits*/
  162. #define L1D_PMCTRL_L0S_TIMER_SHIFT 8
  163. #define PM_CTRL_L0S_ENTRY_TIMER_MASK 0xFUL /* l1c, 4bits */
  164. #define PM_CTRL_L0S_ENTRY_TIMER_SHIFT 8
  165. #define PM_CTRL_SERDES_BUFS_RX_L1_EN BIT(7)
  166. #define PM_CTRL_SERDES_PD_EX_L1 BIT(6) /* power down serdes rx */
  167. #define PM_CTRL_SERDES_PLL_L1_EN BIT(5)
  168. #define PM_CTRL_SERDES_L1_EN BIT(4)
  169. #define PM_CTRL_ASPM_L1_EN BIT(3)
  170. #define PM_CTRL_CLK_REQ_EN BIT(2)
  171. #define PM_CTRL_RBER_EN BIT(1)
  172. #define PM_CTRL_SPRSDWER_EN BIT(0)
  173. #define REG_LTSSM_ID_CTRL 0x12FC
  174. #define LTSSM_ID_EN_WRO 0x1000
  175. /* Selene Master Control Register */
  176. #define REG_MASTER_CTRL 0x1400
  177. #define MASTER_CTRL_OTP_SEL BIT(31)
  178. #define MASTER_DEV_NUM_MASK 0x7FUL
  179. #define MASTER_DEV_NUM_SHIFT 24
  180. #define MASTER_REV_NUM_MASK 0xFFUL
  181. #define MASTER_REV_NUM_SHIFT 16
  182. #define MASTER_CTRL_INT_RDCLR BIT(14)
  183. #define MASTER_CTRL_CLK_SEL_DIS BIT(12) /* 1:alwys sel pclk from
  184. * serdes, not sw to 25M */
  185. #define MASTER_CTRL_RX_ITIMER_EN BIT(11) /* IRQ MODURATION FOR RX */
  186. #define MASTER_CTRL_TX_ITIMER_EN BIT(10) /* MODURATION FOR TX/RX */
  187. #define MASTER_CTRL_MANU_INT BIT(9) /* SOFT MANUAL INT */
  188. #define MASTER_CTRL_MANUTIMER_EN BIT(8)
  189. #define MASTER_CTRL_SA_TIMER_EN BIT(7) /* SYS ALIVE TIMER EN */
  190. #define MASTER_CTRL_OOB_DIS BIT(6) /* OUT OF BOX DIS */
  191. #define MASTER_CTRL_WAKEN_25M BIT(5) /* WAKE WO. PCIE CLK */
  192. #define MASTER_CTRL_BERT_START BIT(4)
  193. #define MASTER_PCIE_TSTMOD_MASK 3UL
  194. #define MASTER_PCIE_TSTMOD_SHIFT 2
  195. #define MASTER_PCIE_RST BIT(1)
  196. #define MASTER_CTRL_SOFT_RST BIT(0) /* RST MAC & DMA */
  197. #define DMA_MAC_RST_TO 50
  198. /* Timer Initial Value Register */
  199. #define REG_MANUAL_TIMER_INIT 0x1404
  200. /* IRQ ModeratorTimer Initial Value Register */
  201. #define REG_IRQ_MODRT_TIMER_INIT 0x1408
  202. #define IRQ_MODRT_TIMER_MASK 0xffff
  203. #define IRQ_MODRT_TX_TIMER_SHIFT 0
  204. #define IRQ_MODRT_RX_TIMER_SHIFT 16
  205. #define REG_GPHY_CTRL 0x140C
  206. #define GPHY_CTRL_ADDR_MASK 0x1FUL
  207. #define GPHY_CTRL_ADDR_SHIFT 19
  208. #define GPHY_CTRL_BP_VLTGSW BIT(18)
  209. #define GPHY_CTRL_100AB_EN BIT(17)
  210. #define GPHY_CTRL_10AB_EN BIT(16)
  211. #define GPHY_CTRL_PHY_PLL_BYPASS BIT(15)
  212. #define GPHY_CTRL_PWDOWN_HW BIT(14) /* affect MAC&PHY, to low pw */
  213. #define GPHY_CTRL_PHY_PLL_ON BIT(13) /* 1:pll always on, 0:can sw */
  214. #define GPHY_CTRL_SEL_ANA_RST BIT(12)
  215. #define GPHY_CTRL_HIB_PULSE BIT(11)
  216. #define GPHY_CTRL_HIB_EN BIT(10)
  217. #define GPHY_CTRL_GIGA_DIS BIT(9)
  218. #define GPHY_CTRL_PHY_IDDQ_DIS BIT(8) /* pw on RST */
  219. #define GPHY_CTRL_PHY_IDDQ BIT(7) /* bit8 affect bit7 while rb */
  220. #define GPHY_CTRL_LPW_EXIT BIT(6)
  221. #define GPHY_CTRL_GATE_25M_EN BIT(5)
  222. #define GPHY_CTRL_REV_ANEG BIT(4)
  223. #define GPHY_CTRL_ANEG_NOW BIT(3)
  224. #define GPHY_CTRL_LED_MODE BIT(2)
  225. #define GPHY_CTRL_RTL_MODE BIT(1)
  226. #define GPHY_CTRL_EXT_RESET BIT(0) /* 1:out of DSP RST status */
  227. #define GPHY_CTRL_EXT_RST_TO 80 /* 800us atmost */
  228. #define GPHY_CTRL_CLS (\
  229. GPHY_CTRL_LED_MODE |\
  230. GPHY_CTRL_100AB_EN |\
  231. GPHY_CTRL_PHY_PLL_ON)
  232. /* Block IDLE Status Register */
  233. #define REG_IDLE_STATUS 0x1410
  234. #define IDLE_STATUS_SFORCE_MASK 0xFUL
  235. #define IDLE_STATUS_SFORCE_SHIFT 14
  236. #define IDLE_STATUS_CALIB_DONE BIT(13)
  237. #define IDLE_STATUS_CALIB_RES_MASK 0x1FUL
  238. #define IDLE_STATUS_CALIB_RES_SHIFT 8
  239. #define IDLE_STATUS_CALIBERR_MASK 0xFUL
  240. #define IDLE_STATUS_CALIBERR_SHIFT 4
  241. #define IDLE_STATUS_TXQ_BUSY BIT(3)
  242. #define IDLE_STATUS_RXQ_BUSY BIT(2)
  243. #define IDLE_STATUS_TXMAC_BUSY BIT(1)
  244. #define IDLE_STATUS_RXMAC_BUSY BIT(0)
  245. #define IDLE_STATUS_MASK (\
  246. IDLE_STATUS_TXQ_BUSY |\
  247. IDLE_STATUS_RXQ_BUSY |\
  248. IDLE_STATUS_TXMAC_BUSY |\
  249. IDLE_STATUS_RXMAC_BUSY)
  250. /* MDIO Control Register */
  251. #define REG_MDIO_CTRL 0x1414
  252. #define MDIO_CTRL_MODE_EXT BIT(30)
  253. #define MDIO_CTRL_POST_READ BIT(29)
  254. #define MDIO_CTRL_AP_EN BIT(28)
  255. #define MDIO_CTRL_BUSY BIT(27)
  256. #define MDIO_CTRL_CLK_SEL_MASK 0x7UL
  257. #define MDIO_CTRL_CLK_SEL_SHIFT 24
  258. #define MDIO_CTRL_CLK_25_4 0 /* 25MHz divide 4 */
  259. #define MDIO_CTRL_CLK_25_6 2
  260. #define MDIO_CTRL_CLK_25_8 3
  261. #define MDIO_CTRL_CLK_25_10 4
  262. #define MDIO_CTRL_CLK_25_32 5
  263. #define MDIO_CTRL_CLK_25_64 6
  264. #define MDIO_CTRL_CLK_25_128 7
  265. #define MDIO_CTRL_START BIT(23)
  266. #define MDIO_CTRL_SPRES_PRMBL BIT(22)
  267. #define MDIO_CTRL_OP_READ BIT(21) /* 1:read, 0:write */
  268. #define MDIO_CTRL_REG_MASK 0x1FUL
  269. #define MDIO_CTRL_REG_SHIFT 16
  270. #define MDIO_CTRL_DATA_MASK 0xFFFFUL
  271. #define MDIO_CTRL_DATA_SHIFT 0
  272. #define MDIO_MAX_AC_TO 120 /* 1.2ms timeout for slow clk */
  273. /* for extension reg access */
  274. #define REG_MDIO_EXTN 0x1448
  275. #define MDIO_EXTN_PORTAD_MASK 0x1FUL
  276. #define MDIO_EXTN_PORTAD_SHIFT 21
  277. #define MDIO_EXTN_DEVAD_MASK 0x1FUL
  278. #define MDIO_EXTN_DEVAD_SHIFT 16
  279. #define MDIO_EXTN_REG_MASK 0xFFFFUL
  280. #define MDIO_EXTN_REG_SHIFT 0
  281. /* BIST Control and Status Register0 (for the Packet Memory) */
  282. #define REG_BIST0_CTRL 0x141c
  283. #define BIST0_NOW 0x1
  284. #define BIST0_SRAM_FAIL 0x2 /* 1: The SRAM failure is
  285. * un-repairable because
  286. * it has address decoder
  287. * failure or more than 1 cell
  288. * stuck-to-x failure */
  289. #define BIST0_FUSE_FLAG 0x4
  290. /* BIST Control and Status Register1(for the retry buffer of PCI Express) */
  291. #define REG_BIST1_CTRL 0x1420
  292. #define BIST1_NOW 0x1
  293. #define BIST1_SRAM_FAIL 0x2
  294. #define BIST1_FUSE_FLAG 0x4
  295. /* SerDes Lock Detect Control and Status Register */
  296. #define REG_SERDES 0x1424
  297. #define SERDES_PHY_CLK_SLOWDOWN BIT(18)
  298. #define SERDES_MAC_CLK_SLOWDOWN BIT(17)
  299. #define SERDES_SELFB_PLL_MASK 0x3UL
  300. #define SERDES_SELFB_PLL_SHIFT 14
  301. #define SERDES_PHYCLK_SEL_GTX BIT(13) /* 1:gtx_clk, 0:25M */
  302. #define SERDES_PCIECLK_SEL_SRDS BIT(12) /* 1:serdes,0:25M */
  303. #define SERDES_BUFS_RX_EN BIT(11)
  304. #define SERDES_PD_RX BIT(10)
  305. #define SERDES_PLL_EN BIT(9)
  306. #define SERDES_EN BIT(8)
  307. #define SERDES_SELFB_PLL_SEL_CSR BIT(6) /* 0:state-machine,1:csr */
  308. #define SERDES_SELFB_PLL_CSR_MASK 0x3UL
  309. #define SERDES_SELFB_PLL_CSR_SHIFT 4
  310. #define SERDES_SELFB_PLL_CSR_4 3 /* 4-12% OV-CLK */
  311. #define SERDES_SELFB_PLL_CSR_0 2 /* 0-4% OV-CLK */
  312. #define SERDES_SELFB_PLL_CSR_12 1 /* 12-18% OV-CLK */
  313. #define SERDES_SELFB_PLL_CSR_18 0 /* 18-25% OV-CLK */
  314. #define SERDES_VCO_SLOW BIT(3)
  315. #define SERDES_VCO_FAST BIT(2)
  316. #define SERDES_LOCK_DETECT_EN BIT(1)
  317. #define SERDES_LOCK_DETECT BIT(0)
  318. #define REG_LPI_DECISN_TIMER 0x143C
  319. #define L2CB_LPI_DESISN_TIMER 0x7D00
  320. #define REG_LPI_CTRL 0x1440
  321. #define LPI_CTRL_CHK_DA BIT(31)
  322. #define LPI_CTRL_ENH_TO_MASK 0x1FFFUL
  323. #define LPI_CTRL_ENH_TO_SHIFT 12
  324. #define LPI_CTRL_ENH_TH_MASK 0x1FUL
  325. #define LPI_CTRL_ENH_TH_SHIFT 6
  326. #define LPI_CTRL_ENH_EN BIT(5)
  327. #define LPI_CTRL_CHK_RX BIT(4)
  328. #define LPI_CTRL_CHK_STATE BIT(3)
  329. #define LPI_CTRL_GMII BIT(2)
  330. #define LPI_CTRL_TO_PHY BIT(1)
  331. #define LPI_CTRL_EN BIT(0)
  332. #define REG_LPI_WAIT 0x1444
  333. #define LPI_WAIT_TIMER_MASK 0xFFFFUL
  334. #define LPI_WAIT_TIMER_SHIFT 0
  335. /* MAC Control Register */
  336. #define REG_MAC_CTRL 0x1480
  337. #define MAC_CTRL_SPEED_MODE_SW BIT(30) /* 0:phy,1:sw */
  338. #define MAC_CTRL_HASH_ALG_CRC32 BIT(29) /* 1:legacy,0:lw_5b */
  339. #define MAC_CTRL_SINGLE_PAUSE_EN BIT(28)
  340. #define MAC_CTRL_DBG BIT(27)
  341. #define MAC_CTRL_BC_EN BIT(26)
  342. #define MAC_CTRL_MC_ALL_EN BIT(25)
  343. #define MAC_CTRL_RX_CHKSUM_EN BIT(24)
  344. #define MAC_CTRL_TX_HUGE BIT(23)
  345. #define MAC_CTRL_DBG_TX_BKPRESURE BIT(22)
  346. #define MAC_CTRL_SPEED_MASK 3UL
  347. #define MAC_CTRL_SPEED_SHIFT 20
  348. #define MAC_CTRL_SPEED_10_100 1
  349. #define MAC_CTRL_SPEED_1000 2
  350. #define MAC_CTRL_TX_SIMURST BIT(19)
  351. #define MAC_CTRL_SCNT BIT(17)
  352. #define MAC_CTRL_TX_PAUSE BIT(16)
  353. #define MAC_CTRL_PROMIS_EN BIT(15)
  354. #define MAC_CTRL_RMV_VLAN BIT(14)
  355. #define MAC_CTRL_PRMLEN_MASK 0xFUL
  356. #define MAC_CTRL_PRMLEN_SHIFT 10
  357. #define MAC_CTRL_HUGE_EN BIT(9)
  358. #define MAC_CTRL_LENCHK BIT(8)
  359. #define MAC_CTRL_PAD BIT(7)
  360. #define MAC_CTRL_ADD_CRC BIT(6)
  361. #define MAC_CTRL_DUPLX BIT(5)
  362. #define MAC_CTRL_LOOPBACK BIT(4)
  363. #define MAC_CTRL_RX_FLOW BIT(3)
  364. #define MAC_CTRL_TX_FLOW BIT(2)
  365. #define MAC_CTRL_RX_EN BIT(1)
  366. #define MAC_CTRL_TX_EN BIT(0)
  367. /* MAC IPG/IFG Control Register */
  368. #define REG_MAC_IPG_IFG 0x1484
  369. #define MAC_IPG_IFG_IPGT_SHIFT 0 /* Desired back to back
  370. * inter-packet gap. The
  371. * default is 96-bit time */
  372. #define MAC_IPG_IFG_IPGT_MASK 0x7f
  373. #define MAC_IPG_IFG_MIFG_SHIFT 8 /* Minimum number of IFG to
  374. * enforce in between RX frames */
  375. #define MAC_IPG_IFG_MIFG_MASK 0xff /* Frame gap below such IFP is dropped */
  376. #define MAC_IPG_IFG_IPGR1_SHIFT 16 /* 64bit Carrier-Sense window */
  377. #define MAC_IPG_IFG_IPGR1_MASK 0x7f
  378. #define MAC_IPG_IFG_IPGR2_SHIFT 24 /* 96-bit IPG window */
  379. #define MAC_IPG_IFG_IPGR2_MASK 0x7f
  380. /* MAC STATION ADDRESS */
  381. #define REG_MAC_STA_ADDR 0x1488
  382. /* Hash table for multicast address */
  383. #define REG_RX_HASH_TABLE 0x1490
  384. /* MAC Half-Duplex Control Register */
  385. #define REG_MAC_HALF_DUPLX_CTRL 0x1498
  386. #define MAC_HALF_DUPLX_CTRL_LCOL_SHIFT 0 /* Collision Window */
  387. #define MAC_HALF_DUPLX_CTRL_LCOL_MASK 0x3ff
  388. #define MAC_HALF_DUPLX_CTRL_RETRY_SHIFT 12
  389. #define MAC_HALF_DUPLX_CTRL_RETRY_MASK 0xf
  390. #define MAC_HALF_DUPLX_CTRL_EXC_DEF_EN 0x10000
  391. #define MAC_HALF_DUPLX_CTRL_NO_BACK_C 0x20000
  392. #define MAC_HALF_DUPLX_CTRL_NO_BACK_P 0x40000 /* No back-off on backpressure,
  393. * immediately start the
  394. * transmission after back pressure */
  395. #define MAC_HALF_DUPLX_CTRL_ABEBE 0x80000 /* 1: Alternative Binary Exponential Back-off Enabled */
  396. #define MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT 20 /* Maximum binary exponential number */
  397. #define MAC_HALF_DUPLX_CTRL_ABEBT_MASK 0xf
  398. #define MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT 24 /* IPG to start JAM for collision based flow control in half-duplex */
  399. #define MAC_HALF_DUPLX_CTRL_JAMIPG_MASK 0xf /* mode. In unit of 8-bit time */
  400. /* Maximum Frame Length Control Register */
  401. #define REG_MTU 0x149c
  402. /* Wake-On-Lan control register */
  403. #define REG_WOL_CTRL 0x14a0
  404. #define WOL_PT7_MATCH BIT(31)
  405. #define WOL_PT6_MATCH BIT(30)
  406. #define WOL_PT5_MATCH BIT(29)
  407. #define WOL_PT4_MATCH BIT(28)
  408. #define WOL_PT3_MATCH BIT(27)
  409. #define WOL_PT2_MATCH BIT(26)
  410. #define WOL_PT1_MATCH BIT(25)
  411. #define WOL_PT0_MATCH BIT(24)
  412. #define WOL_PT7_EN BIT(23)
  413. #define WOL_PT6_EN BIT(22)
  414. #define WOL_PT5_EN BIT(21)
  415. #define WOL_PT4_EN BIT(20)
  416. #define WOL_PT3_EN BIT(19)
  417. #define WOL_PT2_EN BIT(18)
  418. #define WOL_PT1_EN BIT(17)
  419. #define WOL_PT0_EN BIT(16)
  420. #define WOL_LNKCHG_ST BIT(10)
  421. #define WOL_MAGIC_ST BIT(9)
  422. #define WOL_PATTERN_ST BIT(8)
  423. #define WOL_OOB_EN BIT(6)
  424. #define WOL_LINK_CHG_PME_EN BIT(5)
  425. #define WOL_LINK_CHG_EN BIT(4)
  426. #define WOL_MAGIC_PME_EN BIT(3)
  427. #define WOL_MAGIC_EN BIT(2)
  428. #define WOL_PATTERN_PME_EN BIT(1)
  429. #define WOL_PATTERN_EN BIT(0)
  430. /* WOL Length ( 2 DWORD ) */
  431. #define REG_WOL_PTLEN1 0x14A4
  432. #define WOL_PTLEN1_3_MASK 0xFFUL
  433. #define WOL_PTLEN1_3_SHIFT 24
  434. #define WOL_PTLEN1_2_MASK 0xFFUL
  435. #define WOL_PTLEN1_2_SHIFT 16
  436. #define WOL_PTLEN1_1_MASK 0xFFUL
  437. #define WOL_PTLEN1_1_SHIFT 8
  438. #define WOL_PTLEN1_0_MASK 0xFFUL
  439. #define WOL_PTLEN1_0_SHIFT 0
  440. #define REG_WOL_PTLEN2 0x14A8
  441. #define WOL_PTLEN2_7_MASK 0xFFUL
  442. #define WOL_PTLEN2_7_SHIFT 24
  443. #define WOL_PTLEN2_6_MASK 0xFFUL
  444. #define WOL_PTLEN2_6_SHIFT 16
  445. #define WOL_PTLEN2_5_MASK 0xFFUL
  446. #define WOL_PTLEN2_5_SHIFT 8
  447. #define WOL_PTLEN2_4_MASK 0xFFUL
  448. #define WOL_PTLEN2_4_SHIFT 0
  449. /* Internal SRAM Partition Register */
  450. #define RFDX_HEAD_ADDR_MASK 0x03FF
  451. #define RFDX_HARD_ADDR_SHIFT 0
  452. #define RFDX_TAIL_ADDR_MASK 0x03FF
  453. #define RFDX_TAIL_ADDR_SHIFT 16
  454. #define REG_SRAM_RFD0_INFO 0x1500
  455. #define REG_SRAM_RFD1_INFO 0x1504
  456. #define REG_SRAM_RFD2_INFO 0x1508
  457. #define REG_SRAM_RFD3_INFO 0x150C
  458. #define REG_RFD_NIC_LEN 0x1510 /* In 8-bytes */
  459. #define RFD_NIC_LEN_MASK 0x03FF
  460. #define REG_SRAM_TRD_ADDR 0x1518
  461. #define TPD_HEAD_ADDR_MASK 0x03FF
  462. #define TPD_HEAD_ADDR_SHIFT 0
  463. #define TPD_TAIL_ADDR_MASK 0x03FF
  464. #define TPD_TAIL_ADDR_SHIFT 16
  465. #define REG_SRAM_TRD_LEN 0x151C /* In 8-bytes */
  466. #define TPD_NIC_LEN_MASK 0x03FF
  467. #define REG_SRAM_RXF_ADDR 0x1520
  468. #define REG_SRAM_RXF_LEN 0x1524
  469. #define REG_SRAM_TXF_ADDR 0x1528
  470. #define REG_SRAM_TXF_LEN 0x152C
  471. #define REG_SRAM_TCPH_ADDR 0x1530
  472. #define REG_SRAM_PKTH_ADDR 0x1532
  473. /*
  474. * Load Ptr Register
  475. * Software sets this bit after the initialization of the head and tail */
  476. #define REG_LOAD_PTR 0x1534
  477. /*
  478. * addresses of all descriptors, as well as the following descriptor
  479. * control register, which triggers each function block to load the head
  480. * pointer to prepare for the operation. This bit is then self-cleared
  481. * after one cycle.
  482. */
  483. #define REG_RX_BASE_ADDR_HI 0x1540
  484. #define REG_TX_BASE_ADDR_HI 0x1544
  485. #define REG_RFD0_HEAD_ADDR_LO 0x1550
  486. #define REG_RFD_RING_SIZE 0x1560
  487. #define RFD_RING_SIZE_MASK 0x0FFF
  488. #define REG_RX_BUF_SIZE 0x1564
  489. #define RX_BUF_SIZE_MASK 0xFFFF
  490. #define REG_RRD0_HEAD_ADDR_LO 0x1568
  491. #define REG_RRD_RING_SIZE 0x1578
  492. #define RRD_RING_SIZE_MASK 0x0FFF
  493. #define REG_TPD_PRI1_ADDR_LO 0x157C
  494. #define REG_TPD_PRI0_ADDR_LO 0x1580
  495. #define REG_TPD_RING_SIZE 0x1584
  496. #define TPD_RING_SIZE_MASK 0xFFFF
  497. /* TXQ Control Register */
  498. #define REG_TXQ_CTRL 0x1590
  499. #define TXQ_TXF_BURST_NUM_MASK 0xFFFFUL
  500. #define TXQ_TXF_BURST_NUM_SHIFT 16
  501. #define L1C_TXQ_TXF_BURST_PREF 0x200
  502. #define L2CB_TXQ_TXF_BURST_PREF 0x40
  503. #define TXQ_CTRL_PEDING_CLR BIT(8)
  504. #define TXQ_CTRL_LS_8023_EN BIT(7)
  505. #define TXQ_CTRL_ENH_MODE BIT(6)
  506. #define TXQ_CTRL_EN BIT(5)
  507. #define TXQ_CTRL_IP_OPTION_EN BIT(4)
  508. #define TXQ_NUM_TPD_BURST_MASK 0xFUL
  509. #define TXQ_NUM_TPD_BURST_SHIFT 0
  510. #define TXQ_NUM_TPD_BURST_DEF 5
  511. #define TXQ_CFGV (\
  512. FIELDX(TXQ_NUM_TPD_BURST, TXQ_NUM_TPD_BURST_DEF) |\
  513. TXQ_CTRL_ENH_MODE |\
  514. TXQ_CTRL_LS_8023_EN |\
  515. TXQ_CTRL_IP_OPTION_EN)
  516. #define L1C_TXQ_CFGV (\
  517. TXQ_CFGV |\
  518. FIELDX(TXQ_TXF_BURST_NUM, L1C_TXQ_TXF_BURST_PREF))
  519. #define L2CB_TXQ_CFGV (\
  520. TXQ_CFGV |\
  521. FIELDX(TXQ_TXF_BURST_NUM, L2CB_TXQ_TXF_BURST_PREF))
  522. /* Jumbo packet Threshold for task offload */
  523. #define REG_TX_TSO_OFFLOAD_THRESH 0x1594 /* In 8-bytes */
  524. #define TX_TSO_OFFLOAD_THRESH_MASK 0x07FF
  525. #define MAX_TSO_FRAME_SIZE (7*1024)
  526. #define REG_TXF_WATER_MARK 0x1598 /* In 8-bytes */
  527. #define TXF_WATER_MARK_MASK 0x0FFF
  528. #define TXF_LOW_WATER_MARK_SHIFT 0
  529. #define TXF_HIGH_WATER_MARK_SHIFT 16
  530. #define TXQ_CTRL_BURST_MODE_EN 0x80000000
  531. #define REG_THRUPUT_MON_CTRL 0x159C
  532. #define THRUPUT_MON_RATE_MASK 0x3
  533. #define THRUPUT_MON_RATE_SHIFT 0
  534. #define THRUPUT_MON_EN 0x80
  535. /* RXQ Control Register */
  536. #define REG_RXQ_CTRL 0x15A0
  537. #define ASPM_THRUPUT_LIMIT_MASK 0x3
  538. #define ASPM_THRUPUT_LIMIT_SHIFT 0
  539. #define ASPM_THRUPUT_LIMIT_NO 0x00
  540. #define ASPM_THRUPUT_LIMIT_1M 0x01
  541. #define ASPM_THRUPUT_LIMIT_10M 0x02
  542. #define ASPM_THRUPUT_LIMIT_100M 0x03
  543. #define IPV6_CHKSUM_CTRL_EN BIT(7)
  544. #define RXQ_RFD_BURST_NUM_MASK 0x003F
  545. #define RXQ_RFD_BURST_NUM_SHIFT 20
  546. #define RXQ_NUM_RFD_PREF_DEF 8
  547. #define RSS_MODE_MASK 3UL
  548. #define RSS_MODE_SHIFT 26
  549. #define RSS_MODE_DIS 0
  550. #define RSS_MODE_SQSI 1
  551. #define RSS_MODE_MQSI 2
  552. #define RSS_MODE_MQMI 3
  553. #define RSS_NIP_QUEUE_SEL BIT(28) /* 0:q0, 1:table */
  554. #define RRS_HASH_CTRL_EN BIT(29)
  555. #define RX_CUT_THRU_EN BIT(30)
  556. #define RXQ_CTRL_EN BIT(31)
  557. #define REG_RFD_FREE_THRESH 0x15A4
  558. #define RFD_FREE_THRESH_MASK 0x003F
  559. #define RFD_FREE_HI_THRESH_SHIFT 0
  560. #define RFD_FREE_LO_THRESH_SHIFT 6
  561. /* RXF flow control register */
  562. #define REG_RXQ_RXF_PAUSE_THRESH 0x15A8
  563. #define RXQ_RXF_PAUSE_TH_HI_SHIFT 0
  564. #define RXQ_RXF_PAUSE_TH_HI_MASK 0x0FFF
  565. #define RXQ_RXF_PAUSE_TH_LO_SHIFT 16
  566. #define RXQ_RXF_PAUSE_TH_LO_MASK 0x0FFF
  567. #define REG_RXD_DMA_CTRL 0x15AC
  568. #define RXD_DMA_THRESH_MASK 0x0FFF /* In 8-bytes */
  569. #define RXD_DMA_THRESH_SHIFT 0
  570. #define RXD_DMA_DOWN_TIMER_MASK 0xFFFF
  571. #define RXD_DMA_DOWN_TIMER_SHIFT 16
  572. /* DMA Engine Control Register */
  573. #define REG_DMA_CTRL 0x15C0
  574. #define DMA_CTRL_SMB_NOW BIT(31)
  575. #define DMA_CTRL_WPEND_CLR BIT(30)
  576. #define DMA_CTRL_RPEND_CLR BIT(29)
  577. #define DMA_CTRL_WDLY_CNT_MASK 0xFUL
  578. #define DMA_CTRL_WDLY_CNT_SHIFT 16
  579. #define DMA_CTRL_WDLY_CNT_DEF 4
  580. #define DMA_CTRL_RDLY_CNT_MASK 0x1FUL
  581. #define DMA_CTRL_RDLY_CNT_SHIFT 11
  582. #define DMA_CTRL_RDLY_CNT_DEF 15
  583. #define DMA_CTRL_RREQ_PRI_DATA BIT(10) /* 0:tpd, 1:data */
  584. #define DMA_CTRL_WREQ_BLEN_MASK 7UL
  585. #define DMA_CTRL_WREQ_BLEN_SHIFT 7
  586. #define DMA_CTRL_RREQ_BLEN_MASK 7UL
  587. #define DMA_CTRL_RREQ_BLEN_SHIFT 4
  588. #define L1C_CTRL_DMA_RCB_LEN128 BIT(3) /* 0:64bytes,1:128bytes */
  589. #define DMA_CTRL_RORDER_MODE_MASK 7UL
  590. #define DMA_CTRL_RORDER_MODE_SHIFT 0
  591. #define DMA_CTRL_RORDER_MODE_OUT 4
  592. #define DMA_CTRL_RORDER_MODE_ENHANCE 2
  593. #define DMA_CTRL_RORDER_MODE_IN 1
  594. /* INT-triggle/SMB Control Register */
  595. #define REG_SMB_STAT_TIMER 0x15C4 /* 2us resolution */
  596. #define SMB_STAT_TIMER_MASK 0xFFFFFF
  597. #define REG_TINT_TPD_THRESH 0x15C8 /* tpd th to trig intrrupt */
  598. /* Mail box */
  599. #define MB_RFDX_PROD_IDX_MASK 0xFFFF
  600. #define REG_MB_RFD0_PROD_IDX 0x15E0
  601. #define REG_TPD_PRI1_PIDX 0x15F0 /* 16bit,hi-tpd producer idx */
  602. #define REG_TPD_PRI0_PIDX 0x15F2 /* 16bit,lo-tpd producer idx */
  603. #define REG_TPD_PRI1_CIDX 0x15F4 /* 16bit,hi-tpd consumer idx */
  604. #define REG_TPD_PRI0_CIDX 0x15F6 /* 16bit,lo-tpd consumer idx */
  605. #define REG_MB_RFD01_CONS_IDX 0x15F8
  606. #define MB_RFD0_CONS_IDX_MASK 0x0000FFFF
  607. #define MB_RFD1_CONS_IDX_MASK 0xFFFF0000
  608. /* Interrupt Status Register */
  609. #define REG_ISR 0x1600
  610. #define ISR_SMB 0x00000001
  611. #define ISR_TIMER 0x00000002
  612. /*
  613. * Software manual interrupt, for debug. Set when SW_MAN_INT_EN is set
  614. * in Table 51 Selene Master Control Register (Offset 0x1400).
  615. */
  616. #define ISR_MANUAL 0x00000004
  617. #define ISR_HW_RXF_OV 0x00000008 /* RXF overflow interrupt */
  618. #define ISR_RFD0_UR 0x00000010 /* RFD0 under run */
  619. #define ISR_RFD1_UR 0x00000020
  620. #define ISR_RFD2_UR 0x00000040
  621. #define ISR_RFD3_UR 0x00000080
  622. #define ISR_TXF_UR 0x00000100
  623. #define ISR_DMAR_TO_RST 0x00000200
  624. #define ISR_DMAW_TO_RST 0x00000400
  625. #define ISR_TX_CREDIT 0x00000800
  626. #define ISR_GPHY 0x00001000
  627. /* GPHY low power state interrupt */
  628. #define ISR_GPHY_LPW 0x00002000
  629. #define ISR_TXQ_TO_RST 0x00004000
  630. #define ISR_TX_PKT 0x00008000
  631. #define ISR_RX_PKT_0 0x00010000
  632. #define ISR_RX_PKT_1 0x00020000
  633. #define ISR_RX_PKT_2 0x00040000
  634. #define ISR_RX_PKT_3 0x00080000
  635. #define ISR_MAC_RX 0x00100000
  636. #define ISR_MAC_TX 0x00200000
  637. #define ISR_UR_DETECTED 0x00400000
  638. #define ISR_FERR_DETECTED 0x00800000
  639. #define ISR_NFERR_DETECTED 0x01000000
  640. #define ISR_CERR_DETECTED 0x02000000
  641. #define ISR_PHY_LINKDOWN 0x04000000
  642. #define ISR_DIS_INT 0x80000000
  643. /* Interrupt Mask Register */
  644. #define REG_IMR 0x1604
  645. #define IMR_NORMAL_MASK (\
  646. ISR_MANUAL |\
  647. ISR_HW_RXF_OV |\
  648. ISR_RFD0_UR |\
  649. ISR_TXF_UR |\
  650. ISR_DMAR_TO_RST |\
  651. ISR_TXQ_TO_RST |\
  652. ISR_DMAW_TO_RST |\
  653. ISR_GPHY |\
  654. ISR_TX_PKT |\
  655. ISR_RX_PKT_0 |\
  656. ISR_GPHY_LPW |\
  657. ISR_PHY_LINKDOWN)
  658. #define ISR_RX_PKT (\
  659. ISR_RX_PKT_0 |\
  660. ISR_RX_PKT_1 |\
  661. ISR_RX_PKT_2 |\
  662. ISR_RX_PKT_3)
  663. #define ISR_OVER (\
  664. ISR_RFD0_UR |\
  665. ISR_RFD1_UR |\
  666. ISR_RFD2_UR |\
  667. ISR_RFD3_UR |\
  668. ISR_HW_RXF_OV |\
  669. ISR_TXF_UR)
  670. #define ISR_ERROR (\
  671. ISR_DMAR_TO_RST |\
  672. ISR_TXQ_TO_RST |\
  673. ISR_DMAW_TO_RST |\
  674. ISR_PHY_LINKDOWN)
  675. #define REG_INT_RETRIG_TIMER 0x1608
  676. #define INT_RETRIG_TIMER_MASK 0xFFFF
  677. #define REG_MAC_RX_STATUS_BIN 0x1700
  678. #define REG_MAC_RX_STATUS_END 0x175c
  679. #define REG_MAC_TX_STATUS_BIN 0x1760
  680. #define REG_MAC_TX_STATUS_END 0x17c0
  681. #define REG_CLK_GATING_CTRL 0x1814
  682. #define CLK_GATING_DMAW_EN 0x0001
  683. #define CLK_GATING_DMAR_EN 0x0002
  684. #define CLK_GATING_TXQ_EN 0x0004
  685. #define CLK_GATING_RXQ_EN 0x0008
  686. #define CLK_GATING_TXMAC_EN 0x0010
  687. #define CLK_GATING_RXMAC_EN 0x0020
  688. #define CLK_GATING_EN_ALL (CLK_GATING_DMAW_EN |\
  689. CLK_GATING_DMAR_EN |\
  690. CLK_GATING_TXQ_EN |\
  691. CLK_GATING_RXQ_EN |\
  692. CLK_GATING_TXMAC_EN|\
  693. CLK_GATING_RXMAC_EN)
  694. /* DEBUG ADDR */
  695. #define REG_DEBUG_DATA0 0x1900
  696. #define REG_DEBUG_DATA1 0x1904
  697. #define L1D_MPW_PHYID1 0xD01C /* V7 */
  698. #define L1D_MPW_PHYID2 0xD01D /* V1-V6 */
  699. #define L1D_MPW_PHYID3 0xD01E /* V8 */
  700. /* Autoneg Advertisement Register */
  701. #define ADVERTISE_DEFAULT_CAP \
  702. (ADVERTISE_ALL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)
  703. /* 1000BASE-T Control Register */
  704. #define GIGA_CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port 0=DTE device */
  705. #define GIGA_CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master 0=Configure PHY as Slave */
  706. #define GIGA_CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
  707. #define GIGA_CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
  708. #define GIGA_CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
  709. #define GIGA_CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
  710. #define GIGA_CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
  711. #define GIGA_CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
  712. #define GIGA_CR_1000T_SPEED_MASK 0x0300
  713. #define GIGA_CR_1000T_DEFAULT_CAP 0x0300
  714. /* PHY Specific Status Register */
  715. #define MII_GIGA_PSSR 0x11
  716. #define GIGA_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
  717. #define GIGA_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */
  718. #define GIGA_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  719. #define GIGA_PSSR_10MBS 0x0000 /* 00=10Mbs */
  720. #define GIGA_PSSR_100MBS 0x4000 /* 01=100Mbs */
  721. #define GIGA_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  722. /* PHY Interrupt Enable Register */
  723. #define MII_IER 0x12
  724. #define IER_LINK_UP 0x0400
  725. #define IER_LINK_DOWN 0x0800
  726. /* PHY Interrupt Status Register */
  727. #define MII_ISR 0x13
  728. #define ISR_LINK_UP 0x0400
  729. #define ISR_LINK_DOWN 0x0800
  730. /* Cable-Detect-Test Control Register */
  731. #define MII_CDTC 0x16
  732. #define CDTC_EN_OFF 0 /* sc */
  733. #define CDTC_EN_BITS 1
  734. #define CDTC_PAIR_OFF 8
  735. #define CDTC_PAIR_BIT 2
  736. /* Cable-Detect-Test Status Register */
  737. #define MII_CDTS 0x1C
  738. #define CDTS_STATUS_OFF 8
  739. #define CDTS_STATUS_BITS 2
  740. #define CDTS_STATUS_NORMAL 0
  741. #define CDTS_STATUS_SHORT 1
  742. #define CDTS_STATUS_OPEN 2
  743. #define CDTS_STATUS_INVALID 3
  744. #define MII_DBG_ADDR 0x1D
  745. #define MII_DBG_DATA 0x1E
  746. /***************************** debug port *************************************/
  747. #define MIIDBG_ANACTRL 0x00
  748. #define ANACTRL_CLK125M_DELAY_EN 0x8000
  749. #define ANACTRL_VCO_FAST 0x4000
  750. #define ANACTRL_VCO_SLOW 0x2000
  751. #define ANACTRL_AFE_MODE_EN 0x1000
  752. #define ANACTRL_LCKDET_PHY 0x800
  753. #define ANACTRL_LCKDET_EN 0x400
  754. #define ANACTRL_OEN_125M 0x200
  755. #define ANACTRL_HBIAS_EN 0x100
  756. #define ANACTRL_HB_EN 0x80
  757. #define ANACTRL_SEL_HSP 0x40
  758. #define ANACTRL_CLASSA_EN 0x20
  759. #define ANACTRL_MANUSWON_SWR_MASK 3U
  760. #define ANACTRL_MANUSWON_SWR_SHIFT 2
  761. #define ANACTRL_MANUSWON_SWR_2V 0
  762. #define ANACTRL_MANUSWON_SWR_1P9V 1
  763. #define ANACTRL_MANUSWON_SWR_1P8V 2
  764. #define ANACTRL_MANUSWON_SWR_1P7V 3
  765. #define ANACTRL_MANUSWON_BW3_4M 0x2
  766. #define ANACTRL_RESTART_CAL 0x1
  767. #define ANACTRL_DEF 0x02EF
  768. #define MIIDBG_SYSMODCTRL 0x04
  769. #define SYSMODCTRL_IECHOADJ_PFMH_PHY 0x8000
  770. #define SYSMODCTRL_IECHOADJ_BIASGEN 0x4000
  771. #define SYSMODCTRL_IECHOADJ_PFML_PHY 0x2000
  772. #define SYSMODCTRL_IECHOADJ_PS_MASK 3U
  773. #define SYSMODCTRL_IECHOADJ_PS_SHIFT 10
  774. #define SYSMODCTRL_IECHOADJ_PS_40 3
  775. #define SYSMODCTRL_IECHOADJ_PS_20 2
  776. #define SYSMODCTRL_IECHOADJ_PS_0 1
  777. #define SYSMODCTRL_IECHOADJ_10BT_100MV 0x40 /* 1:100mv, 0:200mv */
  778. #define SYSMODCTRL_IECHOADJ_HLFAP_MASK 3U
  779. #define SYSMODCTRL_IECHOADJ_HLFAP_SHIFT 4
  780. #define SYSMODCTRL_IECHOADJ_VDFULBW 0x8
  781. #define SYSMODCTRL_IECHOADJ_VDBIASHLF 0x4
  782. #define SYSMODCTRL_IECHOADJ_VDAMPHLF 0x2
  783. #define SYSMODCTRL_IECHOADJ_VDLANSW 0x1
  784. #define SYSMODCTRL_IECHOADJ_DEF 0x88BB /* ???? */
  785. /* for l1d & l2cb */
  786. #define SYSMODCTRL_IECHOADJ_CUR_ADD 0x8000
  787. #define SYSMODCTRL_IECHOADJ_CUR_MASK 7U
  788. #define SYSMODCTRL_IECHOADJ_CUR_SHIFT 12
  789. #define SYSMODCTRL_IECHOADJ_VOL_MASK 0xFU
  790. #define SYSMODCTRL_IECHOADJ_VOL_SHIFT 8
  791. #define SYSMODCTRL_IECHOADJ_VOL_17ALL 3
  792. #define SYSMODCTRL_IECHOADJ_VOL_100M15 1
  793. #define SYSMODCTRL_IECHOADJ_VOL_10M17 0
  794. #define SYSMODCTRL_IECHOADJ_BIAS1_MASK 0xFU
  795. #define SYSMODCTRL_IECHOADJ_BIAS1_SHIFT 4
  796. #define SYSMODCTRL_IECHOADJ_BIAS2_MASK 0xFU
  797. #define SYSMODCTRL_IECHOADJ_BIAS2_SHIFT 0
  798. #define L1D_SYSMODCTRL_IECHOADJ_DEF 0x4FBB
  799. #define MIIDBG_SRDSYSMOD 0x05
  800. #define SRDSYSMOD_LCKDET_EN 0x2000
  801. #define SRDSYSMOD_PLL_EN 0x800
  802. #define SRDSYSMOD_SEL_HSP 0x400
  803. #define SRDSYSMOD_HLFTXDR 0x200
  804. #define SRDSYSMOD_TXCLK_DELAY_EN 0x100
  805. #define SRDSYSMOD_TXELECIDLE 0x80
  806. #define SRDSYSMOD_DEEMP_EN 0x40
  807. #define SRDSYSMOD_MS_PAD 0x4
  808. #define SRDSYSMOD_CDR_ADC_VLTG 0x2
  809. #define SRDSYSMOD_CDR_DAC_1MA 0x1
  810. #define SRDSYSMOD_DEF 0x2C46
  811. #define MIIDBG_CFGLPSPD 0x0A
  812. #define CFGLPSPD_RSTCNT_MASK 3U
  813. #define CFGLPSPD_RSTCNT_SHIFT 14
  814. #define CFGLPSPD_RSTCNT_CLK125SW 0x2000
  815. #define MIIDBG_HIBNEG 0x0B
  816. #define HIBNEG_PSHIB_EN 0x8000
  817. #define HIBNEG_WAKE_BOTH 0x4000
  818. #define HIBNEG_ONOFF_ANACHG_SUDEN 0x2000
  819. #define HIBNEG_HIB_PULSE 0x1000
  820. #define HIBNEG_GATE_25M_EN 0x800
  821. #define HIBNEG_RST_80U 0x400
  822. #define HIBNEG_RST_TIMER_MASK 3U
  823. #define HIBNEG_RST_TIMER_SHIFT 8
  824. #define HIBNEG_GTX_CLK_DELAY_MASK 3U
  825. #define HIBNEG_GTX_CLK_DELAY_SHIFT 5
  826. #define HIBNEG_BYPSS_BRKTIMER 0x10
  827. #define HIBNEG_DEF 0xBC40
  828. #define MIIDBG_TST10BTCFG 0x12
  829. #define TST10BTCFG_INTV_TIMER_MASK 3U
  830. #define TST10BTCFG_INTV_TIMER_SHIFT 14
  831. #define TST10BTCFG_TRIGER_TIMER_MASK 3U
  832. #define TST10BTCFG_TRIGER_TIMER_SHIFT 12
  833. #define TST10BTCFG_DIV_MAN_MLT3_EN 0x800
  834. #define TST10BTCFG_OFF_DAC_IDLE 0x400
  835. #define TST10BTCFG_LPBK_DEEP 0x4 /* 1:deep,0:shallow */
  836. #define TST10BTCFG_DEF 0x4C04
  837. #define MIIDBG_AZ_ANADECT 0x15
  838. #define AZ_ANADECT_10BTRX_TH 0x8000
  839. #define AZ_ANADECT_BOTH_01CHNL 0x4000
  840. #define AZ_ANADECT_INTV_MASK 0x3FU
  841. #define AZ_ANADECT_INTV_SHIFT 8
  842. #define AZ_ANADECT_THRESH_MASK 0xFU
  843. #define AZ_ANADECT_THRESH_SHIFT 4
  844. #define AZ_ANADECT_CHNL_MASK 0xFU
  845. #define AZ_ANADECT_CHNL_SHIFT 0
  846. #define AZ_ANADECT_DEF 0x3220
  847. #define AZ_ANADECT_LONG 0xb210
  848. #define MIIDBG_MSE16DB 0x18 /* l1d */
  849. #define L1D_MSE16DB_UP 0x05EA
  850. #define L1D_MSE16DB_DOWN 0x02EA
  851. #define MIIDBG_LEGCYPS 0x29
  852. #define LEGCYPS_EN 0x8000
  853. #define LEGCYPS_DAC_AMP1000_MASK 7U
  854. #define LEGCYPS_DAC_AMP1000_SHIFT 12
  855. #define LEGCYPS_DAC_AMP100_MASK 7U
  856. #define LEGCYPS_DAC_AMP100_SHIFT 9
  857. #define LEGCYPS_DAC_AMP10_MASK 7U
  858. #define LEGCYPS_DAC_AMP10_SHIFT 6
  859. #define LEGCYPS_UNPLUG_TIMER_MASK 7U
  860. #define LEGCYPS_UNPLUG_TIMER_SHIFT 3
  861. #define LEGCYPS_UNPLUG_DECT_EN 0x4
  862. #define LEGCYPS_ECNC_PS_EN 0x1
  863. #define L1D_LEGCYPS_DEF 0x129D
  864. #define L1C_LEGCYPS_DEF 0x36DD
  865. #define MIIDBG_TST100BTCFG 0x36
  866. #define TST100BTCFG_NORMAL_BW_EN 0x8000
  867. #define TST100BTCFG_BADLNK_BYPASS 0x4000
  868. #define TST100BTCFG_SHORTCABL_TH_MASK 0x3FU
  869. #define TST100BTCFG_SHORTCABL_TH_SHIFT 8
  870. #define TST100BTCFG_LITCH_EN 0x80
  871. #define TST100BTCFG_VLT_SW 0x40
  872. #define TST100BTCFG_LONGCABL_TH_MASK 0x3FU
  873. #define TST100BTCFG_LONGCABL_TH_SHIFT 0
  874. #define TST100BTCFG_DEF 0xE12C
  875. #define MIIDBG_VOLT_CTRL 0x3B /* only for l2cb 1 & 2 */
  876. #define VOLT_CTRL_CABLE1TH_MASK 0x1FFU
  877. #define VOLT_CTRL_CABLE1TH_SHIFT 7
  878. #define VOLT_CTRL_AMPCTRL_MASK 3U
  879. #define VOLT_CTRL_AMPCTRL_SHIFT 5
  880. #define VOLT_CTRL_SW_BYPASS 0x10
  881. #define VOLT_CTRL_SWLOWEST 0x8
  882. #define VOLT_CTRL_DACAMP10_MASK 7U
  883. #define VOLT_CTRL_DACAMP10_SHIFT 0
  884. #define MIIDBG_CABLE1TH_DET 0x3E
  885. #define CABLE1TH_DET_EN 0x8000
  886. /******* dev 3 *********/
  887. #define MIIEXT_PCS 3
  888. #define MIIEXT_CLDCTRL3 0x8003
  889. #define CLDCTRL3_BP_CABLE1TH_DET_GT 0x8000
  890. #define CLDCTRL3_AZ_DISAMP 0x1000
  891. #define L2CB_CLDCTRL3 0x4D19
  892. #define L1D_CLDCTRL3 0xDD19
  893. #define MIIEXT_CLDCTRL6 0x8006
  894. #define CLDCTRL6_CAB_LEN_MASK 0x1FFU
  895. #define CLDCTRL6_CAB_LEN_SHIFT 0
  896. #define CLDCTRL6_CAB_LEN_SHORT 0x50
  897. /********* dev 7 **********/
  898. #define MIIEXT_ANEG 7
  899. #define MIIEXT_LOCAL_EEEADV 0x3C
  900. #define LOCAL_EEEADV_1000BT 0x4
  901. #define LOCAL_EEEADV_100BT 0x2
  902. #define MIIEXT_REMOTE_EEEADV 0x3D
  903. #define REMOTE_EEEADV_1000BT 0x4
  904. #define REMOTE_EEEADV_100BT 0x2
  905. #define MIIEXT_EEE_ANEG 0x8000
  906. #define EEE_ANEG_1000M 0x4
  907. #define EEE_ANEG_100M 0x2
  908. #endif /*_ATL1C_HW_H_*/