flexcan.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/platform/flexcan.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/pinctrl/consumer.h>
  38. #define DRV_NAME "flexcan"
  39. /* 8 for RX fifo and 2 error handling */
  40. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  41. /* FLEXCAN module configuration register (CANMCR) bits */
  42. #define FLEXCAN_MCR_MDIS BIT(31)
  43. #define FLEXCAN_MCR_FRZ BIT(30)
  44. #define FLEXCAN_MCR_FEN BIT(29)
  45. #define FLEXCAN_MCR_HALT BIT(28)
  46. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  47. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  48. #define FLEXCAN_MCR_SOFTRST BIT(25)
  49. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  50. #define FLEXCAN_MCR_SUPV BIT(23)
  51. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  52. #define FLEXCAN_MCR_WRN_EN BIT(21)
  53. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  54. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  55. #define FLEXCAN_MCR_DOZE BIT(18)
  56. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  57. #define FLEXCAN_MCR_BCC BIT(16)
  58. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  59. #define FLEXCAN_MCR_AEN BIT(12)
  60. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0xf)
  61. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  62. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  63. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  64. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  65. /* FLEXCAN control register (CANCTRL) bits */
  66. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  67. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  68. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  69. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  70. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  71. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  72. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  73. #define FLEXCAN_CTRL_LPB BIT(12)
  74. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  75. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  76. #define FLEXCAN_CTRL_SMP BIT(7)
  77. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  78. #define FLEXCAN_CTRL_TSYN BIT(5)
  79. #define FLEXCAN_CTRL_LBUF BIT(4)
  80. #define FLEXCAN_CTRL_LOM BIT(3)
  81. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  82. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  83. #define FLEXCAN_CTRL_ERR_STATE \
  84. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  85. FLEXCAN_CTRL_BOFF_MSK)
  86. #define FLEXCAN_CTRL_ERR_ALL \
  87. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  88. /* FLEXCAN error and status register (ESR) bits */
  89. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  90. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  91. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  92. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  93. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  94. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  95. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  96. #define FLEXCAN_ESR_STF_ERR BIT(10)
  97. #define FLEXCAN_ESR_TX_WRN BIT(9)
  98. #define FLEXCAN_ESR_RX_WRN BIT(8)
  99. #define FLEXCAN_ESR_IDLE BIT(7)
  100. #define FLEXCAN_ESR_TXRX BIT(6)
  101. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  102. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  103. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  105. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  106. #define FLEXCAN_ESR_ERR_INT BIT(1)
  107. #define FLEXCAN_ESR_WAK_INT BIT(0)
  108. #define FLEXCAN_ESR_ERR_BUS \
  109. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  110. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  111. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  112. #define FLEXCAN_ESR_ERR_STATE \
  113. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  114. #define FLEXCAN_ESR_ERR_ALL \
  115. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  116. #define FLEXCAN_ESR_ALL_INT \
  117. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  118. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  119. /* FLEXCAN interrupt flag register (IFLAG) bits */
  120. #define FLEXCAN_TX_BUF_ID 8
  121. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  122. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  123. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  124. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  125. #define FLEXCAN_IFLAG_DEFAULT \
  126. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  127. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  128. /* FLEXCAN message buffers */
  129. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  130. #define FLEXCAN_MB_CNT_SRR BIT(22)
  131. #define FLEXCAN_MB_CNT_IDE BIT(21)
  132. #define FLEXCAN_MB_CNT_RTR BIT(20)
  133. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  134. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  135. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  136. /* Structure of the message buffer */
  137. struct flexcan_mb {
  138. u32 can_ctrl;
  139. u32 can_id;
  140. u32 data[2];
  141. };
  142. /* Structure of the hardware registers */
  143. struct flexcan_regs {
  144. u32 mcr; /* 0x00 */
  145. u32 ctrl; /* 0x04 */
  146. u32 timer; /* 0x08 */
  147. u32 _reserved1; /* 0x0c */
  148. u32 rxgmask; /* 0x10 */
  149. u32 rx14mask; /* 0x14 */
  150. u32 rx15mask; /* 0x18 */
  151. u32 ecr; /* 0x1c */
  152. u32 esr; /* 0x20 */
  153. u32 imask2; /* 0x24 */
  154. u32 imask1; /* 0x28 */
  155. u32 iflag2; /* 0x2c */
  156. u32 iflag1; /* 0x30 */
  157. u32 _reserved2[19];
  158. struct flexcan_mb cantxfg[64];
  159. };
  160. struct flexcan_priv {
  161. struct can_priv can;
  162. struct net_device *dev;
  163. struct napi_struct napi;
  164. void __iomem *base;
  165. u32 reg_esr;
  166. u32 reg_ctrl_default;
  167. struct clk *clk;
  168. struct flexcan_platform_data *pdata;
  169. };
  170. static struct can_bittiming_const flexcan_bittiming_const = {
  171. .name = DRV_NAME,
  172. .tseg1_min = 4,
  173. .tseg1_max = 16,
  174. .tseg2_min = 2,
  175. .tseg2_max = 8,
  176. .sjw_max = 4,
  177. .brp_min = 1,
  178. .brp_max = 256,
  179. .brp_inc = 1,
  180. };
  181. /*
  182. * Abstract off the read/write for arm versus ppc.
  183. */
  184. #if defined(__BIG_ENDIAN)
  185. static inline u32 flexcan_read(void __iomem *addr)
  186. {
  187. return in_be32(addr);
  188. }
  189. static inline void flexcan_write(u32 val, void __iomem *addr)
  190. {
  191. out_be32(addr, val);
  192. }
  193. #else
  194. static inline u32 flexcan_read(void __iomem *addr)
  195. {
  196. return readl(addr);
  197. }
  198. static inline void flexcan_write(u32 val, void __iomem *addr)
  199. {
  200. writel(val, addr);
  201. }
  202. #endif
  203. /*
  204. * Swtich transceiver on or off
  205. */
  206. static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
  207. {
  208. if (priv->pdata && priv->pdata->transceiver_switch)
  209. priv->pdata->transceiver_switch(on);
  210. }
  211. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  212. u32 reg_esr)
  213. {
  214. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  215. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  216. }
  217. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  218. {
  219. struct flexcan_regs __iomem *regs = priv->base;
  220. u32 reg;
  221. reg = flexcan_read(&regs->mcr);
  222. reg &= ~FLEXCAN_MCR_MDIS;
  223. flexcan_write(reg, &regs->mcr);
  224. udelay(10);
  225. }
  226. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  227. {
  228. struct flexcan_regs __iomem *regs = priv->base;
  229. u32 reg;
  230. reg = flexcan_read(&regs->mcr);
  231. reg |= FLEXCAN_MCR_MDIS;
  232. flexcan_write(reg, &regs->mcr);
  233. }
  234. static int flexcan_get_berr_counter(const struct net_device *dev,
  235. struct can_berr_counter *bec)
  236. {
  237. const struct flexcan_priv *priv = netdev_priv(dev);
  238. struct flexcan_regs __iomem *regs = priv->base;
  239. u32 reg = flexcan_read(&regs->ecr);
  240. bec->txerr = (reg >> 0) & 0xff;
  241. bec->rxerr = (reg >> 8) & 0xff;
  242. return 0;
  243. }
  244. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  245. {
  246. const struct flexcan_priv *priv = netdev_priv(dev);
  247. struct flexcan_regs __iomem *regs = priv->base;
  248. struct can_frame *cf = (struct can_frame *)skb->data;
  249. u32 can_id;
  250. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  251. if (can_dropped_invalid_skb(dev, skb))
  252. return NETDEV_TX_OK;
  253. netif_stop_queue(dev);
  254. if (cf->can_id & CAN_EFF_FLAG) {
  255. can_id = cf->can_id & CAN_EFF_MASK;
  256. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  257. } else {
  258. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  259. }
  260. if (cf->can_id & CAN_RTR_FLAG)
  261. ctrl |= FLEXCAN_MB_CNT_RTR;
  262. if (cf->can_dlc > 0) {
  263. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  264. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  265. }
  266. if (cf->can_dlc > 3) {
  267. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  268. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  269. }
  270. can_put_echo_skb(skb, dev, 0);
  271. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  272. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  273. return NETDEV_TX_OK;
  274. }
  275. static void do_bus_err(struct net_device *dev,
  276. struct can_frame *cf, u32 reg_esr)
  277. {
  278. struct flexcan_priv *priv = netdev_priv(dev);
  279. int rx_errors = 0, tx_errors = 0;
  280. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  281. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  282. netdev_dbg(dev, "BIT1_ERR irq\n");
  283. cf->data[2] |= CAN_ERR_PROT_BIT1;
  284. tx_errors = 1;
  285. }
  286. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  287. netdev_dbg(dev, "BIT0_ERR irq\n");
  288. cf->data[2] |= CAN_ERR_PROT_BIT0;
  289. tx_errors = 1;
  290. }
  291. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  292. netdev_dbg(dev, "ACK_ERR irq\n");
  293. cf->can_id |= CAN_ERR_ACK;
  294. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  295. tx_errors = 1;
  296. }
  297. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  298. netdev_dbg(dev, "CRC_ERR irq\n");
  299. cf->data[2] |= CAN_ERR_PROT_BIT;
  300. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  301. rx_errors = 1;
  302. }
  303. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  304. netdev_dbg(dev, "FRM_ERR irq\n");
  305. cf->data[2] |= CAN_ERR_PROT_FORM;
  306. rx_errors = 1;
  307. }
  308. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  309. netdev_dbg(dev, "STF_ERR irq\n");
  310. cf->data[2] |= CAN_ERR_PROT_STUFF;
  311. rx_errors = 1;
  312. }
  313. priv->can.can_stats.bus_error++;
  314. if (rx_errors)
  315. dev->stats.rx_errors++;
  316. if (tx_errors)
  317. dev->stats.tx_errors++;
  318. }
  319. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  320. {
  321. struct sk_buff *skb;
  322. struct can_frame *cf;
  323. skb = alloc_can_err_skb(dev, &cf);
  324. if (unlikely(!skb))
  325. return 0;
  326. do_bus_err(dev, cf, reg_esr);
  327. netif_receive_skb(skb);
  328. dev->stats.rx_packets++;
  329. dev->stats.rx_bytes += cf->can_dlc;
  330. return 1;
  331. }
  332. static void do_state(struct net_device *dev,
  333. struct can_frame *cf, enum can_state new_state)
  334. {
  335. struct flexcan_priv *priv = netdev_priv(dev);
  336. struct can_berr_counter bec;
  337. flexcan_get_berr_counter(dev, &bec);
  338. switch (priv->can.state) {
  339. case CAN_STATE_ERROR_ACTIVE:
  340. /*
  341. * from: ERROR_ACTIVE
  342. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  343. * => : there was a warning int
  344. */
  345. if (new_state >= CAN_STATE_ERROR_WARNING &&
  346. new_state <= CAN_STATE_BUS_OFF) {
  347. netdev_dbg(dev, "Error Warning IRQ\n");
  348. priv->can.can_stats.error_warning++;
  349. cf->can_id |= CAN_ERR_CRTL;
  350. cf->data[1] = (bec.txerr > bec.rxerr) ?
  351. CAN_ERR_CRTL_TX_WARNING :
  352. CAN_ERR_CRTL_RX_WARNING;
  353. }
  354. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  355. /*
  356. * from: ERROR_ACTIVE, ERROR_WARNING
  357. * to : ERROR_PASSIVE, BUS_OFF
  358. * => : error passive int
  359. */
  360. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  361. new_state <= CAN_STATE_BUS_OFF) {
  362. netdev_dbg(dev, "Error Passive IRQ\n");
  363. priv->can.can_stats.error_passive++;
  364. cf->can_id |= CAN_ERR_CRTL;
  365. cf->data[1] = (bec.txerr > bec.rxerr) ?
  366. CAN_ERR_CRTL_TX_PASSIVE :
  367. CAN_ERR_CRTL_RX_PASSIVE;
  368. }
  369. break;
  370. case CAN_STATE_BUS_OFF:
  371. netdev_err(dev, "BUG! "
  372. "hardware recovered automatically from BUS_OFF\n");
  373. break;
  374. default:
  375. break;
  376. }
  377. /* process state changes depending on the new state */
  378. switch (new_state) {
  379. case CAN_STATE_ERROR_ACTIVE:
  380. netdev_dbg(dev, "Error Active\n");
  381. cf->can_id |= CAN_ERR_PROT;
  382. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  383. break;
  384. case CAN_STATE_BUS_OFF:
  385. cf->can_id |= CAN_ERR_BUSOFF;
  386. can_bus_off(dev);
  387. break;
  388. default:
  389. break;
  390. }
  391. }
  392. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  393. {
  394. struct flexcan_priv *priv = netdev_priv(dev);
  395. struct sk_buff *skb;
  396. struct can_frame *cf;
  397. enum can_state new_state;
  398. int flt;
  399. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  400. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  401. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  402. FLEXCAN_ESR_RX_WRN))))
  403. new_state = CAN_STATE_ERROR_ACTIVE;
  404. else
  405. new_state = CAN_STATE_ERROR_WARNING;
  406. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  407. new_state = CAN_STATE_ERROR_PASSIVE;
  408. else
  409. new_state = CAN_STATE_BUS_OFF;
  410. /* state hasn't changed */
  411. if (likely(new_state == priv->can.state))
  412. return 0;
  413. skb = alloc_can_err_skb(dev, &cf);
  414. if (unlikely(!skb))
  415. return 0;
  416. do_state(dev, cf, new_state);
  417. priv->can.state = new_state;
  418. netif_receive_skb(skb);
  419. dev->stats.rx_packets++;
  420. dev->stats.rx_bytes += cf->can_dlc;
  421. return 1;
  422. }
  423. static void flexcan_read_fifo(const struct net_device *dev,
  424. struct can_frame *cf)
  425. {
  426. const struct flexcan_priv *priv = netdev_priv(dev);
  427. struct flexcan_regs __iomem *regs = priv->base;
  428. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  429. u32 reg_ctrl, reg_id;
  430. reg_ctrl = flexcan_read(&mb->can_ctrl);
  431. reg_id = flexcan_read(&mb->can_id);
  432. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  433. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  434. else
  435. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  436. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  437. cf->can_id |= CAN_RTR_FLAG;
  438. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  439. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  440. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  441. /* mark as read */
  442. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  443. flexcan_read(&regs->timer);
  444. }
  445. static int flexcan_read_frame(struct net_device *dev)
  446. {
  447. struct net_device_stats *stats = &dev->stats;
  448. struct can_frame *cf;
  449. struct sk_buff *skb;
  450. skb = alloc_can_skb(dev, &cf);
  451. if (unlikely(!skb)) {
  452. stats->rx_dropped++;
  453. return 0;
  454. }
  455. flexcan_read_fifo(dev, cf);
  456. netif_receive_skb(skb);
  457. stats->rx_packets++;
  458. stats->rx_bytes += cf->can_dlc;
  459. return 1;
  460. }
  461. static int flexcan_poll(struct napi_struct *napi, int quota)
  462. {
  463. struct net_device *dev = napi->dev;
  464. const struct flexcan_priv *priv = netdev_priv(dev);
  465. struct flexcan_regs __iomem *regs = priv->base;
  466. u32 reg_iflag1, reg_esr;
  467. int work_done = 0;
  468. /*
  469. * The error bits are cleared on read,
  470. * use saved value from irq handler.
  471. */
  472. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  473. /* handle state changes */
  474. work_done += flexcan_poll_state(dev, reg_esr);
  475. /* handle RX-FIFO */
  476. reg_iflag1 = flexcan_read(&regs->iflag1);
  477. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  478. work_done < quota) {
  479. work_done += flexcan_read_frame(dev);
  480. reg_iflag1 = flexcan_read(&regs->iflag1);
  481. }
  482. /* report bus errors */
  483. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  484. work_done += flexcan_poll_bus_err(dev, reg_esr);
  485. if (work_done < quota) {
  486. napi_complete(napi);
  487. /* enable IRQs */
  488. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  489. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  490. }
  491. return work_done;
  492. }
  493. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  494. {
  495. struct net_device *dev = dev_id;
  496. struct net_device_stats *stats = &dev->stats;
  497. struct flexcan_priv *priv = netdev_priv(dev);
  498. struct flexcan_regs __iomem *regs = priv->base;
  499. u32 reg_iflag1, reg_esr;
  500. reg_iflag1 = flexcan_read(&regs->iflag1);
  501. reg_esr = flexcan_read(&regs->esr);
  502. /* ACK all bus error and state change IRQ sources */
  503. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  504. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  505. /*
  506. * schedule NAPI in case of:
  507. * - rx IRQ
  508. * - state change IRQ
  509. * - bus error IRQ and bus error reporting is activated
  510. */
  511. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  512. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  513. flexcan_has_and_handle_berr(priv, reg_esr)) {
  514. /*
  515. * The error bits are cleared on read,
  516. * save them for later use.
  517. */
  518. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  519. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  520. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  521. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  522. &regs->ctrl);
  523. napi_schedule(&priv->napi);
  524. }
  525. /* FIFO overflow */
  526. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  527. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  528. dev->stats.rx_over_errors++;
  529. dev->stats.rx_errors++;
  530. }
  531. /* transmission complete interrupt */
  532. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  533. stats->tx_bytes += can_get_echo_skb(dev, 0);
  534. stats->tx_packets++;
  535. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  536. netif_wake_queue(dev);
  537. }
  538. return IRQ_HANDLED;
  539. }
  540. static void flexcan_set_bittiming(struct net_device *dev)
  541. {
  542. const struct flexcan_priv *priv = netdev_priv(dev);
  543. const struct can_bittiming *bt = &priv->can.bittiming;
  544. struct flexcan_regs __iomem *regs = priv->base;
  545. u32 reg;
  546. reg = flexcan_read(&regs->ctrl);
  547. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  548. FLEXCAN_CTRL_RJW(0x3) |
  549. FLEXCAN_CTRL_PSEG1(0x7) |
  550. FLEXCAN_CTRL_PSEG2(0x7) |
  551. FLEXCAN_CTRL_PROPSEG(0x7) |
  552. FLEXCAN_CTRL_LPB |
  553. FLEXCAN_CTRL_SMP |
  554. FLEXCAN_CTRL_LOM);
  555. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  556. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  557. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  558. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  559. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  560. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  561. reg |= FLEXCAN_CTRL_LPB;
  562. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  563. reg |= FLEXCAN_CTRL_LOM;
  564. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  565. reg |= FLEXCAN_CTRL_SMP;
  566. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  567. flexcan_write(reg, &regs->ctrl);
  568. /* print chip status */
  569. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  570. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  571. }
  572. /*
  573. * flexcan_chip_start
  574. *
  575. * this functions is entered with clocks enabled
  576. *
  577. */
  578. static int flexcan_chip_start(struct net_device *dev)
  579. {
  580. struct flexcan_priv *priv = netdev_priv(dev);
  581. struct flexcan_regs __iomem *regs = priv->base;
  582. unsigned int i;
  583. int err;
  584. u32 reg_mcr, reg_ctrl;
  585. /* enable module */
  586. flexcan_chip_enable(priv);
  587. /* soft reset */
  588. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  589. udelay(10);
  590. reg_mcr = flexcan_read(&regs->mcr);
  591. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  592. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  593. reg_mcr);
  594. err = -ENODEV;
  595. goto out;
  596. }
  597. flexcan_set_bittiming(dev);
  598. /*
  599. * MCR
  600. *
  601. * enable freeze
  602. * enable fifo
  603. * halt now
  604. * only supervisor access
  605. * enable warning int
  606. * choose format C
  607. * disable local echo
  608. *
  609. */
  610. reg_mcr = flexcan_read(&regs->mcr);
  611. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  612. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  613. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS;
  614. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  615. flexcan_write(reg_mcr, &regs->mcr);
  616. /*
  617. * CTRL
  618. *
  619. * disable timer sync feature
  620. *
  621. * disable auto busoff recovery
  622. * transmit lowest buffer first
  623. *
  624. * enable tx and rx warning interrupt
  625. * enable bus off interrupt
  626. * (== FLEXCAN_CTRL_ERR_STATE)
  627. *
  628. * _note_: we enable the "error interrupt"
  629. * (FLEXCAN_CTRL_ERR_MSK), too. Otherwise we don't get any
  630. * warning or bus passive interrupts.
  631. */
  632. reg_ctrl = flexcan_read(&regs->ctrl);
  633. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  634. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  635. FLEXCAN_CTRL_ERR_STATE | FLEXCAN_CTRL_ERR_MSK;
  636. /* save for later use */
  637. priv->reg_ctrl_default = reg_ctrl;
  638. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  639. flexcan_write(reg_ctrl, &regs->ctrl);
  640. for (i = 0; i < ARRAY_SIZE(regs->cantxfg); i++) {
  641. flexcan_write(0, &regs->cantxfg[i].can_ctrl);
  642. flexcan_write(0, &regs->cantxfg[i].can_id);
  643. flexcan_write(0, &regs->cantxfg[i].data[0]);
  644. flexcan_write(0, &regs->cantxfg[i].data[1]);
  645. /* put MB into rx queue */
  646. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  647. &regs->cantxfg[i].can_ctrl);
  648. }
  649. /* acceptance mask/acceptance code (accept everything) */
  650. flexcan_write(0x0, &regs->rxgmask);
  651. flexcan_write(0x0, &regs->rx14mask);
  652. flexcan_write(0x0, &regs->rx15mask);
  653. flexcan_transceiver_switch(priv, 1);
  654. /* synchronize with the can bus */
  655. reg_mcr = flexcan_read(&regs->mcr);
  656. reg_mcr &= ~FLEXCAN_MCR_HALT;
  657. flexcan_write(reg_mcr, &regs->mcr);
  658. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  659. /* enable FIFO interrupts */
  660. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  661. /* print chip status */
  662. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  663. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  664. return 0;
  665. out:
  666. flexcan_chip_disable(priv);
  667. return err;
  668. }
  669. /*
  670. * flexcan_chip_stop
  671. *
  672. * this functions is entered with clocks enabled
  673. *
  674. */
  675. static void flexcan_chip_stop(struct net_device *dev)
  676. {
  677. struct flexcan_priv *priv = netdev_priv(dev);
  678. struct flexcan_regs __iomem *regs = priv->base;
  679. u32 reg;
  680. /* Disable all interrupts */
  681. flexcan_write(0, &regs->imask1);
  682. /* Disable + halt module */
  683. reg = flexcan_read(&regs->mcr);
  684. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  685. flexcan_write(reg, &regs->mcr);
  686. flexcan_transceiver_switch(priv, 0);
  687. priv->can.state = CAN_STATE_STOPPED;
  688. return;
  689. }
  690. static int flexcan_open(struct net_device *dev)
  691. {
  692. struct flexcan_priv *priv = netdev_priv(dev);
  693. int err;
  694. clk_prepare_enable(priv->clk);
  695. err = open_candev(dev);
  696. if (err)
  697. goto out;
  698. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  699. if (err)
  700. goto out_close;
  701. /* start chip and queuing */
  702. err = flexcan_chip_start(dev);
  703. if (err)
  704. goto out_close;
  705. napi_enable(&priv->napi);
  706. netif_start_queue(dev);
  707. return 0;
  708. out_close:
  709. close_candev(dev);
  710. out:
  711. clk_disable_unprepare(priv->clk);
  712. return err;
  713. }
  714. static int flexcan_close(struct net_device *dev)
  715. {
  716. struct flexcan_priv *priv = netdev_priv(dev);
  717. netif_stop_queue(dev);
  718. napi_disable(&priv->napi);
  719. flexcan_chip_stop(dev);
  720. free_irq(dev->irq, dev);
  721. clk_disable_unprepare(priv->clk);
  722. close_candev(dev);
  723. return 0;
  724. }
  725. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  726. {
  727. int err;
  728. switch (mode) {
  729. case CAN_MODE_START:
  730. err = flexcan_chip_start(dev);
  731. if (err)
  732. return err;
  733. netif_wake_queue(dev);
  734. break;
  735. default:
  736. return -EOPNOTSUPP;
  737. }
  738. return 0;
  739. }
  740. static const struct net_device_ops flexcan_netdev_ops = {
  741. .ndo_open = flexcan_open,
  742. .ndo_stop = flexcan_close,
  743. .ndo_start_xmit = flexcan_start_xmit,
  744. };
  745. static int __devinit register_flexcandev(struct net_device *dev)
  746. {
  747. struct flexcan_priv *priv = netdev_priv(dev);
  748. struct flexcan_regs __iomem *regs = priv->base;
  749. u32 reg, err;
  750. clk_prepare_enable(priv->clk);
  751. /* select "bus clock", chip must be disabled */
  752. flexcan_chip_disable(priv);
  753. reg = flexcan_read(&regs->ctrl);
  754. reg |= FLEXCAN_CTRL_CLK_SRC;
  755. flexcan_write(reg, &regs->ctrl);
  756. flexcan_chip_enable(priv);
  757. /* set freeze, halt and activate FIFO, restrict register access */
  758. reg = flexcan_read(&regs->mcr);
  759. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  760. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  761. flexcan_write(reg, &regs->mcr);
  762. /*
  763. * Currently we only support newer versions of this core
  764. * featuring a RX FIFO. Older cores found on some Coldfire
  765. * derivates are not yet supported.
  766. */
  767. reg = flexcan_read(&regs->mcr);
  768. if (!(reg & FLEXCAN_MCR_FEN)) {
  769. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  770. err = -ENODEV;
  771. goto out;
  772. }
  773. err = register_candev(dev);
  774. out:
  775. /* disable core and turn off clocks */
  776. flexcan_chip_disable(priv);
  777. clk_disable_unprepare(priv->clk);
  778. return err;
  779. }
  780. static void __devexit unregister_flexcandev(struct net_device *dev)
  781. {
  782. unregister_candev(dev);
  783. }
  784. static int __devinit flexcan_probe(struct platform_device *pdev)
  785. {
  786. struct net_device *dev;
  787. struct flexcan_priv *priv;
  788. struct resource *mem;
  789. struct clk *clk = NULL;
  790. struct pinctrl *pinctrl;
  791. void __iomem *base;
  792. resource_size_t mem_size;
  793. int err, irq;
  794. u32 clock_freq = 0;
  795. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  796. if (IS_ERR(pinctrl))
  797. return PTR_ERR(pinctrl);
  798. if (pdev->dev.of_node) {
  799. const u32 *clock_freq_p;
  800. clock_freq_p = of_get_property(pdev->dev.of_node,
  801. "clock-frequency", NULL);
  802. if (clock_freq_p)
  803. clock_freq = *clock_freq_p;
  804. }
  805. if (!clock_freq) {
  806. clk = clk_get(&pdev->dev, NULL);
  807. if (IS_ERR(clk)) {
  808. dev_err(&pdev->dev, "no clock defined\n");
  809. err = PTR_ERR(clk);
  810. goto failed_clock;
  811. }
  812. clock_freq = clk_get_rate(clk);
  813. }
  814. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  815. irq = platform_get_irq(pdev, 0);
  816. if (!mem || irq <= 0) {
  817. err = -ENODEV;
  818. goto failed_get;
  819. }
  820. mem_size = resource_size(mem);
  821. if (!request_mem_region(mem->start, mem_size, pdev->name)) {
  822. err = -EBUSY;
  823. goto failed_get;
  824. }
  825. base = ioremap(mem->start, mem_size);
  826. if (!base) {
  827. err = -ENOMEM;
  828. goto failed_map;
  829. }
  830. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  831. if (!dev) {
  832. err = -ENOMEM;
  833. goto failed_alloc;
  834. }
  835. dev->netdev_ops = &flexcan_netdev_ops;
  836. dev->irq = irq;
  837. dev->flags |= IFF_ECHO;
  838. priv = netdev_priv(dev);
  839. priv->can.clock.freq = clock_freq;
  840. priv->can.bittiming_const = &flexcan_bittiming_const;
  841. priv->can.do_set_mode = flexcan_set_mode;
  842. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  843. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  844. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  845. CAN_CTRLMODE_BERR_REPORTING;
  846. priv->base = base;
  847. priv->dev = dev;
  848. priv->clk = clk;
  849. priv->pdata = pdev->dev.platform_data;
  850. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  851. dev_set_drvdata(&pdev->dev, dev);
  852. SET_NETDEV_DEV(dev, &pdev->dev);
  853. err = register_flexcandev(dev);
  854. if (err) {
  855. dev_err(&pdev->dev, "registering netdev failed\n");
  856. goto failed_register;
  857. }
  858. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  859. priv->base, dev->irq);
  860. return 0;
  861. failed_register:
  862. free_candev(dev);
  863. failed_alloc:
  864. iounmap(base);
  865. failed_map:
  866. release_mem_region(mem->start, mem_size);
  867. failed_get:
  868. if (clk)
  869. clk_put(clk);
  870. failed_clock:
  871. return err;
  872. }
  873. static int __devexit flexcan_remove(struct platform_device *pdev)
  874. {
  875. struct net_device *dev = platform_get_drvdata(pdev);
  876. struct flexcan_priv *priv = netdev_priv(dev);
  877. struct resource *mem;
  878. unregister_flexcandev(dev);
  879. platform_set_drvdata(pdev, NULL);
  880. iounmap(priv->base);
  881. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  882. release_mem_region(mem->start, resource_size(mem));
  883. if (priv->clk)
  884. clk_put(priv->clk);
  885. free_candev(dev);
  886. return 0;
  887. }
  888. static struct of_device_id flexcan_of_match[] = {
  889. {
  890. .compatible = "fsl,p1010-flexcan",
  891. },
  892. {},
  893. };
  894. static struct platform_driver flexcan_driver = {
  895. .driver = {
  896. .name = DRV_NAME,
  897. .owner = THIS_MODULE,
  898. .of_match_table = flexcan_of_match,
  899. },
  900. .probe = flexcan_probe,
  901. .remove = __devexit_p(flexcan_remove),
  902. };
  903. module_platform_driver(flexcan_driver);
  904. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  905. "Marc Kleine-Budde <kernel@pengutronix.de>");
  906. MODULE_LICENSE("GPL v2");
  907. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");