mx3_camera.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300
  1. /*
  2. * V4L2 Driver for i.MX3x camera host
  3. *
  4. * Copyright (C) 2008
  5. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/videodev2.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/clk.h>
  16. #include <linux/vmalloc.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/sched.h>
  19. #include <media/v4l2-common.h>
  20. #include <media/v4l2-dev.h>
  21. #include <media/videobuf2-dma-contig.h>
  22. #include <media/soc_camera.h>
  23. #include <media/soc_mediabus.h>
  24. #include <mach/ipu.h>
  25. #include <mach/mx3_camera.h>
  26. #include <mach/dma.h>
  27. #define MX3_CAM_DRV_NAME "mx3-camera"
  28. /* CMOS Sensor Interface Registers */
  29. #define CSI_REG_START 0x60
  30. #define CSI_SENS_CONF (0x60 - CSI_REG_START)
  31. #define CSI_SENS_FRM_SIZE (0x64 - CSI_REG_START)
  32. #define CSI_ACT_FRM_SIZE (0x68 - CSI_REG_START)
  33. #define CSI_OUT_FRM_CTRL (0x6C - CSI_REG_START)
  34. #define CSI_TST_CTRL (0x70 - CSI_REG_START)
  35. #define CSI_CCIR_CODE_1 (0x74 - CSI_REG_START)
  36. #define CSI_CCIR_CODE_2 (0x78 - CSI_REG_START)
  37. #define CSI_CCIR_CODE_3 (0x7C - CSI_REG_START)
  38. #define CSI_FLASH_STROBE_1 (0x80 - CSI_REG_START)
  39. #define CSI_FLASH_STROBE_2 (0x84 - CSI_REG_START)
  40. #define CSI_SENS_CONF_VSYNC_POL_SHIFT 0
  41. #define CSI_SENS_CONF_HSYNC_POL_SHIFT 1
  42. #define CSI_SENS_CONF_DATA_POL_SHIFT 2
  43. #define CSI_SENS_CONF_PIX_CLK_POL_SHIFT 3
  44. #define CSI_SENS_CONF_SENS_PRTCL_SHIFT 4
  45. #define CSI_SENS_CONF_SENS_CLKSRC_SHIFT 7
  46. #define CSI_SENS_CONF_DATA_FMT_SHIFT 8
  47. #define CSI_SENS_CONF_DATA_WIDTH_SHIFT 10
  48. #define CSI_SENS_CONF_EXT_VSYNC_SHIFT 15
  49. #define CSI_SENS_CONF_DIVRATIO_SHIFT 16
  50. #define CSI_SENS_CONF_DATA_FMT_RGB_YUV444 (0UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  51. #define CSI_SENS_CONF_DATA_FMT_YUV422 (2UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  52. #define CSI_SENS_CONF_DATA_FMT_BAYER (3UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  53. #define MAX_VIDEO_MEM 16
  54. enum csi_buffer_state {
  55. CSI_BUF_NEEDS_INIT,
  56. CSI_BUF_PREPARED,
  57. };
  58. struct mx3_camera_buffer {
  59. /* common v4l buffer stuff -- must be first */
  60. struct vb2_buffer vb;
  61. enum csi_buffer_state state;
  62. struct list_head queue;
  63. /* One descriptot per scatterlist (per frame) */
  64. struct dma_async_tx_descriptor *txd;
  65. /* We have to "build" a scatterlist ourselves - one element per frame */
  66. struct scatterlist sg;
  67. };
  68. /**
  69. * struct mx3_camera_dev - i.MX3x camera (CSI) object
  70. * @dev: camera device, to which the coherent buffer is attached
  71. * @icd: currently attached camera sensor
  72. * @clk: pointer to clock
  73. * @base: remapped register base address
  74. * @pdata: platform data
  75. * @platform_flags: platform flags
  76. * @mclk: master clock frequency in Hz
  77. * @capture: list of capture videobuffers
  78. * @lock: protects video buffer lists
  79. * @active: active video buffer
  80. * @idmac_channel: array of pointers to IPU DMAC DMA channels
  81. * @soc_host: embedded soc_host object
  82. */
  83. struct mx3_camera_dev {
  84. /*
  85. * i.MX3x is only supposed to handle one camera on its Camera Sensor
  86. * Interface. If anyone ever builds hardware to enable more than one
  87. * camera _simultaneously_, they will have to modify this driver too
  88. */
  89. struct soc_camera_device *icd;
  90. struct clk *clk;
  91. void __iomem *base;
  92. struct mx3_camera_pdata *pdata;
  93. unsigned long platform_flags;
  94. unsigned long mclk;
  95. u16 width_flags; /* max 15 bits */
  96. struct list_head capture;
  97. spinlock_t lock; /* Protects video buffer lists */
  98. struct mx3_camera_buffer *active;
  99. size_t buf_total;
  100. struct vb2_alloc_ctx *alloc_ctx;
  101. enum v4l2_field field;
  102. int sequence;
  103. /* IDMAC / dmaengine interface */
  104. struct idmac_channel *idmac_channel[1]; /* We need one channel */
  105. struct soc_camera_host soc_host;
  106. };
  107. struct dma_chan_request {
  108. struct mx3_camera_dev *mx3_cam;
  109. enum ipu_channel id;
  110. };
  111. static u32 csi_reg_read(struct mx3_camera_dev *mx3, off_t reg)
  112. {
  113. return __raw_readl(mx3->base + reg);
  114. }
  115. static void csi_reg_write(struct mx3_camera_dev *mx3, u32 value, off_t reg)
  116. {
  117. __raw_writel(value, mx3->base + reg);
  118. }
  119. static struct mx3_camera_buffer *to_mx3_vb(struct vb2_buffer *vb)
  120. {
  121. return container_of(vb, struct mx3_camera_buffer, vb);
  122. }
  123. /* Called from the IPU IDMAC ISR */
  124. static void mx3_cam_dma_done(void *arg)
  125. {
  126. struct idmac_tx_desc *desc = to_tx_desc(arg);
  127. struct dma_chan *chan = desc->txd.chan;
  128. struct idmac_channel *ichannel = to_idmac_chan(chan);
  129. struct mx3_camera_dev *mx3_cam = ichannel->client;
  130. dev_dbg(chan->device->dev, "callback cookie %d, active DMA 0x%08x\n",
  131. desc->txd.cookie, mx3_cam->active ? sg_dma_address(&mx3_cam->active->sg) : 0);
  132. spin_lock(&mx3_cam->lock);
  133. if (mx3_cam->active) {
  134. struct vb2_buffer *vb = &mx3_cam->active->vb;
  135. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  136. list_del_init(&buf->queue);
  137. do_gettimeofday(&vb->v4l2_buf.timestamp);
  138. vb->v4l2_buf.field = mx3_cam->field;
  139. vb->v4l2_buf.sequence = mx3_cam->sequence++;
  140. vb2_buffer_done(vb, VB2_BUF_STATE_DONE);
  141. }
  142. if (list_empty(&mx3_cam->capture)) {
  143. mx3_cam->active = NULL;
  144. spin_unlock(&mx3_cam->lock);
  145. /*
  146. * stop capture - without further buffers IPU_CHA_BUF0_RDY will
  147. * not get updated
  148. */
  149. return;
  150. }
  151. mx3_cam->active = list_entry(mx3_cam->capture.next,
  152. struct mx3_camera_buffer, queue);
  153. spin_unlock(&mx3_cam->lock);
  154. }
  155. /*
  156. * Videobuf operations
  157. */
  158. /*
  159. * Calculate the __buffer__ (not data) size and number of buffers.
  160. */
  161. static int mx3_videobuf_setup(struct vb2_queue *vq,
  162. const struct v4l2_format *fmt,
  163. unsigned int *count, unsigned int *num_planes,
  164. unsigned int sizes[], void *alloc_ctxs[])
  165. {
  166. struct soc_camera_device *icd = soc_camera_from_vb2q(vq);
  167. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  168. struct mx3_camera_dev *mx3_cam = ici->priv;
  169. if (!mx3_cam->idmac_channel[0])
  170. return -EINVAL;
  171. if (fmt) {
  172. const struct soc_camera_format_xlate *xlate = soc_camera_xlate_by_fourcc(icd,
  173. fmt->fmt.pix.pixelformat);
  174. unsigned int bytes_per_line;
  175. int ret;
  176. if (!xlate)
  177. return -EINVAL;
  178. ret = soc_mbus_bytes_per_line(fmt->fmt.pix.width,
  179. xlate->host_fmt);
  180. if (ret < 0)
  181. return ret;
  182. bytes_per_line = max_t(u32, fmt->fmt.pix.bytesperline, ret);
  183. ret = soc_mbus_image_size(xlate->host_fmt, bytes_per_line,
  184. fmt->fmt.pix.height);
  185. if (ret < 0)
  186. return ret;
  187. sizes[0] = max_t(u32, fmt->fmt.pix.sizeimage, ret);
  188. } else {
  189. /* Called from VIDIOC_REQBUFS or in compatibility mode */
  190. sizes[0] = icd->sizeimage;
  191. }
  192. alloc_ctxs[0] = mx3_cam->alloc_ctx;
  193. if (!vq->num_buffers)
  194. mx3_cam->sequence = 0;
  195. if (!*count)
  196. *count = 2;
  197. /* If *num_planes != 0, we have already verified *count. */
  198. if (!*num_planes &&
  199. sizes[0] * *count + mx3_cam->buf_total > MAX_VIDEO_MEM * 1024 * 1024)
  200. *count = (MAX_VIDEO_MEM * 1024 * 1024 - mx3_cam->buf_total) /
  201. sizes[0];
  202. *num_planes = 1;
  203. return 0;
  204. }
  205. static enum pixel_fmt fourcc_to_ipu_pix(__u32 fourcc)
  206. {
  207. /* Add more formats as need arises and test possibilities appear... */
  208. switch (fourcc) {
  209. case V4L2_PIX_FMT_RGB24:
  210. return IPU_PIX_FMT_RGB24;
  211. case V4L2_PIX_FMT_UYVY:
  212. case V4L2_PIX_FMT_RGB565:
  213. default:
  214. return IPU_PIX_FMT_GENERIC;
  215. }
  216. }
  217. static void mx3_videobuf_queue(struct vb2_buffer *vb)
  218. {
  219. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  220. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  221. struct mx3_camera_dev *mx3_cam = ici->priv;
  222. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  223. struct scatterlist *sg = &buf->sg;
  224. struct dma_async_tx_descriptor *txd;
  225. struct idmac_channel *ichan = mx3_cam->idmac_channel[0];
  226. struct idmac_video_param *video = &ichan->params.video;
  227. const struct soc_mbus_pixelfmt *host_fmt = icd->current_fmt->host_fmt;
  228. unsigned long flags;
  229. dma_cookie_t cookie;
  230. size_t new_size;
  231. new_size = icd->sizeimage;
  232. if (vb2_plane_size(vb, 0) < new_size) {
  233. dev_err(icd->parent, "Buffer #%d too small (%lu < %zu)\n",
  234. vb->v4l2_buf.index, vb2_plane_size(vb, 0), new_size);
  235. goto error;
  236. }
  237. if (buf->state == CSI_BUF_NEEDS_INIT) {
  238. sg_dma_address(sg) = vb2_dma_contig_plane_dma_addr(vb, 0);
  239. sg_dma_len(sg) = new_size;
  240. txd = dmaengine_prep_slave_sg(
  241. &ichan->dma_chan, sg, 1, DMA_DEV_TO_MEM,
  242. DMA_PREP_INTERRUPT);
  243. if (!txd)
  244. goto error;
  245. txd->callback_param = txd;
  246. txd->callback = mx3_cam_dma_done;
  247. buf->state = CSI_BUF_PREPARED;
  248. buf->txd = txd;
  249. } else {
  250. txd = buf->txd;
  251. }
  252. vb2_set_plane_payload(vb, 0, new_size);
  253. /* This is the configuration of one sg-element */
  254. video->out_pixel_fmt = fourcc_to_ipu_pix(host_fmt->fourcc);
  255. if (video->out_pixel_fmt == IPU_PIX_FMT_GENERIC) {
  256. /*
  257. * If the IPU DMA channel is configured to transfer generic
  258. * 8-bit data, we have to set up the geometry parameters
  259. * correctly, according to the current pixel format. The DMA
  260. * horizontal parameters in this case are expressed in bytes,
  261. * not in pixels.
  262. */
  263. video->out_width = icd->bytesperline;
  264. video->out_height = icd->user_height;
  265. video->out_stride = icd->bytesperline;
  266. } else {
  267. /*
  268. * For IPU known formats the pixel unit will be managed
  269. * successfully by the IPU code
  270. */
  271. video->out_width = icd->user_width;
  272. video->out_height = icd->user_height;
  273. video->out_stride = icd->user_width;
  274. }
  275. #ifdef DEBUG
  276. /* helps to see what DMA actually has written */
  277. if (vb2_plane_vaddr(vb, 0))
  278. memset(vb2_plane_vaddr(vb, 0), 0xaa, vb2_get_plane_payload(vb, 0));
  279. #endif
  280. spin_lock_irqsave(&mx3_cam->lock, flags);
  281. list_add_tail(&buf->queue, &mx3_cam->capture);
  282. if (!mx3_cam->active)
  283. mx3_cam->active = buf;
  284. spin_unlock_irq(&mx3_cam->lock);
  285. cookie = txd->tx_submit(txd);
  286. dev_dbg(icd->parent, "Submitted cookie %d DMA 0x%08x\n",
  287. cookie, sg_dma_address(&buf->sg));
  288. if (cookie >= 0)
  289. return;
  290. spin_lock_irq(&mx3_cam->lock);
  291. /* Submit error */
  292. list_del_init(&buf->queue);
  293. if (mx3_cam->active == buf)
  294. mx3_cam->active = NULL;
  295. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  296. error:
  297. vb2_buffer_done(vb, VB2_BUF_STATE_ERROR);
  298. }
  299. static void mx3_videobuf_release(struct vb2_buffer *vb)
  300. {
  301. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  302. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  303. struct mx3_camera_dev *mx3_cam = ici->priv;
  304. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  305. struct dma_async_tx_descriptor *txd = buf->txd;
  306. unsigned long flags;
  307. dev_dbg(icd->parent,
  308. "Release%s DMA 0x%08x, queue %sempty\n",
  309. mx3_cam->active == buf ? " active" : "", sg_dma_address(&buf->sg),
  310. list_empty(&buf->queue) ? "" : "not ");
  311. spin_lock_irqsave(&mx3_cam->lock, flags);
  312. if (mx3_cam->active == buf)
  313. mx3_cam->active = NULL;
  314. /* Doesn't hurt also if the list is empty */
  315. list_del_init(&buf->queue);
  316. buf->state = CSI_BUF_NEEDS_INIT;
  317. if (txd) {
  318. buf->txd = NULL;
  319. if (mx3_cam->idmac_channel[0])
  320. async_tx_ack(txd);
  321. }
  322. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  323. mx3_cam->buf_total -= vb2_plane_size(vb, 0);
  324. }
  325. static int mx3_videobuf_init(struct vb2_buffer *vb)
  326. {
  327. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  328. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  329. struct mx3_camera_dev *mx3_cam = ici->priv;
  330. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  331. /* This is for locking debugging only */
  332. INIT_LIST_HEAD(&buf->queue);
  333. sg_init_table(&buf->sg, 1);
  334. buf->state = CSI_BUF_NEEDS_INIT;
  335. mx3_cam->buf_total += vb2_plane_size(vb, 0);
  336. return 0;
  337. }
  338. static int mx3_stop_streaming(struct vb2_queue *q)
  339. {
  340. struct soc_camera_device *icd = soc_camera_from_vb2q(q);
  341. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  342. struct mx3_camera_dev *mx3_cam = ici->priv;
  343. struct idmac_channel *ichan = mx3_cam->idmac_channel[0];
  344. struct mx3_camera_buffer *buf, *tmp;
  345. unsigned long flags;
  346. if (ichan) {
  347. struct dma_chan *chan = &ichan->dma_chan;
  348. chan->device->device_control(chan, DMA_PAUSE, 0);
  349. }
  350. spin_lock_irqsave(&mx3_cam->lock, flags);
  351. mx3_cam->active = NULL;
  352. list_for_each_entry_safe(buf, tmp, &mx3_cam->capture, queue) {
  353. list_del_init(&buf->queue);
  354. vb2_buffer_done(&buf->vb, VB2_BUF_STATE_ERROR);
  355. }
  356. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  357. return 0;
  358. }
  359. static struct vb2_ops mx3_videobuf_ops = {
  360. .queue_setup = mx3_videobuf_setup,
  361. .buf_queue = mx3_videobuf_queue,
  362. .buf_cleanup = mx3_videobuf_release,
  363. .buf_init = mx3_videobuf_init,
  364. .wait_prepare = soc_camera_unlock,
  365. .wait_finish = soc_camera_lock,
  366. .stop_streaming = mx3_stop_streaming,
  367. };
  368. static int mx3_camera_init_videobuf(struct vb2_queue *q,
  369. struct soc_camera_device *icd)
  370. {
  371. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  372. q->io_modes = VB2_MMAP | VB2_USERPTR;
  373. q->drv_priv = icd;
  374. q->ops = &mx3_videobuf_ops;
  375. q->mem_ops = &vb2_dma_contig_memops;
  376. q->buf_struct_size = sizeof(struct mx3_camera_buffer);
  377. return vb2_queue_init(q);
  378. }
  379. /* First part of ipu_csi_init_interface() */
  380. static void mx3_camera_activate(struct mx3_camera_dev *mx3_cam,
  381. struct soc_camera_device *icd)
  382. {
  383. u32 conf;
  384. long rate;
  385. /* Set default size: ipu_csi_set_window_size() */
  386. csi_reg_write(mx3_cam, (640 - 1) | ((480 - 1) << 16), CSI_ACT_FRM_SIZE);
  387. /* ...and position to 0:0: ipu_csi_set_window_pos() */
  388. conf = csi_reg_read(mx3_cam, CSI_OUT_FRM_CTRL) & 0xffff0000;
  389. csi_reg_write(mx3_cam, conf, CSI_OUT_FRM_CTRL);
  390. /* We use only gated clock synchronisation mode so far */
  391. conf = 0 << CSI_SENS_CONF_SENS_PRTCL_SHIFT;
  392. /* Set generic data, platform-biggest bus-width */
  393. conf |= CSI_SENS_CONF_DATA_FMT_BAYER;
  394. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_15)
  395. conf |= 3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  396. else if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_10)
  397. conf |= 2 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  398. else if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_8)
  399. conf |= 1 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  400. else/* if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_4)*/
  401. conf |= 0 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  402. if (mx3_cam->platform_flags & MX3_CAMERA_CLK_SRC)
  403. conf |= 1 << CSI_SENS_CONF_SENS_CLKSRC_SHIFT;
  404. if (mx3_cam->platform_flags & MX3_CAMERA_EXT_VSYNC)
  405. conf |= 1 << CSI_SENS_CONF_EXT_VSYNC_SHIFT;
  406. if (mx3_cam->platform_flags & MX3_CAMERA_DP)
  407. conf |= 1 << CSI_SENS_CONF_DATA_POL_SHIFT;
  408. if (mx3_cam->platform_flags & MX3_CAMERA_PCP)
  409. conf |= 1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT;
  410. if (mx3_cam->platform_flags & MX3_CAMERA_HSP)
  411. conf |= 1 << CSI_SENS_CONF_HSYNC_POL_SHIFT;
  412. if (mx3_cam->platform_flags & MX3_CAMERA_VSP)
  413. conf |= 1 << CSI_SENS_CONF_VSYNC_POL_SHIFT;
  414. /* ipu_csi_init_interface() */
  415. csi_reg_write(mx3_cam, conf, CSI_SENS_CONF);
  416. clk_prepare_enable(mx3_cam->clk);
  417. rate = clk_round_rate(mx3_cam->clk, mx3_cam->mclk);
  418. dev_dbg(icd->parent, "Set SENS_CONF to %x, rate %ld\n", conf, rate);
  419. if (rate)
  420. clk_set_rate(mx3_cam->clk, rate);
  421. }
  422. /* Called with .video_lock held */
  423. static int mx3_camera_add_device(struct soc_camera_device *icd)
  424. {
  425. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  426. struct mx3_camera_dev *mx3_cam = ici->priv;
  427. if (mx3_cam->icd)
  428. return -EBUSY;
  429. mx3_camera_activate(mx3_cam, icd);
  430. mx3_cam->buf_total = 0;
  431. mx3_cam->icd = icd;
  432. dev_info(icd->parent, "MX3 Camera driver attached to camera %d\n",
  433. icd->devnum);
  434. return 0;
  435. }
  436. /* Called with .video_lock held */
  437. static void mx3_camera_remove_device(struct soc_camera_device *icd)
  438. {
  439. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  440. struct mx3_camera_dev *mx3_cam = ici->priv;
  441. struct idmac_channel **ichan = &mx3_cam->idmac_channel[0];
  442. BUG_ON(icd != mx3_cam->icd);
  443. if (*ichan) {
  444. dma_release_channel(&(*ichan)->dma_chan);
  445. *ichan = NULL;
  446. }
  447. clk_disable_unprepare(mx3_cam->clk);
  448. mx3_cam->icd = NULL;
  449. dev_info(icd->parent, "MX3 Camera driver detached from camera %d\n",
  450. icd->devnum);
  451. }
  452. static int test_platform_param(struct mx3_camera_dev *mx3_cam,
  453. unsigned char buswidth, unsigned long *flags)
  454. {
  455. /*
  456. * If requested data width is supported by the platform, use it or any
  457. * possible lower value - i.MX31 is smart enough to shift bits
  458. */
  459. if (buswidth > fls(mx3_cam->width_flags))
  460. return -EINVAL;
  461. /*
  462. * Platform specified synchronization and pixel clock polarities are
  463. * only a recommendation and are only used during probing. MX3x
  464. * camera interface only works in master mode, i.e., uses HSYNC and
  465. * VSYNC signals from the sensor
  466. */
  467. *flags = V4L2_MBUS_MASTER |
  468. V4L2_MBUS_HSYNC_ACTIVE_HIGH |
  469. V4L2_MBUS_HSYNC_ACTIVE_LOW |
  470. V4L2_MBUS_VSYNC_ACTIVE_HIGH |
  471. V4L2_MBUS_VSYNC_ACTIVE_LOW |
  472. V4L2_MBUS_PCLK_SAMPLE_RISING |
  473. V4L2_MBUS_PCLK_SAMPLE_FALLING |
  474. V4L2_MBUS_DATA_ACTIVE_HIGH |
  475. V4L2_MBUS_DATA_ACTIVE_LOW;
  476. return 0;
  477. }
  478. static int mx3_camera_try_bus_param(struct soc_camera_device *icd,
  479. const unsigned int depth)
  480. {
  481. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  482. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  483. struct mx3_camera_dev *mx3_cam = ici->priv;
  484. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  485. unsigned long bus_flags, common_flags;
  486. int ret = test_platform_param(mx3_cam, depth, &bus_flags);
  487. dev_dbg(icd->parent, "request bus width %d bit: %d\n", depth, ret);
  488. if (ret < 0)
  489. return ret;
  490. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  491. if (!ret) {
  492. common_flags = soc_mbus_config_compatible(&cfg,
  493. bus_flags);
  494. if (!common_flags) {
  495. dev_warn(icd->parent,
  496. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  497. cfg.flags, bus_flags);
  498. return -EINVAL;
  499. }
  500. } else if (ret != -ENOIOCTLCMD) {
  501. return ret;
  502. }
  503. return 0;
  504. }
  505. static bool chan_filter(struct dma_chan *chan, void *arg)
  506. {
  507. struct dma_chan_request *rq = arg;
  508. struct mx3_camera_pdata *pdata;
  509. if (!imx_dma_is_ipu(chan))
  510. return false;
  511. if (!rq)
  512. return false;
  513. pdata = rq->mx3_cam->soc_host.v4l2_dev.dev->platform_data;
  514. return rq->id == chan->chan_id &&
  515. pdata->dma_dev == chan->device->dev;
  516. }
  517. static const struct soc_mbus_pixelfmt mx3_camera_formats[] = {
  518. {
  519. .fourcc = V4L2_PIX_FMT_SBGGR8,
  520. .name = "Bayer BGGR (sRGB) 8 bit",
  521. .bits_per_sample = 8,
  522. .packing = SOC_MBUS_PACKING_NONE,
  523. .order = SOC_MBUS_ORDER_LE,
  524. .layout = SOC_MBUS_LAYOUT_PACKED,
  525. }, {
  526. .fourcc = V4L2_PIX_FMT_GREY,
  527. .name = "Monochrome 8 bit",
  528. .bits_per_sample = 8,
  529. .packing = SOC_MBUS_PACKING_NONE,
  530. .order = SOC_MBUS_ORDER_LE,
  531. .layout = SOC_MBUS_LAYOUT_PACKED,
  532. },
  533. };
  534. /* This will be corrected as we get more formats */
  535. static bool mx3_camera_packing_supported(const struct soc_mbus_pixelfmt *fmt)
  536. {
  537. return fmt->packing == SOC_MBUS_PACKING_NONE ||
  538. (fmt->bits_per_sample == 8 &&
  539. fmt->packing == SOC_MBUS_PACKING_2X8_PADHI) ||
  540. (fmt->bits_per_sample > 8 &&
  541. fmt->packing == SOC_MBUS_PACKING_EXTEND16);
  542. }
  543. static int mx3_camera_get_formats(struct soc_camera_device *icd, unsigned int idx,
  544. struct soc_camera_format_xlate *xlate)
  545. {
  546. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  547. struct device *dev = icd->parent;
  548. int formats = 0, ret;
  549. enum v4l2_mbus_pixelcode code;
  550. const struct soc_mbus_pixelfmt *fmt;
  551. ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
  552. if (ret < 0)
  553. /* No more formats */
  554. return 0;
  555. fmt = soc_mbus_get_fmtdesc(code);
  556. if (!fmt) {
  557. dev_warn(icd->parent,
  558. "Unsupported format code #%u: %d\n", idx, code);
  559. return 0;
  560. }
  561. /* This also checks support for the requested bits-per-sample */
  562. ret = mx3_camera_try_bus_param(icd, fmt->bits_per_sample);
  563. if (ret < 0)
  564. return 0;
  565. switch (code) {
  566. case V4L2_MBUS_FMT_SBGGR10_1X10:
  567. formats++;
  568. if (xlate) {
  569. xlate->host_fmt = &mx3_camera_formats[0];
  570. xlate->code = code;
  571. xlate++;
  572. dev_dbg(dev, "Providing format %s using code %d\n",
  573. mx3_camera_formats[0].name, code);
  574. }
  575. break;
  576. case V4L2_MBUS_FMT_Y10_1X10:
  577. formats++;
  578. if (xlate) {
  579. xlate->host_fmt = &mx3_camera_formats[1];
  580. xlate->code = code;
  581. xlate++;
  582. dev_dbg(dev, "Providing format %s using code %d\n",
  583. mx3_camera_formats[1].name, code);
  584. }
  585. break;
  586. default:
  587. if (!mx3_camera_packing_supported(fmt))
  588. return 0;
  589. }
  590. /* Generic pass-through */
  591. formats++;
  592. if (xlate) {
  593. xlate->host_fmt = fmt;
  594. xlate->code = code;
  595. dev_dbg(dev, "Providing format %c%c%c%c in pass-through mode\n",
  596. (fmt->fourcc >> (0*8)) & 0xFF,
  597. (fmt->fourcc >> (1*8)) & 0xFF,
  598. (fmt->fourcc >> (2*8)) & 0xFF,
  599. (fmt->fourcc >> (3*8)) & 0xFF);
  600. xlate++;
  601. }
  602. return formats;
  603. }
  604. static void configure_geometry(struct mx3_camera_dev *mx3_cam,
  605. unsigned int width, unsigned int height,
  606. const struct soc_mbus_pixelfmt *fmt)
  607. {
  608. u32 ctrl, width_field, height_field;
  609. if (fourcc_to_ipu_pix(fmt->fourcc) == IPU_PIX_FMT_GENERIC) {
  610. /*
  611. * As the CSI will be configured to output BAYER, here
  612. * the width parameter count the number of samples to
  613. * capture to complete the whole image width.
  614. */
  615. unsigned int num, den;
  616. int ret = soc_mbus_samples_per_pixel(fmt, &num, &den);
  617. BUG_ON(ret < 0);
  618. width = width * num / den;
  619. }
  620. /* Setup frame size - this cannot be changed on-the-fly... */
  621. width_field = width - 1;
  622. height_field = height - 1;
  623. csi_reg_write(mx3_cam, width_field | (height_field << 16), CSI_SENS_FRM_SIZE);
  624. csi_reg_write(mx3_cam, width_field << 16, CSI_FLASH_STROBE_1);
  625. csi_reg_write(mx3_cam, (height_field << 16) | 0x22, CSI_FLASH_STROBE_2);
  626. csi_reg_write(mx3_cam, width_field | (height_field << 16), CSI_ACT_FRM_SIZE);
  627. /* ...and position */
  628. ctrl = csi_reg_read(mx3_cam, CSI_OUT_FRM_CTRL) & 0xffff0000;
  629. /* Sensor does the cropping */
  630. csi_reg_write(mx3_cam, ctrl | 0 | (0 << 8), CSI_OUT_FRM_CTRL);
  631. }
  632. static int acquire_dma_channel(struct mx3_camera_dev *mx3_cam)
  633. {
  634. dma_cap_mask_t mask;
  635. struct dma_chan *chan;
  636. struct idmac_channel **ichan = &mx3_cam->idmac_channel[0];
  637. /* We have to use IDMAC_IC_7 for Bayer / generic data */
  638. struct dma_chan_request rq = {.mx3_cam = mx3_cam,
  639. .id = IDMAC_IC_7};
  640. dma_cap_zero(mask);
  641. dma_cap_set(DMA_SLAVE, mask);
  642. dma_cap_set(DMA_PRIVATE, mask);
  643. chan = dma_request_channel(mask, chan_filter, &rq);
  644. if (!chan)
  645. return -EBUSY;
  646. *ichan = to_idmac_chan(chan);
  647. (*ichan)->client = mx3_cam;
  648. return 0;
  649. }
  650. /*
  651. * FIXME: learn to use stride != width, then we can keep stride properly aligned
  652. * and support arbitrary (even) widths.
  653. */
  654. static inline void stride_align(__u32 *width)
  655. {
  656. if (ALIGN(*width, 8) < 4096)
  657. *width = ALIGN(*width, 8);
  658. else
  659. *width = *width & ~7;
  660. }
  661. /*
  662. * As long as we don't implement host-side cropping and scaling, we can use
  663. * default g_crop and cropcap from soc_camera.c
  664. */
  665. static int mx3_camera_set_crop(struct soc_camera_device *icd,
  666. struct v4l2_crop *a)
  667. {
  668. struct v4l2_rect *rect = &a->c;
  669. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  670. struct mx3_camera_dev *mx3_cam = ici->priv;
  671. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  672. struct v4l2_mbus_framefmt mf;
  673. int ret;
  674. soc_camera_limit_side(&rect->left, &rect->width, 0, 2, 4096);
  675. soc_camera_limit_side(&rect->top, &rect->height, 0, 2, 4096);
  676. ret = v4l2_subdev_call(sd, video, s_crop, a);
  677. if (ret < 0)
  678. return ret;
  679. /* The capture device might have changed its output sizes */
  680. ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
  681. if (ret < 0)
  682. return ret;
  683. if (mf.code != icd->current_fmt->code)
  684. return -EINVAL;
  685. if (mf.width & 7) {
  686. /* Ouch! We can only handle 8-byte aligned width... */
  687. stride_align(&mf.width);
  688. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  689. if (ret < 0)
  690. return ret;
  691. }
  692. if (mf.width != icd->user_width || mf.height != icd->user_height)
  693. configure_geometry(mx3_cam, mf.width, mf.height,
  694. icd->current_fmt->host_fmt);
  695. dev_dbg(icd->parent, "Sensor cropped %dx%d\n",
  696. mf.width, mf.height);
  697. icd->user_width = mf.width;
  698. icd->user_height = mf.height;
  699. return ret;
  700. }
  701. static int mx3_camera_set_fmt(struct soc_camera_device *icd,
  702. struct v4l2_format *f)
  703. {
  704. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  705. struct mx3_camera_dev *mx3_cam = ici->priv;
  706. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  707. const struct soc_camera_format_xlate *xlate;
  708. struct v4l2_pix_format *pix = &f->fmt.pix;
  709. struct v4l2_mbus_framefmt mf;
  710. int ret;
  711. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  712. if (!xlate) {
  713. dev_warn(icd->parent, "Format %x not found\n",
  714. pix->pixelformat);
  715. return -EINVAL;
  716. }
  717. stride_align(&pix->width);
  718. dev_dbg(icd->parent, "Set format %dx%d\n", pix->width, pix->height);
  719. /*
  720. * Might have to perform a complete interface initialisation like in
  721. * ipu_csi_init_interface() in mxc_v4l2_s_param(). Also consider
  722. * mxc_v4l2_s_fmt()
  723. */
  724. configure_geometry(mx3_cam, pix->width, pix->height, xlate->host_fmt);
  725. mf.width = pix->width;
  726. mf.height = pix->height;
  727. mf.field = pix->field;
  728. mf.colorspace = pix->colorspace;
  729. mf.code = xlate->code;
  730. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  731. if (ret < 0)
  732. return ret;
  733. if (mf.code != xlate->code)
  734. return -EINVAL;
  735. if (!mx3_cam->idmac_channel[0]) {
  736. ret = acquire_dma_channel(mx3_cam);
  737. if (ret < 0)
  738. return ret;
  739. }
  740. pix->width = mf.width;
  741. pix->height = mf.height;
  742. pix->field = mf.field;
  743. mx3_cam->field = mf.field;
  744. pix->colorspace = mf.colorspace;
  745. icd->current_fmt = xlate;
  746. dev_dbg(icd->parent, "Sensor set %dx%d\n", pix->width, pix->height);
  747. return ret;
  748. }
  749. static int mx3_camera_try_fmt(struct soc_camera_device *icd,
  750. struct v4l2_format *f)
  751. {
  752. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  753. const struct soc_camera_format_xlate *xlate;
  754. struct v4l2_pix_format *pix = &f->fmt.pix;
  755. struct v4l2_mbus_framefmt mf;
  756. __u32 pixfmt = pix->pixelformat;
  757. int ret;
  758. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  759. if (pixfmt && !xlate) {
  760. dev_warn(icd->parent, "Format %x not found\n", pixfmt);
  761. return -EINVAL;
  762. }
  763. /* limit to MX3 hardware capabilities */
  764. if (pix->height > 4096)
  765. pix->height = 4096;
  766. if (pix->width > 4096)
  767. pix->width = 4096;
  768. /* limit to sensor capabilities */
  769. mf.width = pix->width;
  770. mf.height = pix->height;
  771. mf.field = pix->field;
  772. mf.colorspace = pix->colorspace;
  773. mf.code = xlate->code;
  774. ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
  775. if (ret < 0)
  776. return ret;
  777. pix->width = mf.width;
  778. pix->height = mf.height;
  779. pix->colorspace = mf.colorspace;
  780. switch (mf.field) {
  781. case V4L2_FIELD_ANY:
  782. pix->field = V4L2_FIELD_NONE;
  783. break;
  784. case V4L2_FIELD_NONE:
  785. break;
  786. default:
  787. dev_err(icd->parent, "Field type %d unsupported.\n",
  788. mf.field);
  789. ret = -EINVAL;
  790. }
  791. return ret;
  792. }
  793. static int mx3_camera_reqbufs(struct soc_camera_device *icd,
  794. struct v4l2_requestbuffers *p)
  795. {
  796. return 0;
  797. }
  798. static unsigned int mx3_camera_poll(struct file *file, poll_table *pt)
  799. {
  800. struct soc_camera_device *icd = file->private_data;
  801. return vb2_poll(&icd->vb2_vidq, file, pt);
  802. }
  803. static int mx3_camera_querycap(struct soc_camera_host *ici,
  804. struct v4l2_capability *cap)
  805. {
  806. /* cap->name is set by the firendly caller:-> */
  807. strlcpy(cap->card, "i.MX3x Camera", sizeof(cap->card));
  808. cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  809. return 0;
  810. }
  811. static int mx3_camera_set_bus_param(struct soc_camera_device *icd)
  812. {
  813. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  814. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  815. struct mx3_camera_dev *mx3_cam = ici->priv;
  816. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  817. u32 pixfmt = icd->current_fmt->host_fmt->fourcc;
  818. unsigned long bus_flags, common_flags;
  819. u32 dw, sens_conf;
  820. const struct soc_mbus_pixelfmt *fmt;
  821. int buswidth;
  822. int ret;
  823. const struct soc_camera_format_xlate *xlate;
  824. struct device *dev = icd->parent;
  825. fmt = soc_mbus_get_fmtdesc(icd->current_fmt->code);
  826. if (!fmt)
  827. return -EINVAL;
  828. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  829. if (!xlate) {
  830. dev_warn(dev, "Format %x not found\n", pixfmt);
  831. return -EINVAL;
  832. }
  833. buswidth = fmt->bits_per_sample;
  834. ret = test_platform_param(mx3_cam, buswidth, &bus_flags);
  835. dev_dbg(dev, "requested bus width %d bit: %d\n", buswidth, ret);
  836. if (ret < 0)
  837. return ret;
  838. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  839. if (!ret) {
  840. common_flags = soc_mbus_config_compatible(&cfg,
  841. bus_flags);
  842. if (!common_flags) {
  843. dev_warn(icd->parent,
  844. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  845. cfg.flags, bus_flags);
  846. return -EINVAL;
  847. }
  848. } else if (ret != -ENOIOCTLCMD) {
  849. return ret;
  850. } else {
  851. common_flags = bus_flags;
  852. }
  853. dev_dbg(dev, "Flags cam: 0x%x host: 0x%lx common: 0x%lx\n",
  854. cfg.flags, bus_flags, common_flags);
  855. /* Make choices, based on platform preferences */
  856. if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
  857. (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
  858. if (mx3_cam->platform_flags & MX3_CAMERA_HSP)
  859. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
  860. else
  861. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
  862. }
  863. if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) &&
  864. (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) {
  865. if (mx3_cam->platform_flags & MX3_CAMERA_VSP)
  866. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH;
  867. else
  868. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW;
  869. }
  870. if ((common_flags & V4L2_MBUS_DATA_ACTIVE_HIGH) &&
  871. (common_flags & V4L2_MBUS_DATA_ACTIVE_LOW)) {
  872. if (mx3_cam->platform_flags & MX3_CAMERA_DP)
  873. common_flags &= ~V4L2_MBUS_DATA_ACTIVE_HIGH;
  874. else
  875. common_flags &= ~V4L2_MBUS_DATA_ACTIVE_LOW;
  876. }
  877. if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
  878. (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
  879. if (mx3_cam->platform_flags & MX3_CAMERA_PCP)
  880. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
  881. else
  882. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
  883. }
  884. cfg.flags = common_flags;
  885. ret = v4l2_subdev_call(sd, video, s_mbus_config, &cfg);
  886. if (ret < 0 && ret != -ENOIOCTLCMD) {
  887. dev_dbg(dev, "camera s_mbus_config(0x%lx) returned %d\n",
  888. common_flags, ret);
  889. return ret;
  890. }
  891. /*
  892. * So far only gated clock mode is supported. Add a line
  893. * (3 << CSI_SENS_CONF_SENS_PRTCL_SHIFT) |
  894. * below and select the required mode when supporting other
  895. * synchronisation protocols.
  896. */
  897. sens_conf = csi_reg_read(mx3_cam, CSI_SENS_CONF) &
  898. ~((1 << CSI_SENS_CONF_VSYNC_POL_SHIFT) |
  899. (1 << CSI_SENS_CONF_HSYNC_POL_SHIFT) |
  900. (1 << CSI_SENS_CONF_DATA_POL_SHIFT) |
  901. (1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT) |
  902. (3 << CSI_SENS_CONF_DATA_FMT_SHIFT) |
  903. (3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT));
  904. /* TODO: Support RGB and YUV formats */
  905. /* This has been set in mx3_camera_activate(), but we clear it above */
  906. sens_conf |= CSI_SENS_CONF_DATA_FMT_BAYER;
  907. if (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
  908. sens_conf |= 1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT;
  909. if (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  910. sens_conf |= 1 << CSI_SENS_CONF_HSYNC_POL_SHIFT;
  911. if (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
  912. sens_conf |= 1 << CSI_SENS_CONF_VSYNC_POL_SHIFT;
  913. if (common_flags & V4L2_MBUS_DATA_ACTIVE_LOW)
  914. sens_conf |= 1 << CSI_SENS_CONF_DATA_POL_SHIFT;
  915. /* Just do what we're asked to do */
  916. switch (xlate->host_fmt->bits_per_sample) {
  917. case 4:
  918. dw = 0 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  919. break;
  920. case 8:
  921. dw = 1 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  922. break;
  923. case 10:
  924. dw = 2 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  925. break;
  926. default:
  927. /*
  928. * Actually it can only be 15 now, default is just to silence
  929. * compiler warnings
  930. */
  931. case 15:
  932. dw = 3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  933. }
  934. csi_reg_write(mx3_cam, sens_conf | dw, CSI_SENS_CONF);
  935. dev_dbg(dev, "Set SENS_CONF to %x\n", sens_conf | dw);
  936. return 0;
  937. }
  938. static struct soc_camera_host_ops mx3_soc_camera_host_ops = {
  939. .owner = THIS_MODULE,
  940. .add = mx3_camera_add_device,
  941. .remove = mx3_camera_remove_device,
  942. .set_crop = mx3_camera_set_crop,
  943. .set_fmt = mx3_camera_set_fmt,
  944. .try_fmt = mx3_camera_try_fmt,
  945. .get_formats = mx3_camera_get_formats,
  946. .init_videobuf2 = mx3_camera_init_videobuf,
  947. .reqbufs = mx3_camera_reqbufs,
  948. .poll = mx3_camera_poll,
  949. .querycap = mx3_camera_querycap,
  950. .set_bus_param = mx3_camera_set_bus_param,
  951. };
  952. static int __devinit mx3_camera_probe(struct platform_device *pdev)
  953. {
  954. struct mx3_camera_dev *mx3_cam;
  955. struct resource *res;
  956. void __iomem *base;
  957. int err = 0;
  958. struct soc_camera_host *soc_host;
  959. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  960. if (!res) {
  961. err = -ENODEV;
  962. goto egetres;
  963. }
  964. mx3_cam = vzalloc(sizeof(*mx3_cam));
  965. if (!mx3_cam) {
  966. dev_err(&pdev->dev, "Could not allocate mx3 camera object\n");
  967. err = -ENOMEM;
  968. goto ealloc;
  969. }
  970. mx3_cam->clk = clk_get(&pdev->dev, NULL);
  971. if (IS_ERR(mx3_cam->clk)) {
  972. err = PTR_ERR(mx3_cam->clk);
  973. goto eclkget;
  974. }
  975. mx3_cam->pdata = pdev->dev.platform_data;
  976. mx3_cam->platform_flags = mx3_cam->pdata->flags;
  977. if (!(mx3_cam->platform_flags & (MX3_CAMERA_DATAWIDTH_4 |
  978. MX3_CAMERA_DATAWIDTH_8 | MX3_CAMERA_DATAWIDTH_10 |
  979. MX3_CAMERA_DATAWIDTH_15))) {
  980. /*
  981. * Platform hasn't set available data widths. This is bad.
  982. * Warn and use a default.
  983. */
  984. dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
  985. "data widths, using default 8 bit\n");
  986. mx3_cam->platform_flags |= MX3_CAMERA_DATAWIDTH_8;
  987. }
  988. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_4)
  989. mx3_cam->width_flags = 1 << 3;
  990. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_8)
  991. mx3_cam->width_flags |= 1 << 7;
  992. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_10)
  993. mx3_cam->width_flags |= 1 << 9;
  994. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_15)
  995. mx3_cam->width_flags |= 1 << 14;
  996. mx3_cam->mclk = mx3_cam->pdata->mclk_10khz * 10000;
  997. if (!mx3_cam->mclk) {
  998. dev_warn(&pdev->dev,
  999. "mclk_10khz == 0! Please, fix your platform data. "
  1000. "Using default 20MHz\n");
  1001. mx3_cam->mclk = 20000000;
  1002. }
  1003. /* list of video-buffers */
  1004. INIT_LIST_HEAD(&mx3_cam->capture);
  1005. spin_lock_init(&mx3_cam->lock);
  1006. base = ioremap(res->start, resource_size(res));
  1007. if (!base) {
  1008. pr_err("Couldn't map %x@%x\n", resource_size(res), res->start);
  1009. err = -ENOMEM;
  1010. goto eioremap;
  1011. }
  1012. mx3_cam->base = base;
  1013. soc_host = &mx3_cam->soc_host;
  1014. soc_host->drv_name = MX3_CAM_DRV_NAME;
  1015. soc_host->ops = &mx3_soc_camera_host_ops;
  1016. soc_host->priv = mx3_cam;
  1017. soc_host->v4l2_dev.dev = &pdev->dev;
  1018. soc_host->nr = pdev->id;
  1019. mx3_cam->alloc_ctx = vb2_dma_contig_init_ctx(&pdev->dev);
  1020. if (IS_ERR(mx3_cam->alloc_ctx)) {
  1021. err = PTR_ERR(mx3_cam->alloc_ctx);
  1022. goto eallocctx;
  1023. }
  1024. err = soc_camera_host_register(soc_host);
  1025. if (err)
  1026. goto ecamhostreg;
  1027. /* IDMAC interface */
  1028. dmaengine_get();
  1029. return 0;
  1030. ecamhostreg:
  1031. vb2_dma_contig_cleanup_ctx(mx3_cam->alloc_ctx);
  1032. eallocctx:
  1033. iounmap(base);
  1034. eioremap:
  1035. clk_put(mx3_cam->clk);
  1036. eclkget:
  1037. vfree(mx3_cam);
  1038. ealloc:
  1039. egetres:
  1040. return err;
  1041. }
  1042. static int __devexit mx3_camera_remove(struct platform_device *pdev)
  1043. {
  1044. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  1045. struct mx3_camera_dev *mx3_cam = container_of(soc_host,
  1046. struct mx3_camera_dev, soc_host);
  1047. clk_put(mx3_cam->clk);
  1048. soc_camera_host_unregister(soc_host);
  1049. iounmap(mx3_cam->base);
  1050. /*
  1051. * The channel has either not been allocated,
  1052. * or should have been released
  1053. */
  1054. if (WARN_ON(mx3_cam->idmac_channel[0]))
  1055. dma_release_channel(&mx3_cam->idmac_channel[0]->dma_chan);
  1056. vb2_dma_contig_cleanup_ctx(mx3_cam->alloc_ctx);
  1057. vfree(mx3_cam);
  1058. dmaengine_put();
  1059. return 0;
  1060. }
  1061. static struct platform_driver mx3_camera_driver = {
  1062. .driver = {
  1063. .name = MX3_CAM_DRV_NAME,
  1064. },
  1065. .probe = mx3_camera_probe,
  1066. .remove = __devexit_p(mx3_camera_remove),
  1067. };
  1068. module_platform_driver(mx3_camera_driver);
  1069. MODULE_DESCRIPTION("i.MX3x SoC Camera Host driver");
  1070. MODULE_AUTHOR("Guennadi Liakhovetski <lg@denx.de>");
  1071. MODULE_LICENSE("GPL v2");
  1072. MODULE_VERSION("0.2.3");
  1073. MODULE_ALIAS("platform:" MX3_CAM_DRV_NAME);