rv770.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. int i;
  48. /* Lock the graphics update lock */
  49. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  50. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  51. /* update the scanout addresses */
  52. if (radeon_crtc->crtc_id) {
  53. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  55. } else {
  56. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  58. }
  59. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  60. (u32)crtc_base);
  61. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  62. (u32)crtc_base);
  63. /* Wait for update_pending to go high. */
  64. for (i = 0; i < rdev->usec_timeout; i++) {
  65. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  66. break;
  67. udelay(1);
  68. }
  69. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  70. /* Unlock the lock, so double-buffering can take place inside vblank */
  71. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  72. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  73. /* Return current update_pending status: */
  74. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  75. }
  76. /* get temperature in millidegrees */
  77. int rv770_get_temp(struct radeon_device *rdev)
  78. {
  79. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  80. ASIC_T_SHIFT;
  81. int actual_temp;
  82. if (temp & 0x400)
  83. actual_temp = -256;
  84. else if (temp & 0x200)
  85. actual_temp = 255;
  86. else if (temp & 0x100) {
  87. actual_temp = temp & 0x1ff;
  88. actual_temp |= ~0x1ff;
  89. } else
  90. actual_temp = temp & 0xff;
  91. return (actual_temp * 1000) / 2;
  92. }
  93. void rv770_pm_misc(struct radeon_device *rdev)
  94. {
  95. int req_ps_idx = rdev->pm.requested_power_state_index;
  96. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  97. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  98. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  99. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  100. /* 0xff01 is a flag rather then an actual voltage */
  101. if (voltage->voltage == 0xff01)
  102. return;
  103. if (voltage->voltage != rdev->pm.current_vddc) {
  104. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  105. rdev->pm.current_vddc = voltage->voltage;
  106. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  107. }
  108. }
  109. }
  110. /*
  111. * GART
  112. */
  113. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  114. {
  115. u32 tmp;
  116. int r, i;
  117. if (rdev->gart.robj == NULL) {
  118. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  119. return -EINVAL;
  120. }
  121. r = radeon_gart_table_vram_pin(rdev);
  122. if (r)
  123. return r;
  124. radeon_gart_restore(rdev);
  125. /* Setup L2 cache */
  126. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  127. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  128. EFFECTIVE_L2_QUEUE_SIZE(7));
  129. WREG32(VM_L2_CNTL2, 0);
  130. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  131. /* Setup TLB control */
  132. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  133. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  134. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  135. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  136. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  137. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  138. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  139. if (rdev->family == CHIP_RV740)
  140. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  141. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  142. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  143. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  144. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  145. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  146. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  147. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  148. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  149. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  150. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  151. (u32)(rdev->dummy_page.addr >> 12));
  152. for (i = 1; i < 7; i++)
  153. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  154. r600_pcie_gart_tlb_flush(rdev);
  155. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  156. (unsigned)(rdev->mc.gtt_size >> 20),
  157. (unsigned long long)rdev->gart.table_addr);
  158. rdev->gart.ready = true;
  159. return 0;
  160. }
  161. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  162. {
  163. u32 tmp;
  164. int i;
  165. /* Disable all tables */
  166. for (i = 0; i < 7; i++)
  167. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  168. /* Setup L2 cache */
  169. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  170. EFFECTIVE_L2_QUEUE_SIZE(7));
  171. WREG32(VM_L2_CNTL2, 0);
  172. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  173. /* Setup TLB control */
  174. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  175. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  176. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  177. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  178. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  179. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  180. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  181. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  182. radeon_gart_table_vram_unpin(rdev);
  183. }
  184. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  185. {
  186. radeon_gart_fini(rdev);
  187. rv770_pcie_gart_disable(rdev);
  188. radeon_gart_table_vram_free(rdev);
  189. }
  190. void rv770_agp_enable(struct radeon_device *rdev)
  191. {
  192. u32 tmp;
  193. int i;
  194. /* Setup L2 cache */
  195. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  196. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  197. EFFECTIVE_L2_QUEUE_SIZE(7));
  198. WREG32(VM_L2_CNTL2, 0);
  199. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  200. /* Setup TLB control */
  201. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  202. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  203. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  204. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  205. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  206. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  207. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  208. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  209. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  210. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  211. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  212. for (i = 0; i < 7; i++)
  213. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  214. }
  215. static void rv770_mc_program(struct radeon_device *rdev)
  216. {
  217. struct rv515_mc_save save;
  218. u32 tmp;
  219. int i, j;
  220. /* Initialize HDP */
  221. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  222. WREG32((0x2c14 + j), 0x00000000);
  223. WREG32((0x2c18 + j), 0x00000000);
  224. WREG32((0x2c1c + j), 0x00000000);
  225. WREG32((0x2c20 + j), 0x00000000);
  226. WREG32((0x2c24 + j), 0x00000000);
  227. }
  228. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  229. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  230. */
  231. tmp = RREG32(HDP_DEBUG1);
  232. rv515_mc_stop(rdev, &save);
  233. if (r600_mc_wait_for_idle(rdev)) {
  234. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  235. }
  236. /* Lockout access through VGA aperture*/
  237. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  238. /* Update configuration */
  239. if (rdev->flags & RADEON_IS_AGP) {
  240. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  241. /* VRAM before AGP */
  242. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  243. rdev->mc.vram_start >> 12);
  244. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  245. rdev->mc.gtt_end >> 12);
  246. } else {
  247. /* VRAM after AGP */
  248. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  249. rdev->mc.gtt_start >> 12);
  250. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  251. rdev->mc.vram_end >> 12);
  252. }
  253. } else {
  254. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  255. rdev->mc.vram_start >> 12);
  256. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  257. rdev->mc.vram_end >> 12);
  258. }
  259. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  260. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  261. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  262. WREG32(MC_VM_FB_LOCATION, tmp);
  263. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  264. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  265. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  266. if (rdev->flags & RADEON_IS_AGP) {
  267. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  268. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  269. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  270. } else {
  271. WREG32(MC_VM_AGP_BASE, 0);
  272. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  273. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  274. }
  275. if (r600_mc_wait_for_idle(rdev)) {
  276. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  277. }
  278. rv515_mc_resume(rdev, &save);
  279. /* we need to own VRAM, so turn off the VGA renderer here
  280. * to stop it overwriting our objects */
  281. rv515_vga_render_disable(rdev);
  282. }
  283. /*
  284. * CP.
  285. */
  286. void r700_cp_stop(struct radeon_device *rdev)
  287. {
  288. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  289. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  290. WREG32(SCRATCH_UMSK, 0);
  291. }
  292. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  293. {
  294. const __be32 *fw_data;
  295. int i;
  296. if (!rdev->me_fw || !rdev->pfp_fw)
  297. return -EINVAL;
  298. r700_cp_stop(rdev);
  299. WREG32(CP_RB_CNTL,
  300. #ifdef __BIG_ENDIAN
  301. BUF_SWAP_32BIT |
  302. #endif
  303. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  304. /* Reset cp */
  305. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  306. RREG32(GRBM_SOFT_RESET);
  307. mdelay(15);
  308. WREG32(GRBM_SOFT_RESET, 0);
  309. fw_data = (const __be32 *)rdev->pfp_fw->data;
  310. WREG32(CP_PFP_UCODE_ADDR, 0);
  311. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  312. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  313. WREG32(CP_PFP_UCODE_ADDR, 0);
  314. fw_data = (const __be32 *)rdev->me_fw->data;
  315. WREG32(CP_ME_RAM_WADDR, 0);
  316. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  317. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  318. WREG32(CP_PFP_UCODE_ADDR, 0);
  319. WREG32(CP_ME_RAM_WADDR, 0);
  320. WREG32(CP_ME_RAM_RADDR, 0);
  321. return 0;
  322. }
  323. void r700_cp_fini(struct radeon_device *rdev)
  324. {
  325. r700_cp_stop(rdev);
  326. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  327. }
  328. /*
  329. * Core functions
  330. */
  331. static void rv770_gpu_init(struct radeon_device *rdev)
  332. {
  333. int i, j, num_qd_pipes;
  334. u32 ta_aux_cntl;
  335. u32 sx_debug_1;
  336. u32 smx_dc_ctl0;
  337. u32 db_debug3;
  338. u32 num_gs_verts_per_thread;
  339. u32 vgt_gs_per_es;
  340. u32 gs_prim_buffer_depth = 0;
  341. u32 sq_ms_fifo_sizes;
  342. u32 sq_config;
  343. u32 sq_thread_resource_mgmt;
  344. u32 hdp_host_path_cntl;
  345. u32 sq_dyn_gpr_size_simd_ab_0;
  346. u32 gb_tiling_config = 0;
  347. u32 cc_rb_backend_disable = 0;
  348. u32 cc_gc_shader_pipe_config = 0;
  349. u32 mc_arb_ramcfg;
  350. u32 db_debug4, tmp;
  351. u32 inactive_pipes, shader_pipe_config;
  352. u32 disabled_rb_mask;
  353. unsigned active_number;
  354. /* setup chip specs */
  355. rdev->config.rv770.tiling_group_size = 256;
  356. switch (rdev->family) {
  357. case CHIP_RV770:
  358. rdev->config.rv770.max_pipes = 4;
  359. rdev->config.rv770.max_tile_pipes = 8;
  360. rdev->config.rv770.max_simds = 10;
  361. rdev->config.rv770.max_backends = 4;
  362. rdev->config.rv770.max_gprs = 256;
  363. rdev->config.rv770.max_threads = 248;
  364. rdev->config.rv770.max_stack_entries = 512;
  365. rdev->config.rv770.max_hw_contexts = 8;
  366. rdev->config.rv770.max_gs_threads = 16 * 2;
  367. rdev->config.rv770.sx_max_export_size = 128;
  368. rdev->config.rv770.sx_max_export_pos_size = 16;
  369. rdev->config.rv770.sx_max_export_smx_size = 112;
  370. rdev->config.rv770.sq_num_cf_insts = 2;
  371. rdev->config.rv770.sx_num_of_sets = 7;
  372. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  373. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  374. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  375. break;
  376. case CHIP_RV730:
  377. rdev->config.rv770.max_pipes = 2;
  378. rdev->config.rv770.max_tile_pipes = 4;
  379. rdev->config.rv770.max_simds = 8;
  380. rdev->config.rv770.max_backends = 2;
  381. rdev->config.rv770.max_gprs = 128;
  382. rdev->config.rv770.max_threads = 248;
  383. rdev->config.rv770.max_stack_entries = 256;
  384. rdev->config.rv770.max_hw_contexts = 8;
  385. rdev->config.rv770.max_gs_threads = 16 * 2;
  386. rdev->config.rv770.sx_max_export_size = 256;
  387. rdev->config.rv770.sx_max_export_pos_size = 32;
  388. rdev->config.rv770.sx_max_export_smx_size = 224;
  389. rdev->config.rv770.sq_num_cf_insts = 2;
  390. rdev->config.rv770.sx_num_of_sets = 7;
  391. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  392. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  393. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  394. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  395. rdev->config.rv770.sx_max_export_pos_size -= 16;
  396. rdev->config.rv770.sx_max_export_smx_size += 16;
  397. }
  398. break;
  399. case CHIP_RV710:
  400. rdev->config.rv770.max_pipes = 2;
  401. rdev->config.rv770.max_tile_pipes = 2;
  402. rdev->config.rv770.max_simds = 2;
  403. rdev->config.rv770.max_backends = 1;
  404. rdev->config.rv770.max_gprs = 256;
  405. rdev->config.rv770.max_threads = 192;
  406. rdev->config.rv770.max_stack_entries = 256;
  407. rdev->config.rv770.max_hw_contexts = 4;
  408. rdev->config.rv770.max_gs_threads = 8 * 2;
  409. rdev->config.rv770.sx_max_export_size = 128;
  410. rdev->config.rv770.sx_max_export_pos_size = 16;
  411. rdev->config.rv770.sx_max_export_smx_size = 112;
  412. rdev->config.rv770.sq_num_cf_insts = 1;
  413. rdev->config.rv770.sx_num_of_sets = 7;
  414. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  415. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  416. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  417. break;
  418. case CHIP_RV740:
  419. rdev->config.rv770.max_pipes = 4;
  420. rdev->config.rv770.max_tile_pipes = 4;
  421. rdev->config.rv770.max_simds = 8;
  422. rdev->config.rv770.max_backends = 4;
  423. rdev->config.rv770.max_gprs = 256;
  424. rdev->config.rv770.max_threads = 248;
  425. rdev->config.rv770.max_stack_entries = 512;
  426. rdev->config.rv770.max_hw_contexts = 8;
  427. rdev->config.rv770.max_gs_threads = 16 * 2;
  428. rdev->config.rv770.sx_max_export_size = 256;
  429. rdev->config.rv770.sx_max_export_pos_size = 32;
  430. rdev->config.rv770.sx_max_export_smx_size = 224;
  431. rdev->config.rv770.sq_num_cf_insts = 2;
  432. rdev->config.rv770.sx_num_of_sets = 7;
  433. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  434. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  435. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  436. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  437. rdev->config.rv770.sx_max_export_pos_size -= 16;
  438. rdev->config.rv770.sx_max_export_smx_size += 16;
  439. }
  440. break;
  441. default:
  442. break;
  443. }
  444. /* Initialize HDP */
  445. j = 0;
  446. for (i = 0; i < 32; i++) {
  447. WREG32((0x2c14 + j), 0x00000000);
  448. WREG32((0x2c18 + j), 0x00000000);
  449. WREG32((0x2c1c + j), 0x00000000);
  450. WREG32((0x2c20 + j), 0x00000000);
  451. WREG32((0x2c24 + j), 0x00000000);
  452. j += 0x18;
  453. }
  454. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  455. /* setup tiling, simd, pipe config */
  456. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  457. shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  458. inactive_pipes = (shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  459. for (i = 0, tmp = 1, active_number = 0; i < R7XX_MAX_PIPES; i++) {
  460. if (!(inactive_pipes & tmp)) {
  461. active_number++;
  462. }
  463. tmp <<= 1;
  464. }
  465. if (active_number == 1) {
  466. WREG32(SPI_CONFIG_CNTL, DISABLE_INTERP_1);
  467. } else {
  468. WREG32(SPI_CONFIG_CNTL, 0);
  469. }
  470. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  471. tmp = R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_rb_backend_disable >> 16);
  472. if (tmp < rdev->config.rv770.max_backends) {
  473. rdev->config.rv770.max_backends = tmp;
  474. }
  475. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  476. tmp = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R7XX_MAX_PIPES_MASK);
  477. if (tmp < rdev->config.rv770.max_pipes) {
  478. rdev->config.rv770.max_pipes = tmp;
  479. }
  480. tmp = R7XX_MAX_SIMDS - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R7XX_MAX_SIMDS_MASK);
  481. if (tmp < rdev->config.rv770.max_simds) {
  482. rdev->config.rv770.max_simds = tmp;
  483. }
  484. switch (rdev->config.rv770.max_tile_pipes) {
  485. case 1:
  486. default:
  487. gb_tiling_config = PIPE_TILING(0);
  488. break;
  489. case 2:
  490. gb_tiling_config = PIPE_TILING(1);
  491. break;
  492. case 4:
  493. gb_tiling_config = PIPE_TILING(2);
  494. break;
  495. case 8:
  496. gb_tiling_config = PIPE_TILING(3);
  497. break;
  498. }
  499. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  500. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R7XX_MAX_BACKENDS_MASK;
  501. tmp = (gb_tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  502. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.rv770.max_backends,
  503. R7XX_MAX_BACKENDS, disabled_rb_mask);
  504. gb_tiling_config |= tmp << 16;
  505. rdev->config.rv770.backend_map = tmp;
  506. if (rdev->family == CHIP_RV770)
  507. gb_tiling_config |= BANK_TILING(1);
  508. else {
  509. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  510. gb_tiling_config |= BANK_TILING(1);
  511. else
  512. gb_tiling_config |= BANK_TILING(0);
  513. }
  514. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  515. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  516. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  517. gb_tiling_config |= ROW_TILING(3);
  518. gb_tiling_config |= SAMPLE_SPLIT(3);
  519. } else {
  520. gb_tiling_config |=
  521. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  522. gb_tiling_config |=
  523. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  524. }
  525. gb_tiling_config |= BANK_SWAPS(1);
  526. rdev->config.rv770.tile_config = gb_tiling_config;
  527. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  528. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  529. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  530. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  531. WREG32(CGTS_TCC_DISABLE, 0);
  532. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  533. WREG32(CGTS_USER_TCC_DISABLE, 0);
  534. num_qd_pipes = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  535. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  536. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  537. /* set HW defaults for 3D engine */
  538. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  539. ROQ_IB2_START(0x2b)));
  540. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  541. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  542. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  543. sx_debug_1 = RREG32(SX_DEBUG_1);
  544. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  545. WREG32(SX_DEBUG_1, sx_debug_1);
  546. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  547. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  548. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  549. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  550. if (rdev->family != CHIP_RV740)
  551. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  552. GS_FLUSH_CTL(4) |
  553. ACK_FLUSH_CTL(3) |
  554. SYNC_FLUSH_CTL));
  555. db_debug3 = RREG32(DB_DEBUG3);
  556. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  557. switch (rdev->family) {
  558. case CHIP_RV770:
  559. case CHIP_RV740:
  560. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  561. break;
  562. case CHIP_RV710:
  563. case CHIP_RV730:
  564. default:
  565. db_debug3 |= DB_CLK_OFF_DELAY(2);
  566. break;
  567. }
  568. WREG32(DB_DEBUG3, db_debug3);
  569. if (rdev->family != CHIP_RV770) {
  570. db_debug4 = RREG32(DB_DEBUG4);
  571. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  572. WREG32(DB_DEBUG4, db_debug4);
  573. }
  574. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  575. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  576. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  577. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  578. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  579. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  580. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  581. WREG32(VGT_NUM_INSTANCES, 1);
  582. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  583. WREG32(CP_PERFMON_CNTL, 0);
  584. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  585. DONE_FIFO_HIWATER(0xe0) |
  586. ALU_UPDATE_FIFO_HIWATER(0x8));
  587. switch (rdev->family) {
  588. case CHIP_RV770:
  589. case CHIP_RV730:
  590. case CHIP_RV710:
  591. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  592. break;
  593. case CHIP_RV740:
  594. default:
  595. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  596. break;
  597. }
  598. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  599. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  600. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  601. */
  602. sq_config = RREG32(SQ_CONFIG);
  603. sq_config &= ~(PS_PRIO(3) |
  604. VS_PRIO(3) |
  605. GS_PRIO(3) |
  606. ES_PRIO(3));
  607. sq_config |= (DX9_CONSTS |
  608. VC_ENABLE |
  609. EXPORT_SRC_C |
  610. PS_PRIO(0) |
  611. VS_PRIO(1) |
  612. GS_PRIO(2) |
  613. ES_PRIO(3));
  614. if (rdev->family == CHIP_RV710)
  615. /* no vertex cache */
  616. sq_config &= ~VC_ENABLE;
  617. WREG32(SQ_CONFIG, sq_config);
  618. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  619. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  620. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  621. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  622. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  623. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  624. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  625. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  626. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  627. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  628. else
  629. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  630. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  631. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  632. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  633. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  634. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  635. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  636. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  637. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  638. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  639. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  640. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  641. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  642. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  643. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  644. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  645. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  646. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  647. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  648. FORCE_EOV_MAX_REZ_CNT(255)));
  649. if (rdev->family == CHIP_RV710)
  650. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  651. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  652. else
  653. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  654. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  655. switch (rdev->family) {
  656. case CHIP_RV770:
  657. case CHIP_RV730:
  658. case CHIP_RV740:
  659. gs_prim_buffer_depth = 384;
  660. break;
  661. case CHIP_RV710:
  662. gs_prim_buffer_depth = 128;
  663. break;
  664. default:
  665. break;
  666. }
  667. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  668. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  669. /* Max value for this is 256 */
  670. if (vgt_gs_per_es > 256)
  671. vgt_gs_per_es = 256;
  672. WREG32(VGT_ES_PER_GS, 128);
  673. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  674. WREG32(VGT_GS_PER_VS, 2);
  675. /* more default values. 2D/3D driver should adjust as needed */
  676. WREG32(VGT_GS_VERTEX_REUSE, 16);
  677. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  678. WREG32(VGT_STRMOUT_EN, 0);
  679. WREG32(SX_MISC, 0);
  680. WREG32(PA_SC_MODE_CNTL, 0);
  681. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  682. WREG32(PA_SC_AA_CONFIG, 0);
  683. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  684. WREG32(PA_SC_LINE_STIPPLE, 0);
  685. WREG32(SPI_INPUT_Z, 0);
  686. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  687. WREG32(CB_COLOR7_FRAG, 0);
  688. /* clear render buffer base addresses */
  689. WREG32(CB_COLOR0_BASE, 0);
  690. WREG32(CB_COLOR1_BASE, 0);
  691. WREG32(CB_COLOR2_BASE, 0);
  692. WREG32(CB_COLOR3_BASE, 0);
  693. WREG32(CB_COLOR4_BASE, 0);
  694. WREG32(CB_COLOR5_BASE, 0);
  695. WREG32(CB_COLOR6_BASE, 0);
  696. WREG32(CB_COLOR7_BASE, 0);
  697. WREG32(TCP_CNTL, 0);
  698. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  699. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  700. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  701. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  702. NUM_CLIP_SEQ(3)));
  703. }
  704. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  705. {
  706. u64 size_bf, size_af;
  707. if (mc->mc_vram_size > 0xE0000000) {
  708. /* leave room for at least 512M GTT */
  709. dev_warn(rdev->dev, "limiting VRAM\n");
  710. mc->real_vram_size = 0xE0000000;
  711. mc->mc_vram_size = 0xE0000000;
  712. }
  713. if (rdev->flags & RADEON_IS_AGP) {
  714. size_bf = mc->gtt_start;
  715. size_af = 0xFFFFFFFF - mc->gtt_end;
  716. if (size_bf > size_af) {
  717. if (mc->mc_vram_size > size_bf) {
  718. dev_warn(rdev->dev, "limiting VRAM\n");
  719. mc->real_vram_size = size_bf;
  720. mc->mc_vram_size = size_bf;
  721. }
  722. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  723. } else {
  724. if (mc->mc_vram_size > size_af) {
  725. dev_warn(rdev->dev, "limiting VRAM\n");
  726. mc->real_vram_size = size_af;
  727. mc->mc_vram_size = size_af;
  728. }
  729. mc->vram_start = mc->gtt_end + 1;
  730. }
  731. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  732. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  733. mc->mc_vram_size >> 20, mc->vram_start,
  734. mc->vram_end, mc->real_vram_size >> 20);
  735. } else {
  736. radeon_vram_location(rdev, &rdev->mc, 0);
  737. rdev->mc.gtt_base_align = 0;
  738. radeon_gtt_location(rdev, mc);
  739. }
  740. }
  741. int rv770_mc_init(struct radeon_device *rdev)
  742. {
  743. u32 tmp;
  744. int chansize, numchan;
  745. /* Get VRAM informations */
  746. rdev->mc.vram_is_ddr = true;
  747. tmp = RREG32(MC_ARB_RAMCFG);
  748. if (tmp & CHANSIZE_OVERRIDE) {
  749. chansize = 16;
  750. } else if (tmp & CHANSIZE_MASK) {
  751. chansize = 64;
  752. } else {
  753. chansize = 32;
  754. }
  755. tmp = RREG32(MC_SHARED_CHMAP);
  756. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  757. case 0:
  758. default:
  759. numchan = 1;
  760. break;
  761. case 1:
  762. numchan = 2;
  763. break;
  764. case 2:
  765. numchan = 4;
  766. break;
  767. case 3:
  768. numchan = 8;
  769. break;
  770. }
  771. rdev->mc.vram_width = numchan * chansize;
  772. /* Could aper size report 0 ? */
  773. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  774. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  775. /* Setup GPU memory space */
  776. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  777. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  778. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  779. r700_vram_gtt_location(rdev, &rdev->mc);
  780. radeon_update_bandwidth_info(rdev);
  781. return 0;
  782. }
  783. static int rv770_startup(struct radeon_device *rdev)
  784. {
  785. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  786. int r;
  787. /* enable pcie gen2 link */
  788. rv770_pcie_gen2_enable(rdev);
  789. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  790. r = r600_init_microcode(rdev);
  791. if (r) {
  792. DRM_ERROR("Failed to load firmware!\n");
  793. return r;
  794. }
  795. }
  796. r = r600_vram_scratch_init(rdev);
  797. if (r)
  798. return r;
  799. rv770_mc_program(rdev);
  800. if (rdev->flags & RADEON_IS_AGP) {
  801. rv770_agp_enable(rdev);
  802. } else {
  803. r = rv770_pcie_gart_enable(rdev);
  804. if (r)
  805. return r;
  806. }
  807. rv770_gpu_init(rdev);
  808. r = r600_blit_init(rdev);
  809. if (r) {
  810. r600_blit_fini(rdev);
  811. rdev->asic->copy.copy = NULL;
  812. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  813. }
  814. /* allocate wb buffer */
  815. r = radeon_wb_init(rdev);
  816. if (r)
  817. return r;
  818. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  819. if (r) {
  820. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  821. return r;
  822. }
  823. /* Enable IRQ */
  824. r = r600_irq_init(rdev);
  825. if (r) {
  826. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  827. radeon_irq_kms_fini(rdev);
  828. return r;
  829. }
  830. r600_irq_set(rdev);
  831. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  832. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  833. 0, 0xfffff, RADEON_CP_PACKET2);
  834. if (r)
  835. return r;
  836. r = rv770_cp_load_microcode(rdev);
  837. if (r)
  838. return r;
  839. r = r600_cp_resume(rdev);
  840. if (r)
  841. return r;
  842. r = radeon_ib_pool_start(rdev);
  843. if (r)
  844. return r;
  845. r = radeon_ib_ring_tests(rdev);
  846. if (r)
  847. return r;
  848. r = r600_audio_init(rdev);
  849. if (r) {
  850. DRM_ERROR("radeon: audio init failed\n");
  851. return r;
  852. }
  853. return 0;
  854. }
  855. int rv770_resume(struct radeon_device *rdev)
  856. {
  857. int r;
  858. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  859. * posting will perform necessary task to bring back GPU into good
  860. * shape.
  861. */
  862. /* post card */
  863. atom_asic_init(rdev->mode_info.atom_context);
  864. rdev->accel_working = true;
  865. r = rv770_startup(rdev);
  866. if (r) {
  867. DRM_ERROR("r600 startup failed on resume\n");
  868. rdev->accel_working = false;
  869. return r;
  870. }
  871. return r;
  872. }
  873. int rv770_suspend(struct radeon_device *rdev)
  874. {
  875. r600_audio_fini(rdev);
  876. radeon_ib_pool_suspend(rdev);
  877. r600_blit_suspend(rdev);
  878. /* FIXME: we should wait for ring to be empty */
  879. r700_cp_stop(rdev);
  880. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  881. r600_irq_suspend(rdev);
  882. radeon_wb_disable(rdev);
  883. rv770_pcie_gart_disable(rdev);
  884. return 0;
  885. }
  886. /* Plan is to move initialization in that function and use
  887. * helper function so that radeon_device_init pretty much
  888. * do nothing more than calling asic specific function. This
  889. * should also allow to remove a bunch of callback function
  890. * like vram_info.
  891. */
  892. int rv770_init(struct radeon_device *rdev)
  893. {
  894. int r;
  895. /* Read BIOS */
  896. if (!radeon_get_bios(rdev)) {
  897. if (ASIC_IS_AVIVO(rdev))
  898. return -EINVAL;
  899. }
  900. /* Must be an ATOMBIOS */
  901. if (!rdev->is_atom_bios) {
  902. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  903. return -EINVAL;
  904. }
  905. r = radeon_atombios_init(rdev);
  906. if (r)
  907. return r;
  908. /* Post card if necessary */
  909. if (!radeon_card_posted(rdev)) {
  910. if (!rdev->bios) {
  911. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  912. return -EINVAL;
  913. }
  914. DRM_INFO("GPU not posted. posting now...\n");
  915. atom_asic_init(rdev->mode_info.atom_context);
  916. }
  917. /* Initialize scratch registers */
  918. r600_scratch_init(rdev);
  919. /* Initialize surface registers */
  920. radeon_surface_init(rdev);
  921. /* Initialize clocks */
  922. radeon_get_clock_info(rdev->ddev);
  923. /* Fence driver */
  924. r = radeon_fence_driver_init(rdev);
  925. if (r)
  926. return r;
  927. /* initialize AGP */
  928. if (rdev->flags & RADEON_IS_AGP) {
  929. r = radeon_agp_init(rdev);
  930. if (r)
  931. radeon_agp_disable(rdev);
  932. }
  933. r = rv770_mc_init(rdev);
  934. if (r)
  935. return r;
  936. /* Memory manager */
  937. r = radeon_bo_init(rdev);
  938. if (r)
  939. return r;
  940. r = radeon_irq_kms_init(rdev);
  941. if (r)
  942. return r;
  943. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  944. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  945. rdev->ih.ring_obj = NULL;
  946. r600_ih_ring_init(rdev, 64 * 1024);
  947. r = r600_pcie_gart_init(rdev);
  948. if (r)
  949. return r;
  950. r = radeon_ib_pool_init(rdev);
  951. rdev->accel_working = true;
  952. if (r) {
  953. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  954. rdev->accel_working = false;
  955. }
  956. r = rv770_startup(rdev);
  957. if (r) {
  958. dev_err(rdev->dev, "disabling GPU acceleration\n");
  959. r700_cp_fini(rdev);
  960. r600_irq_fini(rdev);
  961. radeon_wb_fini(rdev);
  962. r100_ib_fini(rdev);
  963. radeon_irq_kms_fini(rdev);
  964. rv770_pcie_gart_fini(rdev);
  965. rdev->accel_working = false;
  966. }
  967. return 0;
  968. }
  969. void rv770_fini(struct radeon_device *rdev)
  970. {
  971. r600_blit_fini(rdev);
  972. r700_cp_fini(rdev);
  973. r600_irq_fini(rdev);
  974. radeon_wb_fini(rdev);
  975. r100_ib_fini(rdev);
  976. radeon_irq_kms_fini(rdev);
  977. rv770_pcie_gart_fini(rdev);
  978. r600_vram_scratch_fini(rdev);
  979. radeon_gem_fini(rdev);
  980. radeon_fence_driver_fini(rdev);
  981. radeon_agp_fini(rdev);
  982. radeon_bo_fini(rdev);
  983. radeon_atombios_fini(rdev);
  984. kfree(rdev->bios);
  985. rdev->bios = NULL;
  986. }
  987. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  988. {
  989. u32 link_width_cntl, lanes, speed_cntl, tmp;
  990. u16 link_cntl2;
  991. if (radeon_pcie_gen2 == 0)
  992. return;
  993. if (rdev->flags & RADEON_IS_IGP)
  994. return;
  995. if (!(rdev->flags & RADEON_IS_PCIE))
  996. return;
  997. /* x2 cards have a special sequence */
  998. if (ASIC_IS_X2(rdev))
  999. return;
  1000. /* advertise upconfig capability */
  1001. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1002. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1003. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1004. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1005. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1006. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1007. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1008. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1009. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1010. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1011. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1012. } else {
  1013. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1014. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1015. }
  1016. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1017. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1018. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1019. tmp = RREG32(0x541c);
  1020. WREG32(0x541c, tmp | 0x8);
  1021. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1022. link_cntl2 = RREG16(0x4088);
  1023. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1024. link_cntl2 |= 0x2;
  1025. WREG16(0x4088, link_cntl2);
  1026. WREG32(MM_CFGREGS_CNTL, 0);
  1027. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1028. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1029. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1030. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1031. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1032. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1033. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1034. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1035. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1036. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1037. speed_cntl |= LC_GEN2_EN_STRAP;
  1038. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1039. } else {
  1040. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1041. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1042. if (1)
  1043. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1044. else
  1045. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1046. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1047. }
  1048. }