rs600.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  47. {
  48. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  49. int i;
  50. if (RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset) & AVIVO_CRTC_EN) {
  51. for (i = 0; i < rdev->usec_timeout; i++) {
  52. if (!(RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK))
  53. break;
  54. udelay(1);
  55. }
  56. for (i = 0; i < rdev->usec_timeout; i++) {
  57. if (RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK)
  58. break;
  59. udelay(1);
  60. }
  61. }
  62. }
  63. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  64. {
  65. /* enable the pflip int */
  66. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  67. }
  68. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  69. {
  70. /* disable the pflip int */
  71. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  72. }
  73. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  74. {
  75. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  76. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  77. int i;
  78. /* Lock the graphics update lock */
  79. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  80. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  81. /* update the scanout addresses */
  82. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  83. (u32)crtc_base);
  84. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  85. (u32)crtc_base);
  86. /* Wait for update_pending to go high. */
  87. for (i = 0; i < rdev->usec_timeout; i++) {
  88. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  89. break;
  90. udelay(1);
  91. }
  92. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  93. /* Unlock the lock, so double-buffering can take place inside vblank */
  94. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  95. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  96. /* Return current update_pending status: */
  97. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  98. }
  99. void rs600_pm_misc(struct radeon_device *rdev)
  100. {
  101. int requested_index = rdev->pm.requested_power_state_index;
  102. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  103. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  104. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  105. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  106. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  107. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  108. tmp = RREG32(voltage->gpio.reg);
  109. if (voltage->active_high)
  110. tmp |= voltage->gpio.mask;
  111. else
  112. tmp &= ~(voltage->gpio.mask);
  113. WREG32(voltage->gpio.reg, tmp);
  114. if (voltage->delay)
  115. udelay(voltage->delay);
  116. } else {
  117. tmp = RREG32(voltage->gpio.reg);
  118. if (voltage->active_high)
  119. tmp &= ~voltage->gpio.mask;
  120. else
  121. tmp |= voltage->gpio.mask;
  122. WREG32(voltage->gpio.reg, tmp);
  123. if (voltage->delay)
  124. udelay(voltage->delay);
  125. }
  126. } else if (voltage->type == VOLTAGE_VDDC)
  127. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  128. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  129. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  130. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  131. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  132. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  133. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  134. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  135. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  136. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  137. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  138. }
  139. } else {
  140. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  141. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  142. }
  143. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  144. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  145. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  146. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  147. if (voltage->delay) {
  148. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  149. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  150. } else
  151. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  152. } else
  153. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  154. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  155. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  156. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  157. hdp_dyn_cntl &= ~HDP_FORCEON;
  158. else
  159. hdp_dyn_cntl |= HDP_FORCEON;
  160. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  161. #if 0
  162. /* mc_host_dyn seems to cause hangs from time to time */
  163. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  164. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  165. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  166. else
  167. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  168. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  169. #endif
  170. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  171. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  172. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  173. else
  174. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  175. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  176. /* set pcie lanes */
  177. if ((rdev->flags & RADEON_IS_PCIE) &&
  178. !(rdev->flags & RADEON_IS_IGP) &&
  179. rdev->asic->pm.set_pcie_lanes &&
  180. (ps->pcie_lanes !=
  181. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  182. radeon_set_pcie_lanes(rdev,
  183. ps->pcie_lanes);
  184. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  185. }
  186. }
  187. void rs600_pm_prepare(struct radeon_device *rdev)
  188. {
  189. struct drm_device *ddev = rdev->ddev;
  190. struct drm_crtc *crtc;
  191. struct radeon_crtc *radeon_crtc;
  192. u32 tmp;
  193. /* disable any active CRTCs */
  194. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  195. radeon_crtc = to_radeon_crtc(crtc);
  196. if (radeon_crtc->enabled) {
  197. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  198. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  199. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  200. }
  201. }
  202. }
  203. void rs600_pm_finish(struct radeon_device *rdev)
  204. {
  205. struct drm_device *ddev = rdev->ddev;
  206. struct drm_crtc *crtc;
  207. struct radeon_crtc *radeon_crtc;
  208. u32 tmp;
  209. /* enable any active CRTCs */
  210. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  211. radeon_crtc = to_radeon_crtc(crtc);
  212. if (radeon_crtc->enabled) {
  213. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  214. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  215. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  216. }
  217. }
  218. }
  219. /* hpd for digital panel detect/disconnect */
  220. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  221. {
  222. u32 tmp;
  223. bool connected = false;
  224. switch (hpd) {
  225. case RADEON_HPD_1:
  226. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  227. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  228. connected = true;
  229. break;
  230. case RADEON_HPD_2:
  231. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  232. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  233. connected = true;
  234. break;
  235. default:
  236. break;
  237. }
  238. return connected;
  239. }
  240. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  241. enum radeon_hpd_id hpd)
  242. {
  243. u32 tmp;
  244. bool connected = rs600_hpd_sense(rdev, hpd);
  245. switch (hpd) {
  246. case RADEON_HPD_1:
  247. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  248. if (connected)
  249. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  250. else
  251. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  252. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  253. break;
  254. case RADEON_HPD_2:
  255. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  256. if (connected)
  257. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  258. else
  259. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  260. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  261. break;
  262. default:
  263. break;
  264. }
  265. }
  266. void rs600_hpd_init(struct radeon_device *rdev)
  267. {
  268. struct drm_device *dev = rdev->ddev;
  269. struct drm_connector *connector;
  270. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  271. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  272. switch (radeon_connector->hpd.hpd) {
  273. case RADEON_HPD_1:
  274. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  275. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  276. rdev->irq.hpd[0] = true;
  277. break;
  278. case RADEON_HPD_2:
  279. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  280. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  281. rdev->irq.hpd[1] = true;
  282. break;
  283. default:
  284. break;
  285. }
  286. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  287. }
  288. if (rdev->irq.installed)
  289. rs600_irq_set(rdev);
  290. }
  291. void rs600_hpd_fini(struct radeon_device *rdev)
  292. {
  293. struct drm_device *dev = rdev->ddev;
  294. struct drm_connector *connector;
  295. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  296. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  297. switch (radeon_connector->hpd.hpd) {
  298. case RADEON_HPD_1:
  299. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  300. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  301. rdev->irq.hpd[0] = false;
  302. break;
  303. case RADEON_HPD_2:
  304. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  305. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  306. rdev->irq.hpd[1] = false;
  307. break;
  308. default:
  309. break;
  310. }
  311. }
  312. }
  313. int rs600_asic_reset(struct radeon_device *rdev)
  314. {
  315. struct rv515_mc_save save;
  316. u32 status, tmp;
  317. int ret = 0;
  318. status = RREG32(R_000E40_RBBM_STATUS);
  319. if (!G_000E40_GUI_ACTIVE(status)) {
  320. return 0;
  321. }
  322. /* Stops all mc clients */
  323. rv515_mc_stop(rdev, &save);
  324. status = RREG32(R_000E40_RBBM_STATUS);
  325. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  326. /* stop CP */
  327. WREG32(RADEON_CP_CSQ_CNTL, 0);
  328. tmp = RREG32(RADEON_CP_RB_CNTL);
  329. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  330. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  331. WREG32(RADEON_CP_RB_WPTR, 0);
  332. WREG32(RADEON_CP_RB_CNTL, tmp);
  333. pci_save_state(rdev->pdev);
  334. /* disable bus mastering */
  335. pci_clear_master(rdev->pdev);
  336. mdelay(1);
  337. /* reset GA+VAP */
  338. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  339. S_0000F0_SOFT_RESET_GA(1));
  340. RREG32(R_0000F0_RBBM_SOFT_RESET);
  341. mdelay(500);
  342. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  343. mdelay(1);
  344. status = RREG32(R_000E40_RBBM_STATUS);
  345. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  346. /* reset CP */
  347. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  348. RREG32(R_0000F0_RBBM_SOFT_RESET);
  349. mdelay(500);
  350. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  351. mdelay(1);
  352. status = RREG32(R_000E40_RBBM_STATUS);
  353. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  354. /* reset MC */
  355. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  356. RREG32(R_0000F0_RBBM_SOFT_RESET);
  357. mdelay(500);
  358. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  359. mdelay(1);
  360. status = RREG32(R_000E40_RBBM_STATUS);
  361. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  362. /* restore PCI & busmastering */
  363. pci_restore_state(rdev->pdev);
  364. /* Check if GPU is idle */
  365. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  366. dev_err(rdev->dev, "failed to reset GPU\n");
  367. ret = -1;
  368. } else
  369. dev_info(rdev->dev, "GPU reset succeed\n");
  370. rv515_mc_resume(rdev, &save);
  371. return ret;
  372. }
  373. /*
  374. * GART.
  375. */
  376. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  377. {
  378. uint32_t tmp;
  379. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  380. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  381. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  382. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  383. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  384. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  385. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  386. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  387. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  388. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  389. }
  390. int rs600_gart_init(struct radeon_device *rdev)
  391. {
  392. int r;
  393. if (rdev->gart.robj) {
  394. WARN(1, "RS600 GART already initialized\n");
  395. return 0;
  396. }
  397. /* Initialize common gart structure */
  398. r = radeon_gart_init(rdev);
  399. if (r) {
  400. return r;
  401. }
  402. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  403. return radeon_gart_table_vram_alloc(rdev);
  404. }
  405. static int rs600_gart_enable(struct radeon_device *rdev)
  406. {
  407. u32 tmp;
  408. int r, i;
  409. if (rdev->gart.robj == NULL) {
  410. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  411. return -EINVAL;
  412. }
  413. r = radeon_gart_table_vram_pin(rdev);
  414. if (r)
  415. return r;
  416. radeon_gart_restore(rdev);
  417. /* Enable bus master */
  418. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  419. WREG32(RADEON_BUS_CNTL, tmp);
  420. /* FIXME: setup default page */
  421. WREG32_MC(R_000100_MC_PT0_CNTL,
  422. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  423. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  424. for (i = 0; i < 19; i++) {
  425. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  426. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  427. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  428. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  429. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  430. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  431. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  432. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  433. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  434. }
  435. /* enable first context */
  436. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  437. S_000102_ENABLE_PAGE_TABLE(1) |
  438. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  439. /* disable all other contexts */
  440. for (i = 1; i < 8; i++)
  441. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  442. /* setup the page table */
  443. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  444. rdev->gart.table_addr);
  445. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  446. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  447. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  448. /* System context maps to VRAM space */
  449. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  450. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  451. /* enable page tables */
  452. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  453. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  454. tmp = RREG32_MC(R_000009_MC_CNTL1);
  455. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  456. rs600_gart_tlb_flush(rdev);
  457. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  458. (unsigned)(rdev->mc.gtt_size >> 20),
  459. (unsigned long long)rdev->gart.table_addr);
  460. rdev->gart.ready = true;
  461. return 0;
  462. }
  463. void rs600_gart_disable(struct radeon_device *rdev)
  464. {
  465. u32 tmp;
  466. /* FIXME: disable out of gart access */
  467. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  468. tmp = RREG32_MC(R_000009_MC_CNTL1);
  469. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  470. radeon_gart_table_vram_unpin(rdev);
  471. }
  472. void rs600_gart_fini(struct radeon_device *rdev)
  473. {
  474. radeon_gart_fini(rdev);
  475. rs600_gart_disable(rdev);
  476. radeon_gart_table_vram_free(rdev);
  477. }
  478. #define R600_PTE_VALID (1 << 0)
  479. #define R600_PTE_SYSTEM (1 << 1)
  480. #define R600_PTE_SNOOPED (1 << 2)
  481. #define R600_PTE_READABLE (1 << 5)
  482. #define R600_PTE_WRITEABLE (1 << 6)
  483. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  484. {
  485. void __iomem *ptr = (void *)rdev->gart.ptr;
  486. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  487. return -EINVAL;
  488. }
  489. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  490. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  491. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  492. writeq(addr, ptr + (i * 8));
  493. return 0;
  494. }
  495. int rs600_irq_set(struct radeon_device *rdev)
  496. {
  497. uint32_t tmp = 0;
  498. uint32_t mode_int = 0;
  499. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  500. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  501. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  502. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  503. u32 hdmi0;
  504. if (ASIC_IS_DCE2(rdev))
  505. hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  506. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  507. else
  508. hdmi0 = 0;
  509. if (!rdev->irq.installed) {
  510. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  511. WREG32(R_000040_GEN_INT_CNTL, 0);
  512. return -EINVAL;
  513. }
  514. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  515. tmp |= S_000040_SW_INT_EN(1);
  516. }
  517. if (rdev->irq.gui_idle) {
  518. tmp |= S_000040_GUI_IDLE(1);
  519. }
  520. if (rdev->irq.crtc_vblank_int[0] ||
  521. rdev->irq.pflip[0]) {
  522. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  523. }
  524. if (rdev->irq.crtc_vblank_int[1] ||
  525. rdev->irq.pflip[1]) {
  526. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  527. }
  528. if (rdev->irq.hpd[0]) {
  529. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  530. }
  531. if (rdev->irq.hpd[1]) {
  532. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  533. }
  534. if (rdev->irq.afmt[0]) {
  535. hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  536. }
  537. WREG32(R_000040_GEN_INT_CNTL, tmp);
  538. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  539. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  540. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  541. if (ASIC_IS_DCE2(rdev))
  542. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  543. return 0;
  544. }
  545. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  546. {
  547. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  548. uint32_t irq_mask = S_000044_SW_INT(1);
  549. u32 tmp;
  550. /* the interrupt works, but the status bit is permanently asserted */
  551. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  552. if (!rdev->irq.gui_idle_acked)
  553. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  554. }
  555. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  556. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  557. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  558. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  559. S_006534_D1MODE_VBLANK_ACK(1));
  560. }
  561. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  562. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  563. S_006D34_D2MODE_VBLANK_ACK(1));
  564. }
  565. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  566. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  567. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  568. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  569. }
  570. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  571. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  572. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  573. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  574. }
  575. } else {
  576. rdev->irq.stat_regs.r500.disp_int = 0;
  577. }
  578. if (ASIC_IS_DCE2(rdev)) {
  579. rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
  580. S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
  581. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  582. tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
  583. tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
  584. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
  585. }
  586. } else
  587. rdev->irq.stat_regs.r500.hdmi0_status = 0;
  588. if (irqs) {
  589. WREG32(R_000044_GEN_INT_STATUS, irqs);
  590. }
  591. return irqs & irq_mask;
  592. }
  593. void rs600_irq_disable(struct radeon_device *rdev)
  594. {
  595. u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  596. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  597. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  598. WREG32(R_000040_GEN_INT_CNTL, 0);
  599. WREG32(R_006540_DxMODE_INT_MASK, 0);
  600. /* Wait and acknowledge irq */
  601. mdelay(1);
  602. rs600_irq_ack(rdev);
  603. }
  604. int rs600_irq_process(struct radeon_device *rdev)
  605. {
  606. u32 status, msi_rearm;
  607. bool queue_hotplug = false;
  608. bool queue_hdmi = false;
  609. /* reset gui idle ack. the status bit is broken */
  610. rdev->irq.gui_idle_acked = false;
  611. status = rs600_irq_ack(rdev);
  612. if (!status &&
  613. !rdev->irq.stat_regs.r500.disp_int &&
  614. !rdev->irq.stat_regs.r500.hdmi0_status) {
  615. return IRQ_NONE;
  616. }
  617. while (status ||
  618. rdev->irq.stat_regs.r500.disp_int ||
  619. rdev->irq.stat_regs.r500.hdmi0_status) {
  620. /* SW interrupt */
  621. if (G_000044_SW_INT(status)) {
  622. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  623. }
  624. /* GUI idle */
  625. if (G_000040_GUI_IDLE(status)) {
  626. rdev->irq.gui_idle_acked = true;
  627. rdev->pm.gui_idle = true;
  628. wake_up(&rdev->irq.idle_queue);
  629. }
  630. /* Vertical blank interrupts */
  631. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  632. if (rdev->irq.crtc_vblank_int[0]) {
  633. drm_handle_vblank(rdev->ddev, 0);
  634. rdev->pm.vblank_sync = true;
  635. wake_up(&rdev->irq.vblank_queue);
  636. }
  637. if (rdev->irq.pflip[0])
  638. radeon_crtc_handle_flip(rdev, 0);
  639. }
  640. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  641. if (rdev->irq.crtc_vblank_int[1]) {
  642. drm_handle_vblank(rdev->ddev, 1);
  643. rdev->pm.vblank_sync = true;
  644. wake_up(&rdev->irq.vblank_queue);
  645. }
  646. if (rdev->irq.pflip[1])
  647. radeon_crtc_handle_flip(rdev, 1);
  648. }
  649. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  650. queue_hotplug = true;
  651. DRM_DEBUG("HPD1\n");
  652. }
  653. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  654. queue_hotplug = true;
  655. DRM_DEBUG("HPD2\n");
  656. }
  657. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  658. queue_hdmi = true;
  659. DRM_DEBUG("HDMI0\n");
  660. }
  661. status = rs600_irq_ack(rdev);
  662. }
  663. /* reset gui idle ack. the status bit is broken */
  664. rdev->irq.gui_idle_acked = false;
  665. if (queue_hotplug)
  666. schedule_work(&rdev->hotplug_work);
  667. if (queue_hdmi)
  668. schedule_work(&rdev->audio_work);
  669. if (rdev->msi_enabled) {
  670. switch (rdev->family) {
  671. case CHIP_RS600:
  672. case CHIP_RS690:
  673. case CHIP_RS740:
  674. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  675. WREG32(RADEON_BUS_CNTL, msi_rearm);
  676. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  677. break;
  678. default:
  679. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  680. break;
  681. }
  682. }
  683. return IRQ_HANDLED;
  684. }
  685. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  686. {
  687. if (crtc == 0)
  688. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  689. else
  690. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  691. }
  692. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  693. {
  694. unsigned i;
  695. for (i = 0; i < rdev->usec_timeout; i++) {
  696. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  697. return 0;
  698. udelay(1);
  699. }
  700. return -1;
  701. }
  702. void rs600_gpu_init(struct radeon_device *rdev)
  703. {
  704. r420_pipes_init(rdev);
  705. /* Wait for mc idle */
  706. if (rs600_mc_wait_for_idle(rdev))
  707. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  708. }
  709. void rs600_mc_init(struct radeon_device *rdev)
  710. {
  711. u64 base;
  712. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  713. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  714. rdev->mc.vram_is_ddr = true;
  715. rdev->mc.vram_width = 128;
  716. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  717. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  718. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  719. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  720. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  721. base = G_000004_MC_FB_START(base) << 16;
  722. radeon_vram_location(rdev, &rdev->mc, base);
  723. rdev->mc.gtt_base_align = 0;
  724. radeon_gtt_location(rdev, &rdev->mc);
  725. radeon_update_bandwidth_info(rdev);
  726. }
  727. void rs600_bandwidth_update(struct radeon_device *rdev)
  728. {
  729. struct drm_display_mode *mode0 = NULL;
  730. struct drm_display_mode *mode1 = NULL;
  731. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  732. /* FIXME: implement full support */
  733. radeon_update_display_priority(rdev);
  734. if (rdev->mode_info.crtcs[0]->base.enabled)
  735. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  736. if (rdev->mode_info.crtcs[1]->base.enabled)
  737. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  738. rs690_line_buffer_adjust(rdev, mode0, mode1);
  739. if (rdev->disp_priority == 2) {
  740. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  741. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  742. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  743. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  744. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  745. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  746. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  747. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  748. }
  749. }
  750. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  751. {
  752. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  753. S_000070_MC_IND_CITF_ARB0(1));
  754. return RREG32(R_000074_MC_IND_DATA);
  755. }
  756. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  757. {
  758. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  759. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  760. WREG32(R_000074_MC_IND_DATA, v);
  761. }
  762. void rs600_debugfs(struct radeon_device *rdev)
  763. {
  764. if (r100_debugfs_rbbm_init(rdev))
  765. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  766. }
  767. void rs600_set_safe_registers(struct radeon_device *rdev)
  768. {
  769. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  770. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  771. }
  772. static void rs600_mc_program(struct radeon_device *rdev)
  773. {
  774. struct rv515_mc_save save;
  775. /* Stops all mc clients */
  776. rv515_mc_stop(rdev, &save);
  777. /* Wait for mc idle */
  778. if (rs600_mc_wait_for_idle(rdev))
  779. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  780. /* FIXME: What does AGP means for such chipset ? */
  781. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  782. WREG32_MC(R_000006_AGP_BASE, 0);
  783. WREG32_MC(R_000007_AGP_BASE_2, 0);
  784. /* Program MC */
  785. WREG32_MC(R_000004_MC_FB_LOCATION,
  786. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  787. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  788. WREG32(R_000134_HDP_FB_LOCATION,
  789. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  790. rv515_mc_resume(rdev, &save);
  791. }
  792. static int rs600_startup(struct radeon_device *rdev)
  793. {
  794. int r;
  795. rs600_mc_program(rdev);
  796. /* Resume clock */
  797. rv515_clock_startup(rdev);
  798. /* Initialize GPU configuration (# pipes, ...) */
  799. rs600_gpu_init(rdev);
  800. /* Initialize GART (initialize after TTM so we can allocate
  801. * memory through TTM but finalize after TTM) */
  802. r = rs600_gart_enable(rdev);
  803. if (r)
  804. return r;
  805. /* allocate wb buffer */
  806. r = radeon_wb_init(rdev);
  807. if (r)
  808. return r;
  809. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  810. if (r) {
  811. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  812. return r;
  813. }
  814. /* Enable IRQ */
  815. rs600_irq_set(rdev);
  816. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  817. /* 1M ring buffer */
  818. r = r100_cp_init(rdev, 1024 * 1024);
  819. if (r) {
  820. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  821. return r;
  822. }
  823. r = radeon_ib_pool_start(rdev);
  824. if (r)
  825. return r;
  826. r = radeon_ib_ring_tests(rdev);
  827. if (r)
  828. return r;
  829. r = r600_audio_init(rdev);
  830. if (r) {
  831. dev_err(rdev->dev, "failed initializing audio\n");
  832. return r;
  833. }
  834. return 0;
  835. }
  836. int rs600_resume(struct radeon_device *rdev)
  837. {
  838. int r;
  839. /* Make sur GART are not working */
  840. rs600_gart_disable(rdev);
  841. /* Resume clock before doing reset */
  842. rv515_clock_startup(rdev);
  843. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  844. if (radeon_asic_reset(rdev)) {
  845. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  846. RREG32(R_000E40_RBBM_STATUS),
  847. RREG32(R_0007C0_CP_STAT));
  848. }
  849. /* post */
  850. atom_asic_init(rdev->mode_info.atom_context);
  851. /* Resume clock after posting */
  852. rv515_clock_startup(rdev);
  853. /* Initialize surface registers */
  854. radeon_surface_init(rdev);
  855. rdev->accel_working = true;
  856. r = rs600_startup(rdev);
  857. if (r) {
  858. rdev->accel_working = false;
  859. }
  860. return r;
  861. }
  862. int rs600_suspend(struct radeon_device *rdev)
  863. {
  864. radeon_ib_pool_suspend(rdev);
  865. r600_audio_fini(rdev);
  866. r100_cp_disable(rdev);
  867. radeon_wb_disable(rdev);
  868. rs600_irq_disable(rdev);
  869. rs600_gart_disable(rdev);
  870. return 0;
  871. }
  872. void rs600_fini(struct radeon_device *rdev)
  873. {
  874. r600_audio_fini(rdev);
  875. r100_cp_fini(rdev);
  876. radeon_wb_fini(rdev);
  877. r100_ib_fini(rdev);
  878. radeon_gem_fini(rdev);
  879. rs600_gart_fini(rdev);
  880. radeon_irq_kms_fini(rdev);
  881. radeon_fence_driver_fini(rdev);
  882. radeon_bo_fini(rdev);
  883. radeon_atombios_fini(rdev);
  884. kfree(rdev->bios);
  885. rdev->bios = NULL;
  886. }
  887. int rs600_init(struct radeon_device *rdev)
  888. {
  889. int r;
  890. /* Disable VGA */
  891. rv515_vga_render_disable(rdev);
  892. /* Initialize scratch registers */
  893. radeon_scratch_init(rdev);
  894. /* Initialize surface registers */
  895. radeon_surface_init(rdev);
  896. /* restore some register to sane defaults */
  897. r100_restore_sanity(rdev);
  898. /* BIOS */
  899. if (!radeon_get_bios(rdev)) {
  900. if (ASIC_IS_AVIVO(rdev))
  901. return -EINVAL;
  902. }
  903. if (rdev->is_atom_bios) {
  904. r = radeon_atombios_init(rdev);
  905. if (r)
  906. return r;
  907. } else {
  908. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  909. return -EINVAL;
  910. }
  911. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  912. if (radeon_asic_reset(rdev)) {
  913. dev_warn(rdev->dev,
  914. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  915. RREG32(R_000E40_RBBM_STATUS),
  916. RREG32(R_0007C0_CP_STAT));
  917. }
  918. /* check if cards are posted or not */
  919. if (radeon_boot_test_post_card(rdev) == false)
  920. return -EINVAL;
  921. /* Initialize clocks */
  922. radeon_get_clock_info(rdev->ddev);
  923. /* initialize memory controller */
  924. rs600_mc_init(rdev);
  925. rs600_debugfs(rdev);
  926. /* Fence driver */
  927. r = radeon_fence_driver_init(rdev);
  928. if (r)
  929. return r;
  930. r = radeon_irq_kms_init(rdev);
  931. if (r)
  932. return r;
  933. /* Memory manager */
  934. r = radeon_bo_init(rdev);
  935. if (r)
  936. return r;
  937. r = rs600_gart_init(rdev);
  938. if (r)
  939. return r;
  940. rs600_set_safe_registers(rdev);
  941. r = radeon_ib_pool_init(rdev);
  942. rdev->accel_working = true;
  943. if (r) {
  944. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  945. rdev->accel_working = false;
  946. }
  947. r = rs600_startup(rdev);
  948. if (r) {
  949. /* Somethings want wront with the accel init stop accel */
  950. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  951. r100_cp_fini(rdev);
  952. radeon_wb_fini(rdev);
  953. r100_ib_fini(rdev);
  954. rs600_gart_fini(rdev);
  955. radeon_irq_kms_fini(rdev);
  956. rdev->accel_working = false;
  957. }
  958. return 0;
  959. }