radeon_ttm.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/radeon_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include "radeon_reg.h"
  42. #include "radeon.h"
  43. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  44. static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  45. static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  46. {
  47. struct radeon_mman *mman;
  48. struct radeon_device *rdev;
  49. mman = container_of(bdev, struct radeon_mman, bdev);
  50. rdev = container_of(mman, struct radeon_device, mman);
  51. return rdev;
  52. }
  53. /*
  54. * Global memory.
  55. */
  56. static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
  57. {
  58. return ttm_mem_global_init(ref->object);
  59. }
  60. static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
  61. {
  62. ttm_mem_global_release(ref->object);
  63. }
  64. static int radeon_ttm_global_init(struct radeon_device *rdev)
  65. {
  66. struct drm_global_reference *global_ref;
  67. int r;
  68. rdev->mman.mem_global_referenced = false;
  69. global_ref = &rdev->mman.mem_global_ref;
  70. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  71. global_ref->size = sizeof(struct ttm_mem_global);
  72. global_ref->init = &radeon_ttm_mem_global_init;
  73. global_ref->release = &radeon_ttm_mem_global_release;
  74. r = drm_global_item_ref(global_ref);
  75. if (r != 0) {
  76. DRM_ERROR("Failed setting up TTM memory accounting "
  77. "subsystem.\n");
  78. return r;
  79. }
  80. rdev->mman.bo_global_ref.mem_glob =
  81. rdev->mman.mem_global_ref.object;
  82. global_ref = &rdev->mman.bo_global_ref.ref;
  83. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  84. global_ref->size = sizeof(struct ttm_bo_global);
  85. global_ref->init = &ttm_bo_global_init;
  86. global_ref->release = &ttm_bo_global_release;
  87. r = drm_global_item_ref(global_ref);
  88. if (r != 0) {
  89. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  90. drm_global_item_unref(&rdev->mman.mem_global_ref);
  91. return r;
  92. }
  93. rdev->mman.mem_global_referenced = true;
  94. return 0;
  95. }
  96. static void radeon_ttm_global_fini(struct radeon_device *rdev)
  97. {
  98. if (rdev->mman.mem_global_referenced) {
  99. drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
  100. drm_global_item_unref(&rdev->mman.mem_global_ref);
  101. rdev->mman.mem_global_referenced = false;
  102. }
  103. }
  104. static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  105. {
  106. return 0;
  107. }
  108. static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  109. struct ttm_mem_type_manager *man)
  110. {
  111. struct radeon_device *rdev;
  112. rdev = radeon_get_rdev(bdev);
  113. switch (type) {
  114. case TTM_PL_SYSTEM:
  115. /* System memory */
  116. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  117. man->available_caching = TTM_PL_MASK_CACHING;
  118. man->default_caching = TTM_PL_FLAG_CACHED;
  119. break;
  120. case TTM_PL_TT:
  121. man->func = &ttm_bo_manager_func;
  122. man->gpu_offset = rdev->mc.gtt_start;
  123. man->available_caching = TTM_PL_MASK_CACHING;
  124. man->default_caching = TTM_PL_FLAG_CACHED;
  125. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  126. #if __OS_HAS_AGP
  127. if (rdev->flags & RADEON_IS_AGP) {
  128. if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
  129. DRM_ERROR("AGP is not enabled for memory type %u\n",
  130. (unsigned)type);
  131. return -EINVAL;
  132. }
  133. if (!rdev->ddev->agp->cant_use_aperture)
  134. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  135. man->available_caching = TTM_PL_FLAG_UNCACHED |
  136. TTM_PL_FLAG_WC;
  137. man->default_caching = TTM_PL_FLAG_WC;
  138. }
  139. #endif
  140. break;
  141. case TTM_PL_VRAM:
  142. /* "On-card" video ram */
  143. man->func = &ttm_bo_manager_func;
  144. man->gpu_offset = rdev->mc.vram_start;
  145. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  146. TTM_MEMTYPE_FLAG_MAPPABLE;
  147. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  148. man->default_caching = TTM_PL_FLAG_WC;
  149. break;
  150. default:
  151. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  152. return -EINVAL;
  153. }
  154. return 0;
  155. }
  156. static void radeon_evict_flags(struct ttm_buffer_object *bo,
  157. struct ttm_placement *placement)
  158. {
  159. struct radeon_bo *rbo;
  160. static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  161. if (!radeon_ttm_bo_is_radeon_bo(bo)) {
  162. placement->fpfn = 0;
  163. placement->lpfn = 0;
  164. placement->placement = &placements;
  165. placement->busy_placement = &placements;
  166. placement->num_placement = 1;
  167. placement->num_busy_placement = 1;
  168. return;
  169. }
  170. rbo = container_of(bo, struct radeon_bo, tbo);
  171. switch (bo->mem.mem_type) {
  172. case TTM_PL_VRAM:
  173. if (rbo->rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready == false)
  174. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  175. else
  176. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
  177. break;
  178. case TTM_PL_TT:
  179. default:
  180. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  181. }
  182. *placement = rbo->placement;
  183. }
  184. static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  185. {
  186. return 0;
  187. }
  188. static void radeon_move_null(struct ttm_buffer_object *bo,
  189. struct ttm_mem_reg *new_mem)
  190. {
  191. struct ttm_mem_reg *old_mem = &bo->mem;
  192. BUG_ON(old_mem->mm_node != NULL);
  193. *old_mem = *new_mem;
  194. new_mem->mm_node = NULL;
  195. }
  196. static int radeon_move_blit(struct ttm_buffer_object *bo,
  197. bool evict, int no_wait_reserve, bool no_wait_gpu,
  198. struct ttm_mem_reg *new_mem,
  199. struct ttm_mem_reg *old_mem)
  200. {
  201. struct radeon_device *rdev;
  202. uint64_t old_start, new_start;
  203. struct radeon_fence *fence, *old_fence;
  204. struct radeon_semaphore *sem = NULL;
  205. int r;
  206. rdev = radeon_get_rdev(bo->bdev);
  207. r = radeon_fence_create(rdev, &fence, radeon_copy_ring_index(rdev));
  208. if (unlikely(r)) {
  209. return r;
  210. }
  211. old_start = old_mem->start << PAGE_SHIFT;
  212. new_start = new_mem->start << PAGE_SHIFT;
  213. switch (old_mem->mem_type) {
  214. case TTM_PL_VRAM:
  215. old_start += rdev->mc.vram_start;
  216. break;
  217. case TTM_PL_TT:
  218. old_start += rdev->mc.gtt_start;
  219. break;
  220. default:
  221. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  222. radeon_fence_unref(&fence);
  223. return -EINVAL;
  224. }
  225. switch (new_mem->mem_type) {
  226. case TTM_PL_VRAM:
  227. new_start += rdev->mc.vram_start;
  228. break;
  229. case TTM_PL_TT:
  230. new_start += rdev->mc.gtt_start;
  231. break;
  232. default:
  233. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  234. radeon_fence_unref(&fence);
  235. return -EINVAL;
  236. }
  237. if (!rdev->ring[radeon_copy_ring_index(rdev)].ready) {
  238. DRM_ERROR("Trying to move memory with ring turned off.\n");
  239. radeon_fence_unref(&fence);
  240. return -EINVAL;
  241. }
  242. BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
  243. /* sync other rings */
  244. old_fence = bo->sync_obj;
  245. if (old_fence && old_fence->ring != fence->ring
  246. && !radeon_fence_signaled(old_fence)) {
  247. bool sync_to_ring[RADEON_NUM_RINGS] = { };
  248. sync_to_ring[old_fence->ring] = true;
  249. r = radeon_semaphore_create(rdev, &sem);
  250. if (r) {
  251. radeon_fence_unref(&fence);
  252. return r;
  253. }
  254. r = radeon_semaphore_sync_rings(rdev, sem,
  255. sync_to_ring, fence->ring);
  256. if (r) {
  257. radeon_semaphore_free(rdev, sem, NULL);
  258. radeon_fence_unref(&fence);
  259. return r;
  260. }
  261. }
  262. r = radeon_copy(rdev, old_start, new_start,
  263. new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE), /* GPU pages */
  264. fence);
  265. /* FIXME: handle copy error */
  266. r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
  267. evict, no_wait_reserve, no_wait_gpu, new_mem);
  268. radeon_semaphore_free(rdev, sem, fence);
  269. radeon_fence_unref(&fence);
  270. return r;
  271. }
  272. static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
  273. bool evict, bool interruptible,
  274. bool no_wait_reserve, bool no_wait_gpu,
  275. struct ttm_mem_reg *new_mem)
  276. {
  277. struct radeon_device *rdev;
  278. struct ttm_mem_reg *old_mem = &bo->mem;
  279. struct ttm_mem_reg tmp_mem;
  280. u32 placements;
  281. struct ttm_placement placement;
  282. int r;
  283. rdev = radeon_get_rdev(bo->bdev);
  284. tmp_mem = *new_mem;
  285. tmp_mem.mm_node = NULL;
  286. placement.fpfn = 0;
  287. placement.lpfn = 0;
  288. placement.num_placement = 1;
  289. placement.placement = &placements;
  290. placement.num_busy_placement = 1;
  291. placement.busy_placement = &placements;
  292. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  293. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  294. interruptible, no_wait_reserve, no_wait_gpu);
  295. if (unlikely(r)) {
  296. return r;
  297. }
  298. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  299. if (unlikely(r)) {
  300. goto out_cleanup;
  301. }
  302. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  303. if (unlikely(r)) {
  304. goto out_cleanup;
  305. }
  306. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
  307. if (unlikely(r)) {
  308. goto out_cleanup;
  309. }
  310. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
  311. out_cleanup:
  312. ttm_bo_mem_put(bo, &tmp_mem);
  313. return r;
  314. }
  315. static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
  316. bool evict, bool interruptible,
  317. bool no_wait_reserve, bool no_wait_gpu,
  318. struct ttm_mem_reg *new_mem)
  319. {
  320. struct radeon_device *rdev;
  321. struct ttm_mem_reg *old_mem = &bo->mem;
  322. struct ttm_mem_reg tmp_mem;
  323. struct ttm_placement placement;
  324. u32 placements;
  325. int r;
  326. rdev = radeon_get_rdev(bo->bdev);
  327. tmp_mem = *new_mem;
  328. tmp_mem.mm_node = NULL;
  329. placement.fpfn = 0;
  330. placement.lpfn = 0;
  331. placement.num_placement = 1;
  332. placement.placement = &placements;
  333. placement.num_busy_placement = 1;
  334. placement.busy_placement = &placements;
  335. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  336. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
  337. if (unlikely(r)) {
  338. return r;
  339. }
  340. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
  341. if (unlikely(r)) {
  342. goto out_cleanup;
  343. }
  344. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  345. if (unlikely(r)) {
  346. goto out_cleanup;
  347. }
  348. out_cleanup:
  349. ttm_bo_mem_put(bo, &tmp_mem);
  350. return r;
  351. }
  352. static int radeon_bo_move(struct ttm_buffer_object *bo,
  353. bool evict, bool interruptible,
  354. bool no_wait_reserve, bool no_wait_gpu,
  355. struct ttm_mem_reg *new_mem)
  356. {
  357. struct radeon_device *rdev;
  358. struct ttm_mem_reg *old_mem = &bo->mem;
  359. int r;
  360. rdev = radeon_get_rdev(bo->bdev);
  361. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  362. radeon_move_null(bo, new_mem);
  363. return 0;
  364. }
  365. if ((old_mem->mem_type == TTM_PL_TT &&
  366. new_mem->mem_type == TTM_PL_SYSTEM) ||
  367. (old_mem->mem_type == TTM_PL_SYSTEM &&
  368. new_mem->mem_type == TTM_PL_TT)) {
  369. /* bind is enough */
  370. radeon_move_null(bo, new_mem);
  371. return 0;
  372. }
  373. if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
  374. rdev->asic->copy.copy == NULL) {
  375. /* use memcpy */
  376. goto memcpy;
  377. }
  378. if (old_mem->mem_type == TTM_PL_VRAM &&
  379. new_mem->mem_type == TTM_PL_SYSTEM) {
  380. r = radeon_move_vram_ram(bo, evict, interruptible,
  381. no_wait_reserve, no_wait_gpu, new_mem);
  382. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  383. new_mem->mem_type == TTM_PL_VRAM) {
  384. r = radeon_move_ram_vram(bo, evict, interruptible,
  385. no_wait_reserve, no_wait_gpu, new_mem);
  386. } else {
  387. r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  388. }
  389. if (r) {
  390. memcpy:
  391. r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
  392. }
  393. return r;
  394. }
  395. static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  396. {
  397. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  398. struct radeon_device *rdev = radeon_get_rdev(bdev);
  399. mem->bus.addr = NULL;
  400. mem->bus.offset = 0;
  401. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  402. mem->bus.base = 0;
  403. mem->bus.is_iomem = false;
  404. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  405. return -EINVAL;
  406. switch (mem->mem_type) {
  407. case TTM_PL_SYSTEM:
  408. /* system memory */
  409. return 0;
  410. case TTM_PL_TT:
  411. #if __OS_HAS_AGP
  412. if (rdev->flags & RADEON_IS_AGP) {
  413. /* RADEON_IS_AGP is set only if AGP is active */
  414. mem->bus.offset = mem->start << PAGE_SHIFT;
  415. mem->bus.base = rdev->mc.agp_base;
  416. mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
  417. }
  418. #endif
  419. break;
  420. case TTM_PL_VRAM:
  421. mem->bus.offset = mem->start << PAGE_SHIFT;
  422. /* check if it's visible */
  423. if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
  424. return -EINVAL;
  425. mem->bus.base = rdev->mc.aper_base;
  426. mem->bus.is_iomem = true;
  427. #ifdef __alpha__
  428. /*
  429. * Alpha: use bus.addr to hold the ioremap() return,
  430. * so we can modify bus.base below.
  431. */
  432. if (mem->placement & TTM_PL_FLAG_WC)
  433. mem->bus.addr =
  434. ioremap_wc(mem->bus.base + mem->bus.offset,
  435. mem->bus.size);
  436. else
  437. mem->bus.addr =
  438. ioremap_nocache(mem->bus.base + mem->bus.offset,
  439. mem->bus.size);
  440. /*
  441. * Alpha: Use just the bus offset plus
  442. * the hose/domain memory base for bus.base.
  443. * It then can be used to build PTEs for VRAM
  444. * access, as done in ttm_bo_vm_fault().
  445. */
  446. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  447. rdev->ddev->hose->dense_mem_base;
  448. #endif
  449. break;
  450. default:
  451. return -EINVAL;
  452. }
  453. return 0;
  454. }
  455. static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  456. {
  457. }
  458. static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
  459. bool lazy, bool interruptible)
  460. {
  461. return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
  462. }
  463. static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
  464. {
  465. return 0;
  466. }
  467. static void radeon_sync_obj_unref(void **sync_obj)
  468. {
  469. radeon_fence_unref((struct radeon_fence **)sync_obj);
  470. }
  471. static void *radeon_sync_obj_ref(void *sync_obj)
  472. {
  473. return radeon_fence_ref((struct radeon_fence *)sync_obj);
  474. }
  475. static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
  476. {
  477. return radeon_fence_signaled((struct radeon_fence *)sync_obj);
  478. }
  479. /*
  480. * TTM backend functions.
  481. */
  482. struct radeon_ttm_tt {
  483. struct ttm_dma_tt ttm;
  484. struct radeon_device *rdev;
  485. u64 offset;
  486. };
  487. static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
  488. struct ttm_mem_reg *bo_mem)
  489. {
  490. struct radeon_ttm_tt *gtt = (void*)ttm;
  491. int r;
  492. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  493. if (!ttm->num_pages) {
  494. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  495. ttm->num_pages, bo_mem, ttm);
  496. }
  497. r = radeon_gart_bind(gtt->rdev, gtt->offset,
  498. ttm->num_pages, ttm->pages, gtt->ttm.dma_address);
  499. if (r) {
  500. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  501. ttm->num_pages, (unsigned)gtt->offset);
  502. return r;
  503. }
  504. return 0;
  505. }
  506. static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
  507. {
  508. struct radeon_ttm_tt *gtt = (void *)ttm;
  509. radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
  510. return 0;
  511. }
  512. static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
  513. {
  514. struct radeon_ttm_tt *gtt = (void *)ttm;
  515. ttm_dma_tt_fini(&gtt->ttm);
  516. kfree(gtt);
  517. }
  518. static struct ttm_backend_func radeon_backend_func = {
  519. .bind = &radeon_ttm_backend_bind,
  520. .unbind = &radeon_ttm_backend_unbind,
  521. .destroy = &radeon_ttm_backend_destroy,
  522. };
  523. struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
  524. unsigned long size, uint32_t page_flags,
  525. struct page *dummy_read_page)
  526. {
  527. struct radeon_device *rdev;
  528. struct radeon_ttm_tt *gtt;
  529. rdev = radeon_get_rdev(bdev);
  530. #if __OS_HAS_AGP
  531. if (rdev->flags & RADEON_IS_AGP) {
  532. return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
  533. size, page_flags, dummy_read_page);
  534. }
  535. #endif
  536. gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
  537. if (gtt == NULL) {
  538. return NULL;
  539. }
  540. gtt->ttm.ttm.func = &radeon_backend_func;
  541. gtt->rdev = rdev;
  542. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  543. kfree(gtt);
  544. return NULL;
  545. }
  546. return &gtt->ttm.ttm;
  547. }
  548. static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
  549. {
  550. struct radeon_device *rdev;
  551. struct radeon_ttm_tt *gtt = (void *)ttm;
  552. unsigned i;
  553. int r;
  554. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  555. if (ttm->state != tt_unpopulated)
  556. return 0;
  557. if (slave && ttm->sg) {
  558. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  559. gtt->ttm.dma_address, ttm->num_pages);
  560. ttm->state = tt_unbound;
  561. return 0;
  562. }
  563. rdev = radeon_get_rdev(ttm->bdev);
  564. #if __OS_HAS_AGP
  565. if (rdev->flags & RADEON_IS_AGP) {
  566. return ttm_agp_tt_populate(ttm);
  567. }
  568. #endif
  569. #ifdef CONFIG_SWIOTLB
  570. if (swiotlb_nr_tbl()) {
  571. return ttm_dma_populate(&gtt->ttm, rdev->dev);
  572. }
  573. #endif
  574. r = ttm_pool_populate(ttm);
  575. if (r) {
  576. return r;
  577. }
  578. for (i = 0; i < ttm->num_pages; i++) {
  579. gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
  580. 0, PAGE_SIZE,
  581. PCI_DMA_BIDIRECTIONAL);
  582. if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
  583. while (--i) {
  584. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  585. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  586. gtt->ttm.dma_address[i] = 0;
  587. }
  588. ttm_pool_unpopulate(ttm);
  589. return -EFAULT;
  590. }
  591. }
  592. return 0;
  593. }
  594. static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
  595. {
  596. struct radeon_device *rdev;
  597. struct radeon_ttm_tt *gtt = (void *)ttm;
  598. unsigned i;
  599. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  600. if (slave)
  601. return;
  602. rdev = radeon_get_rdev(ttm->bdev);
  603. #if __OS_HAS_AGP
  604. if (rdev->flags & RADEON_IS_AGP) {
  605. ttm_agp_tt_unpopulate(ttm);
  606. return;
  607. }
  608. #endif
  609. #ifdef CONFIG_SWIOTLB
  610. if (swiotlb_nr_tbl()) {
  611. ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
  612. return;
  613. }
  614. #endif
  615. for (i = 0; i < ttm->num_pages; i++) {
  616. if (gtt->ttm.dma_address[i]) {
  617. pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
  618. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  619. }
  620. }
  621. ttm_pool_unpopulate(ttm);
  622. }
  623. static struct ttm_bo_driver radeon_bo_driver = {
  624. .ttm_tt_create = &radeon_ttm_tt_create,
  625. .ttm_tt_populate = &radeon_ttm_tt_populate,
  626. .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
  627. .invalidate_caches = &radeon_invalidate_caches,
  628. .init_mem_type = &radeon_init_mem_type,
  629. .evict_flags = &radeon_evict_flags,
  630. .move = &radeon_bo_move,
  631. .verify_access = &radeon_verify_access,
  632. .sync_obj_signaled = &radeon_sync_obj_signaled,
  633. .sync_obj_wait = &radeon_sync_obj_wait,
  634. .sync_obj_flush = &radeon_sync_obj_flush,
  635. .sync_obj_unref = &radeon_sync_obj_unref,
  636. .sync_obj_ref = &radeon_sync_obj_ref,
  637. .move_notify = &radeon_bo_move_notify,
  638. .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
  639. .io_mem_reserve = &radeon_ttm_io_mem_reserve,
  640. .io_mem_free = &radeon_ttm_io_mem_free,
  641. };
  642. int radeon_ttm_init(struct radeon_device *rdev)
  643. {
  644. int r;
  645. r = radeon_ttm_global_init(rdev);
  646. if (r) {
  647. return r;
  648. }
  649. /* No others user of address space so set it to 0 */
  650. r = ttm_bo_device_init(&rdev->mman.bdev,
  651. rdev->mman.bo_global_ref.ref.object,
  652. &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
  653. rdev->need_dma32);
  654. if (r) {
  655. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  656. return r;
  657. }
  658. rdev->mman.initialized = true;
  659. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
  660. rdev->mc.real_vram_size >> PAGE_SHIFT);
  661. if (r) {
  662. DRM_ERROR("Failed initializing VRAM heap.\n");
  663. return r;
  664. }
  665. r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
  666. RADEON_GEM_DOMAIN_VRAM,
  667. NULL, &rdev->stollen_vga_memory);
  668. if (r) {
  669. return r;
  670. }
  671. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  672. if (r)
  673. return r;
  674. r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
  675. radeon_bo_unreserve(rdev->stollen_vga_memory);
  676. if (r) {
  677. radeon_bo_unref(&rdev->stollen_vga_memory);
  678. return r;
  679. }
  680. DRM_INFO("radeon: %uM of VRAM memory ready\n",
  681. (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
  682. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
  683. rdev->mc.gtt_size >> PAGE_SHIFT);
  684. if (r) {
  685. DRM_ERROR("Failed initializing GTT heap.\n");
  686. return r;
  687. }
  688. DRM_INFO("radeon: %uM of GTT memory ready.\n",
  689. (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
  690. if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
  691. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  692. }
  693. r = radeon_ttm_debugfs_init(rdev);
  694. if (r) {
  695. DRM_ERROR("Failed to init debugfs\n");
  696. return r;
  697. }
  698. return 0;
  699. }
  700. void radeon_ttm_fini(struct radeon_device *rdev)
  701. {
  702. int r;
  703. if (!rdev->mman.initialized)
  704. return;
  705. if (rdev->stollen_vga_memory) {
  706. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  707. if (r == 0) {
  708. radeon_bo_unpin(rdev->stollen_vga_memory);
  709. radeon_bo_unreserve(rdev->stollen_vga_memory);
  710. }
  711. radeon_bo_unref(&rdev->stollen_vga_memory);
  712. }
  713. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  714. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
  715. ttm_bo_device_release(&rdev->mman.bdev);
  716. radeon_gart_fini(rdev);
  717. radeon_ttm_global_fini(rdev);
  718. rdev->mman.initialized = false;
  719. DRM_INFO("radeon: ttm finalized\n");
  720. }
  721. /* this should only be called at bootup or when userspace
  722. * isn't running */
  723. void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
  724. {
  725. struct ttm_mem_type_manager *man;
  726. if (!rdev->mman.initialized)
  727. return;
  728. man = &rdev->mman.bdev.man[TTM_PL_VRAM];
  729. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  730. man->size = size >> PAGE_SHIFT;
  731. }
  732. static struct vm_operations_struct radeon_ttm_vm_ops;
  733. static const struct vm_operations_struct *ttm_vm_ops = NULL;
  734. static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  735. {
  736. struct ttm_buffer_object *bo;
  737. struct radeon_device *rdev;
  738. int r;
  739. bo = (struct ttm_buffer_object *)vma->vm_private_data;
  740. if (bo == NULL) {
  741. return VM_FAULT_NOPAGE;
  742. }
  743. rdev = radeon_get_rdev(bo->bdev);
  744. mutex_lock(&rdev->vram_mutex);
  745. r = ttm_vm_ops->fault(vma, vmf);
  746. mutex_unlock(&rdev->vram_mutex);
  747. return r;
  748. }
  749. int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
  750. {
  751. struct drm_file *file_priv;
  752. struct radeon_device *rdev;
  753. int r;
  754. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
  755. return drm_mmap(filp, vma);
  756. }
  757. file_priv = filp->private_data;
  758. rdev = file_priv->minor->dev->dev_private;
  759. if (rdev == NULL) {
  760. return -EINVAL;
  761. }
  762. r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
  763. if (unlikely(r != 0)) {
  764. return r;
  765. }
  766. if (unlikely(ttm_vm_ops == NULL)) {
  767. ttm_vm_ops = vma->vm_ops;
  768. radeon_ttm_vm_ops = *ttm_vm_ops;
  769. radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
  770. }
  771. vma->vm_ops = &radeon_ttm_vm_ops;
  772. return 0;
  773. }
  774. #define RADEON_DEBUGFS_MEM_TYPES 2
  775. #if defined(CONFIG_DEBUG_FS)
  776. static int radeon_mm_dump_table(struct seq_file *m, void *data)
  777. {
  778. struct drm_info_node *node = (struct drm_info_node *)m->private;
  779. struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
  780. struct drm_device *dev = node->minor->dev;
  781. struct radeon_device *rdev = dev->dev_private;
  782. int ret;
  783. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  784. spin_lock(&glob->lru_lock);
  785. ret = drm_mm_dump_table(m, mm);
  786. spin_unlock(&glob->lru_lock);
  787. return ret;
  788. }
  789. #endif
  790. static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
  791. {
  792. #if defined(CONFIG_DEBUG_FS)
  793. static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+2];
  794. static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+2][32];
  795. unsigned i;
  796. for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
  797. if (i == 0)
  798. sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
  799. else
  800. sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
  801. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  802. radeon_mem_types_list[i].show = &radeon_mm_dump_table;
  803. radeon_mem_types_list[i].driver_features = 0;
  804. if (i == 0)
  805. radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_VRAM].priv;
  806. else
  807. radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_TT].priv;
  808. }
  809. /* Add ttm page pool to debugfs */
  810. sprintf(radeon_mem_types_names[i], "ttm_page_pool");
  811. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  812. radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
  813. radeon_mem_types_list[i].driver_features = 0;
  814. radeon_mem_types_list[i++].data = NULL;
  815. #ifdef CONFIG_SWIOTLB
  816. if (swiotlb_nr_tbl()) {
  817. sprintf(radeon_mem_types_names[i], "ttm_dma_page_pool");
  818. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  819. radeon_mem_types_list[i].show = &ttm_dma_page_alloc_debugfs;
  820. radeon_mem_types_list[i].driver_features = 0;
  821. radeon_mem_types_list[i++].data = NULL;
  822. }
  823. #endif
  824. return radeon_debugfs_add_files(rdev, radeon_mem_types_list, i);
  825. #endif
  826. return 0;
  827. }