radeon_pm.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #ifdef CONFIG_ACPI
  28. #include <linux/acpi.h>
  29. #endif
  30. #include <linux/power_supply.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #define RADEON_IDLE_LOOP_MS 100
  34. #define RADEON_RECLOCK_DELAY_MS 200
  35. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  36. #define RADEON_WAIT_IDLE_TIMEOUT 200
  37. static const char *radeon_pm_state_type_name[5] = {
  38. "Default",
  39. "Powersave",
  40. "Battery",
  41. "Balanced",
  42. "Performance",
  43. };
  44. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  45. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  46. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  47. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  48. static void radeon_pm_update_profile(struct radeon_device *rdev);
  49. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  50. #define ACPI_AC_CLASS "ac_adapter"
  51. int radeon_pm_get_type_index(struct radeon_device *rdev,
  52. enum radeon_pm_state_type ps_type,
  53. int instance)
  54. {
  55. int i;
  56. int found_instance = -1;
  57. for (i = 0; i < rdev->pm.num_power_states; i++) {
  58. if (rdev->pm.power_state[i].type == ps_type) {
  59. found_instance++;
  60. if (found_instance == instance)
  61. return i;
  62. }
  63. }
  64. /* return default if no match */
  65. return rdev->pm.default_power_state_index;
  66. }
  67. #ifdef CONFIG_ACPI
  68. static int radeon_acpi_event(struct notifier_block *nb,
  69. unsigned long val,
  70. void *data)
  71. {
  72. struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
  73. struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
  74. if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
  75. if (power_supply_is_system_supplied() > 0)
  76. DRM_DEBUG_DRIVER("pm: AC\n");
  77. else
  78. DRM_DEBUG_DRIVER("pm: DC\n");
  79. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  80. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  81. mutex_lock(&rdev->pm.mutex);
  82. radeon_pm_update_profile(rdev);
  83. radeon_pm_set_clocks(rdev);
  84. mutex_unlock(&rdev->pm.mutex);
  85. }
  86. }
  87. }
  88. return NOTIFY_OK;
  89. }
  90. #endif
  91. static void radeon_pm_update_profile(struct radeon_device *rdev)
  92. {
  93. switch (rdev->pm.profile) {
  94. case PM_PROFILE_DEFAULT:
  95. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  96. break;
  97. case PM_PROFILE_AUTO:
  98. if (power_supply_is_system_supplied() > 0) {
  99. if (rdev->pm.active_crtc_count > 1)
  100. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  101. else
  102. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  103. } else {
  104. if (rdev->pm.active_crtc_count > 1)
  105. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  106. else
  107. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  108. }
  109. break;
  110. case PM_PROFILE_LOW:
  111. if (rdev->pm.active_crtc_count > 1)
  112. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  113. else
  114. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  115. break;
  116. case PM_PROFILE_MID:
  117. if (rdev->pm.active_crtc_count > 1)
  118. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  119. else
  120. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  121. break;
  122. case PM_PROFILE_HIGH:
  123. if (rdev->pm.active_crtc_count > 1)
  124. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  125. else
  126. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  127. break;
  128. }
  129. if (rdev->pm.active_crtc_count == 0) {
  130. rdev->pm.requested_power_state_index =
  131. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  132. rdev->pm.requested_clock_mode_index =
  133. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  134. } else {
  135. rdev->pm.requested_power_state_index =
  136. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  137. rdev->pm.requested_clock_mode_index =
  138. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  139. }
  140. }
  141. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  142. {
  143. struct radeon_bo *bo, *n;
  144. if (list_empty(&rdev->gem.objects))
  145. return;
  146. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  147. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  148. ttm_bo_unmap_virtual(&bo->tbo);
  149. }
  150. }
  151. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  152. {
  153. if (rdev->pm.active_crtcs) {
  154. rdev->pm.vblank_sync = false;
  155. wait_event_timeout(
  156. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  157. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  158. }
  159. }
  160. static void radeon_set_power_state(struct radeon_device *rdev)
  161. {
  162. u32 sclk, mclk;
  163. bool misc_after = false;
  164. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  165. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  166. return;
  167. if (radeon_gui_idle(rdev)) {
  168. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  169. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  170. if (sclk > rdev->pm.default_sclk)
  171. sclk = rdev->pm.default_sclk;
  172. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  173. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  174. if (mclk > rdev->pm.default_mclk)
  175. mclk = rdev->pm.default_mclk;
  176. /* upvolt before raising clocks, downvolt after lowering clocks */
  177. if (sclk < rdev->pm.current_sclk)
  178. misc_after = true;
  179. radeon_sync_with_vblank(rdev);
  180. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  181. if (!radeon_pm_in_vbl(rdev))
  182. return;
  183. }
  184. radeon_pm_prepare(rdev);
  185. if (!misc_after)
  186. /* voltage, pcie lanes, etc.*/
  187. radeon_pm_misc(rdev);
  188. /* set engine clock */
  189. if (sclk != rdev->pm.current_sclk) {
  190. radeon_pm_debug_check_in_vbl(rdev, false);
  191. radeon_set_engine_clock(rdev, sclk);
  192. radeon_pm_debug_check_in_vbl(rdev, true);
  193. rdev->pm.current_sclk = sclk;
  194. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  195. }
  196. /* set memory clock */
  197. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  198. radeon_pm_debug_check_in_vbl(rdev, false);
  199. radeon_set_memory_clock(rdev, mclk);
  200. radeon_pm_debug_check_in_vbl(rdev, true);
  201. rdev->pm.current_mclk = mclk;
  202. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  203. }
  204. if (misc_after)
  205. /* voltage, pcie lanes, etc.*/
  206. radeon_pm_misc(rdev);
  207. radeon_pm_finish(rdev);
  208. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  209. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  210. } else
  211. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  212. }
  213. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  214. {
  215. int i;
  216. /* no need to take locks, etc. if nothing's going to change */
  217. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  218. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  219. return;
  220. mutex_lock(&rdev->ddev->struct_mutex);
  221. mutex_lock(&rdev->vram_mutex);
  222. mutex_lock(&rdev->ring_lock);
  223. /* gui idle int has issues on older chips it seems */
  224. if (rdev->family >= CHIP_R600) {
  225. if (rdev->irq.installed) {
  226. /* wait for GPU idle */
  227. rdev->pm.gui_idle = false;
  228. rdev->irq.gui_idle = true;
  229. radeon_irq_set(rdev);
  230. wait_event_interruptible_timeout(
  231. rdev->irq.idle_queue, rdev->pm.gui_idle,
  232. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  233. rdev->irq.gui_idle = false;
  234. radeon_irq_set(rdev);
  235. }
  236. } else {
  237. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  238. if (ring->ready) {
  239. radeon_fence_wait_empty_locked(rdev, RADEON_RING_TYPE_GFX_INDEX);
  240. }
  241. }
  242. radeon_unmap_vram_bos(rdev);
  243. if (rdev->irq.installed) {
  244. for (i = 0; i < rdev->num_crtc; i++) {
  245. if (rdev->pm.active_crtcs & (1 << i)) {
  246. rdev->pm.req_vblank |= (1 << i);
  247. drm_vblank_get(rdev->ddev, i);
  248. }
  249. }
  250. }
  251. radeon_set_power_state(rdev);
  252. if (rdev->irq.installed) {
  253. for (i = 0; i < rdev->num_crtc; i++) {
  254. if (rdev->pm.req_vblank & (1 << i)) {
  255. rdev->pm.req_vblank &= ~(1 << i);
  256. drm_vblank_put(rdev->ddev, i);
  257. }
  258. }
  259. }
  260. /* update display watermarks based on new power state */
  261. radeon_update_bandwidth_info(rdev);
  262. if (rdev->pm.active_crtc_count)
  263. radeon_bandwidth_update(rdev);
  264. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  265. mutex_unlock(&rdev->ring_lock);
  266. mutex_unlock(&rdev->vram_mutex);
  267. mutex_unlock(&rdev->ddev->struct_mutex);
  268. }
  269. static void radeon_pm_print_states(struct radeon_device *rdev)
  270. {
  271. int i, j;
  272. struct radeon_power_state *power_state;
  273. struct radeon_pm_clock_info *clock_info;
  274. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  275. for (i = 0; i < rdev->pm.num_power_states; i++) {
  276. power_state = &rdev->pm.power_state[i];
  277. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  278. radeon_pm_state_type_name[power_state->type]);
  279. if (i == rdev->pm.default_power_state_index)
  280. DRM_DEBUG_DRIVER("\tDefault");
  281. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  282. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  283. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  284. DRM_DEBUG_DRIVER("\tSingle display only\n");
  285. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  286. for (j = 0; j < power_state->num_clock_modes; j++) {
  287. clock_info = &(power_state->clock_info[j]);
  288. if (rdev->flags & RADEON_IS_IGP)
  289. DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n",
  290. j,
  291. clock_info->sclk * 10,
  292. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  293. else
  294. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n",
  295. j,
  296. clock_info->sclk * 10,
  297. clock_info->mclk * 10,
  298. clock_info->voltage.voltage,
  299. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  300. }
  301. }
  302. }
  303. static ssize_t radeon_get_pm_profile(struct device *dev,
  304. struct device_attribute *attr,
  305. char *buf)
  306. {
  307. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  308. struct radeon_device *rdev = ddev->dev_private;
  309. int cp = rdev->pm.profile;
  310. return snprintf(buf, PAGE_SIZE, "%s\n",
  311. (cp == PM_PROFILE_AUTO) ? "auto" :
  312. (cp == PM_PROFILE_LOW) ? "low" :
  313. (cp == PM_PROFILE_MID) ? "mid" :
  314. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  315. }
  316. static ssize_t radeon_set_pm_profile(struct device *dev,
  317. struct device_attribute *attr,
  318. const char *buf,
  319. size_t count)
  320. {
  321. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  322. struct radeon_device *rdev = ddev->dev_private;
  323. mutex_lock(&rdev->pm.mutex);
  324. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  325. if (strncmp("default", buf, strlen("default")) == 0)
  326. rdev->pm.profile = PM_PROFILE_DEFAULT;
  327. else if (strncmp("auto", buf, strlen("auto")) == 0)
  328. rdev->pm.profile = PM_PROFILE_AUTO;
  329. else if (strncmp("low", buf, strlen("low")) == 0)
  330. rdev->pm.profile = PM_PROFILE_LOW;
  331. else if (strncmp("mid", buf, strlen("mid")) == 0)
  332. rdev->pm.profile = PM_PROFILE_MID;
  333. else if (strncmp("high", buf, strlen("high")) == 0)
  334. rdev->pm.profile = PM_PROFILE_HIGH;
  335. else {
  336. count = -EINVAL;
  337. goto fail;
  338. }
  339. radeon_pm_update_profile(rdev);
  340. radeon_pm_set_clocks(rdev);
  341. } else
  342. count = -EINVAL;
  343. fail:
  344. mutex_unlock(&rdev->pm.mutex);
  345. return count;
  346. }
  347. static ssize_t radeon_get_pm_method(struct device *dev,
  348. struct device_attribute *attr,
  349. char *buf)
  350. {
  351. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  352. struct radeon_device *rdev = ddev->dev_private;
  353. int pm = rdev->pm.pm_method;
  354. return snprintf(buf, PAGE_SIZE, "%s\n",
  355. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  356. }
  357. static ssize_t radeon_set_pm_method(struct device *dev,
  358. struct device_attribute *attr,
  359. const char *buf,
  360. size_t count)
  361. {
  362. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  363. struct radeon_device *rdev = ddev->dev_private;
  364. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  365. mutex_lock(&rdev->pm.mutex);
  366. rdev->pm.pm_method = PM_METHOD_DYNPM;
  367. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  368. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  369. mutex_unlock(&rdev->pm.mutex);
  370. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  371. mutex_lock(&rdev->pm.mutex);
  372. /* disable dynpm */
  373. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  374. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  375. rdev->pm.pm_method = PM_METHOD_PROFILE;
  376. mutex_unlock(&rdev->pm.mutex);
  377. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  378. } else {
  379. count = -EINVAL;
  380. goto fail;
  381. }
  382. radeon_pm_compute_clocks(rdev);
  383. fail:
  384. return count;
  385. }
  386. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  387. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  388. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  389. struct device_attribute *attr,
  390. char *buf)
  391. {
  392. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  393. struct radeon_device *rdev = ddev->dev_private;
  394. int temp;
  395. switch (rdev->pm.int_thermal_type) {
  396. case THERMAL_TYPE_RV6XX:
  397. temp = rv6xx_get_temp(rdev);
  398. break;
  399. case THERMAL_TYPE_RV770:
  400. temp = rv770_get_temp(rdev);
  401. break;
  402. case THERMAL_TYPE_EVERGREEN:
  403. case THERMAL_TYPE_NI:
  404. temp = evergreen_get_temp(rdev);
  405. break;
  406. case THERMAL_TYPE_SUMO:
  407. temp = sumo_get_temp(rdev);
  408. break;
  409. case THERMAL_TYPE_SI:
  410. temp = si_get_temp(rdev);
  411. break;
  412. default:
  413. temp = 0;
  414. break;
  415. }
  416. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  417. }
  418. static ssize_t radeon_hwmon_show_name(struct device *dev,
  419. struct device_attribute *attr,
  420. char *buf)
  421. {
  422. return sprintf(buf, "radeon\n");
  423. }
  424. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  425. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  426. static struct attribute *hwmon_attributes[] = {
  427. &sensor_dev_attr_temp1_input.dev_attr.attr,
  428. &sensor_dev_attr_name.dev_attr.attr,
  429. NULL
  430. };
  431. static const struct attribute_group hwmon_attrgroup = {
  432. .attrs = hwmon_attributes,
  433. };
  434. static int radeon_hwmon_init(struct radeon_device *rdev)
  435. {
  436. int err = 0;
  437. rdev->pm.int_hwmon_dev = NULL;
  438. switch (rdev->pm.int_thermal_type) {
  439. case THERMAL_TYPE_RV6XX:
  440. case THERMAL_TYPE_RV770:
  441. case THERMAL_TYPE_EVERGREEN:
  442. case THERMAL_TYPE_NI:
  443. case THERMAL_TYPE_SUMO:
  444. case THERMAL_TYPE_SI:
  445. /* No support for TN yet */
  446. if (rdev->family == CHIP_ARUBA)
  447. return err;
  448. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  449. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  450. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  451. dev_err(rdev->dev,
  452. "Unable to register hwmon device: %d\n", err);
  453. break;
  454. }
  455. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  456. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  457. &hwmon_attrgroup);
  458. if (err) {
  459. dev_err(rdev->dev,
  460. "Unable to create hwmon sysfs file: %d\n", err);
  461. hwmon_device_unregister(rdev->dev);
  462. }
  463. break;
  464. default:
  465. break;
  466. }
  467. return err;
  468. }
  469. static void radeon_hwmon_fini(struct radeon_device *rdev)
  470. {
  471. if (rdev->pm.int_hwmon_dev) {
  472. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  473. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  474. }
  475. }
  476. void radeon_pm_suspend(struct radeon_device *rdev)
  477. {
  478. mutex_lock(&rdev->pm.mutex);
  479. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  480. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  481. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  482. }
  483. mutex_unlock(&rdev->pm.mutex);
  484. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  485. }
  486. void radeon_pm_resume(struct radeon_device *rdev)
  487. {
  488. /* set up the default clocks if the MC ucode is loaded */
  489. if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
  490. if (rdev->pm.default_vddc)
  491. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  492. SET_VOLTAGE_TYPE_ASIC_VDDC);
  493. if (rdev->pm.default_vddci)
  494. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  495. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  496. if (rdev->pm.default_sclk)
  497. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  498. if (rdev->pm.default_mclk)
  499. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  500. }
  501. /* asic init will reset the default power state */
  502. mutex_lock(&rdev->pm.mutex);
  503. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  504. rdev->pm.current_clock_mode_index = 0;
  505. rdev->pm.current_sclk = rdev->pm.default_sclk;
  506. rdev->pm.current_mclk = rdev->pm.default_mclk;
  507. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  508. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  509. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  510. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  511. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  512. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  513. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  514. }
  515. mutex_unlock(&rdev->pm.mutex);
  516. radeon_pm_compute_clocks(rdev);
  517. }
  518. int radeon_pm_init(struct radeon_device *rdev)
  519. {
  520. int ret;
  521. /* default to profile method */
  522. rdev->pm.pm_method = PM_METHOD_PROFILE;
  523. rdev->pm.profile = PM_PROFILE_DEFAULT;
  524. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  525. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  526. rdev->pm.dynpm_can_upclock = true;
  527. rdev->pm.dynpm_can_downclock = true;
  528. rdev->pm.default_sclk = rdev->clock.default_sclk;
  529. rdev->pm.default_mclk = rdev->clock.default_mclk;
  530. rdev->pm.current_sclk = rdev->clock.default_sclk;
  531. rdev->pm.current_mclk = rdev->clock.default_mclk;
  532. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  533. if (rdev->bios) {
  534. if (rdev->is_atom_bios)
  535. radeon_atombios_get_power_modes(rdev);
  536. else
  537. radeon_combios_get_power_modes(rdev);
  538. radeon_pm_print_states(rdev);
  539. radeon_pm_init_profile(rdev);
  540. /* set up the default clocks if the MC ucode is loaded */
  541. if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
  542. if (rdev->pm.default_vddc)
  543. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  544. SET_VOLTAGE_TYPE_ASIC_VDDC);
  545. if (rdev->pm.default_vddci)
  546. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  547. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  548. if (rdev->pm.default_sclk)
  549. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  550. if (rdev->pm.default_mclk)
  551. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  552. }
  553. }
  554. /* set up the internal thermal sensor if applicable */
  555. ret = radeon_hwmon_init(rdev);
  556. if (ret)
  557. return ret;
  558. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  559. if (rdev->pm.num_power_states > 1) {
  560. /* where's the best place to put these? */
  561. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  562. if (ret)
  563. DRM_ERROR("failed to create device file for power profile\n");
  564. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  565. if (ret)
  566. DRM_ERROR("failed to create device file for power method\n");
  567. #ifdef CONFIG_ACPI
  568. rdev->acpi_nb.notifier_call = radeon_acpi_event;
  569. register_acpi_notifier(&rdev->acpi_nb);
  570. #endif
  571. if (radeon_debugfs_pm_init(rdev)) {
  572. DRM_ERROR("Failed to register debugfs file for PM!\n");
  573. }
  574. DRM_INFO("radeon: power management initialized\n");
  575. }
  576. return 0;
  577. }
  578. void radeon_pm_fini(struct radeon_device *rdev)
  579. {
  580. if (rdev->pm.num_power_states > 1) {
  581. mutex_lock(&rdev->pm.mutex);
  582. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  583. rdev->pm.profile = PM_PROFILE_DEFAULT;
  584. radeon_pm_update_profile(rdev);
  585. radeon_pm_set_clocks(rdev);
  586. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  587. /* reset default clocks */
  588. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  589. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  590. radeon_pm_set_clocks(rdev);
  591. }
  592. mutex_unlock(&rdev->pm.mutex);
  593. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  594. device_remove_file(rdev->dev, &dev_attr_power_profile);
  595. device_remove_file(rdev->dev, &dev_attr_power_method);
  596. #ifdef CONFIG_ACPI
  597. unregister_acpi_notifier(&rdev->acpi_nb);
  598. #endif
  599. }
  600. if (rdev->pm.power_state)
  601. kfree(rdev->pm.power_state);
  602. radeon_hwmon_fini(rdev);
  603. }
  604. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  605. {
  606. struct drm_device *ddev = rdev->ddev;
  607. struct drm_crtc *crtc;
  608. struct radeon_crtc *radeon_crtc;
  609. if (rdev->pm.num_power_states < 2)
  610. return;
  611. mutex_lock(&rdev->pm.mutex);
  612. rdev->pm.active_crtcs = 0;
  613. rdev->pm.active_crtc_count = 0;
  614. list_for_each_entry(crtc,
  615. &ddev->mode_config.crtc_list, head) {
  616. radeon_crtc = to_radeon_crtc(crtc);
  617. if (radeon_crtc->enabled) {
  618. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  619. rdev->pm.active_crtc_count++;
  620. }
  621. }
  622. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  623. radeon_pm_update_profile(rdev);
  624. radeon_pm_set_clocks(rdev);
  625. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  626. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  627. if (rdev->pm.active_crtc_count > 1) {
  628. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  629. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  630. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  631. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  632. radeon_pm_get_dynpm_state(rdev);
  633. radeon_pm_set_clocks(rdev);
  634. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  635. }
  636. } else if (rdev->pm.active_crtc_count == 1) {
  637. /* TODO: Increase clocks if needed for current mode */
  638. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  639. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  640. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  641. radeon_pm_get_dynpm_state(rdev);
  642. radeon_pm_set_clocks(rdev);
  643. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  644. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  645. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  646. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  647. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  648. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  649. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  650. }
  651. } else { /* count == 0 */
  652. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  653. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  654. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  655. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  656. radeon_pm_get_dynpm_state(rdev);
  657. radeon_pm_set_clocks(rdev);
  658. }
  659. }
  660. }
  661. }
  662. mutex_unlock(&rdev->pm.mutex);
  663. }
  664. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  665. {
  666. int crtc, vpos, hpos, vbl_status;
  667. bool in_vbl = true;
  668. /* Iterate over all active crtc's. All crtc's must be in vblank,
  669. * otherwise return in_vbl == false.
  670. */
  671. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  672. if (rdev->pm.active_crtcs & (1 << crtc)) {
  673. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  674. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  675. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  676. in_vbl = false;
  677. }
  678. }
  679. return in_vbl;
  680. }
  681. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  682. {
  683. u32 stat_crtc = 0;
  684. bool in_vbl = radeon_pm_in_vbl(rdev);
  685. if (in_vbl == false)
  686. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  687. finish ? "exit" : "entry");
  688. return in_vbl;
  689. }
  690. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  691. {
  692. struct radeon_device *rdev;
  693. int resched;
  694. rdev = container_of(work, struct radeon_device,
  695. pm.dynpm_idle_work.work);
  696. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  697. mutex_lock(&rdev->pm.mutex);
  698. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  699. int not_processed = 0;
  700. int i;
  701. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  702. not_processed += radeon_fence_count_emitted(rdev, i);
  703. if (not_processed >= 3)
  704. break;
  705. }
  706. if (not_processed >= 3) { /* should upclock */
  707. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  708. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  709. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  710. rdev->pm.dynpm_can_upclock) {
  711. rdev->pm.dynpm_planned_action =
  712. DYNPM_ACTION_UPCLOCK;
  713. rdev->pm.dynpm_action_timeout = jiffies +
  714. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  715. }
  716. } else if (not_processed == 0) { /* should downclock */
  717. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  718. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  719. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  720. rdev->pm.dynpm_can_downclock) {
  721. rdev->pm.dynpm_planned_action =
  722. DYNPM_ACTION_DOWNCLOCK;
  723. rdev->pm.dynpm_action_timeout = jiffies +
  724. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  725. }
  726. }
  727. /* Note, radeon_pm_set_clocks is called with static_switch set
  728. * to false since we want to wait for vbl to avoid flicker.
  729. */
  730. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  731. jiffies > rdev->pm.dynpm_action_timeout) {
  732. radeon_pm_get_dynpm_state(rdev);
  733. radeon_pm_set_clocks(rdev);
  734. }
  735. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  736. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  737. }
  738. mutex_unlock(&rdev->pm.mutex);
  739. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  740. }
  741. /*
  742. * Debugfs info
  743. */
  744. #if defined(CONFIG_DEBUG_FS)
  745. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  746. {
  747. struct drm_info_node *node = (struct drm_info_node *) m->private;
  748. struct drm_device *dev = node->minor->dev;
  749. struct radeon_device *rdev = dev->dev_private;
  750. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  751. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  752. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  753. if (rdev->asic->pm.get_memory_clock)
  754. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  755. if (rdev->pm.current_vddc)
  756. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  757. if (rdev->asic->pm.get_pcie_lanes)
  758. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  759. return 0;
  760. }
  761. static struct drm_info_list radeon_pm_info_list[] = {
  762. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  763. };
  764. #endif
  765. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  766. {
  767. #if defined(CONFIG_DEBUG_FS)
  768. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  769. #else
  770. return 0;
  771. #endif
  772. }