r600.c 114 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include "drmP.h"
  34. #include "radeon_drm.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  95. /* r600,rv610,rv630,rv620,rv635,rv670 */
  96. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  97. void r600_gpu_init(struct radeon_device *rdev);
  98. void r600_fini(struct radeon_device *rdev);
  99. void r600_irq_disable(struct radeon_device *rdev);
  100. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  101. /* get temperature in millidegrees */
  102. int rv6xx_get_temp(struct radeon_device *rdev)
  103. {
  104. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  105. ASIC_T_SHIFT;
  106. int actual_temp = temp & 0xff;
  107. if (temp & 0x100)
  108. actual_temp -= 256;
  109. return actual_temp * 1000;
  110. }
  111. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  112. {
  113. int i;
  114. rdev->pm.dynpm_can_upclock = true;
  115. rdev->pm.dynpm_can_downclock = true;
  116. /* power state array is low to high, default is first */
  117. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  118. int min_power_state_index = 0;
  119. if (rdev->pm.num_power_states > 2)
  120. min_power_state_index = 1;
  121. switch (rdev->pm.dynpm_planned_action) {
  122. case DYNPM_ACTION_MINIMUM:
  123. rdev->pm.requested_power_state_index = min_power_state_index;
  124. rdev->pm.requested_clock_mode_index = 0;
  125. rdev->pm.dynpm_can_downclock = false;
  126. break;
  127. case DYNPM_ACTION_DOWNCLOCK:
  128. if (rdev->pm.current_power_state_index == min_power_state_index) {
  129. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  130. rdev->pm.dynpm_can_downclock = false;
  131. } else {
  132. if (rdev->pm.active_crtc_count > 1) {
  133. for (i = 0; i < rdev->pm.num_power_states; i++) {
  134. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  135. continue;
  136. else if (i >= rdev->pm.current_power_state_index) {
  137. rdev->pm.requested_power_state_index =
  138. rdev->pm.current_power_state_index;
  139. break;
  140. } else {
  141. rdev->pm.requested_power_state_index = i;
  142. break;
  143. }
  144. }
  145. } else {
  146. if (rdev->pm.current_power_state_index == 0)
  147. rdev->pm.requested_power_state_index =
  148. rdev->pm.num_power_states - 1;
  149. else
  150. rdev->pm.requested_power_state_index =
  151. rdev->pm.current_power_state_index - 1;
  152. }
  153. }
  154. rdev->pm.requested_clock_mode_index = 0;
  155. /* don't use the power state if crtcs are active and no display flag is set */
  156. if ((rdev->pm.active_crtc_count > 0) &&
  157. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  158. clock_info[rdev->pm.requested_clock_mode_index].flags &
  159. RADEON_PM_MODE_NO_DISPLAY)) {
  160. rdev->pm.requested_power_state_index++;
  161. }
  162. break;
  163. case DYNPM_ACTION_UPCLOCK:
  164. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  165. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  166. rdev->pm.dynpm_can_upclock = false;
  167. } else {
  168. if (rdev->pm.active_crtc_count > 1) {
  169. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  170. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  171. continue;
  172. else if (i <= rdev->pm.current_power_state_index) {
  173. rdev->pm.requested_power_state_index =
  174. rdev->pm.current_power_state_index;
  175. break;
  176. } else {
  177. rdev->pm.requested_power_state_index = i;
  178. break;
  179. }
  180. }
  181. } else
  182. rdev->pm.requested_power_state_index =
  183. rdev->pm.current_power_state_index + 1;
  184. }
  185. rdev->pm.requested_clock_mode_index = 0;
  186. break;
  187. case DYNPM_ACTION_DEFAULT:
  188. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  189. rdev->pm.requested_clock_mode_index = 0;
  190. rdev->pm.dynpm_can_upclock = false;
  191. break;
  192. case DYNPM_ACTION_NONE:
  193. default:
  194. DRM_ERROR("Requested mode for not defined action\n");
  195. return;
  196. }
  197. } else {
  198. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  199. /* for now just select the first power state and switch between clock modes */
  200. /* power state array is low to high, default is first (0) */
  201. if (rdev->pm.active_crtc_count > 1) {
  202. rdev->pm.requested_power_state_index = -1;
  203. /* start at 1 as we don't want the default mode */
  204. for (i = 1; i < rdev->pm.num_power_states; i++) {
  205. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  206. continue;
  207. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  208. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  209. rdev->pm.requested_power_state_index = i;
  210. break;
  211. }
  212. }
  213. /* if nothing selected, grab the default state. */
  214. if (rdev->pm.requested_power_state_index == -1)
  215. rdev->pm.requested_power_state_index = 0;
  216. } else
  217. rdev->pm.requested_power_state_index = 1;
  218. switch (rdev->pm.dynpm_planned_action) {
  219. case DYNPM_ACTION_MINIMUM:
  220. rdev->pm.requested_clock_mode_index = 0;
  221. rdev->pm.dynpm_can_downclock = false;
  222. break;
  223. case DYNPM_ACTION_DOWNCLOCK:
  224. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  225. if (rdev->pm.current_clock_mode_index == 0) {
  226. rdev->pm.requested_clock_mode_index = 0;
  227. rdev->pm.dynpm_can_downclock = false;
  228. } else
  229. rdev->pm.requested_clock_mode_index =
  230. rdev->pm.current_clock_mode_index - 1;
  231. } else {
  232. rdev->pm.requested_clock_mode_index = 0;
  233. rdev->pm.dynpm_can_downclock = false;
  234. }
  235. /* don't use the power state if crtcs are active and no display flag is set */
  236. if ((rdev->pm.active_crtc_count > 0) &&
  237. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  238. clock_info[rdev->pm.requested_clock_mode_index].flags &
  239. RADEON_PM_MODE_NO_DISPLAY)) {
  240. rdev->pm.requested_clock_mode_index++;
  241. }
  242. break;
  243. case DYNPM_ACTION_UPCLOCK:
  244. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  245. if (rdev->pm.current_clock_mode_index ==
  246. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  247. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  248. rdev->pm.dynpm_can_upclock = false;
  249. } else
  250. rdev->pm.requested_clock_mode_index =
  251. rdev->pm.current_clock_mode_index + 1;
  252. } else {
  253. rdev->pm.requested_clock_mode_index =
  254. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  255. rdev->pm.dynpm_can_upclock = false;
  256. }
  257. break;
  258. case DYNPM_ACTION_DEFAULT:
  259. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  260. rdev->pm.requested_clock_mode_index = 0;
  261. rdev->pm.dynpm_can_upclock = false;
  262. break;
  263. case DYNPM_ACTION_NONE:
  264. default:
  265. DRM_ERROR("Requested mode for not defined action\n");
  266. return;
  267. }
  268. }
  269. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  274. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  275. pcie_lanes);
  276. }
  277. void rs780_pm_init_profile(struct radeon_device *rdev)
  278. {
  279. if (rdev->pm.num_power_states == 2) {
  280. /* default */
  281. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  282. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  285. /* low sh */
  286. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  290. /* mid sh */
  291. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  295. /* high sh */
  296. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  300. /* low mh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  305. /* mid mh */
  306. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  310. /* high mh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  315. } else if (rdev->pm.num_power_states == 3) {
  316. /* default */
  317. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  318. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  321. /* low sh */
  322. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  326. /* mid sh */
  327. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  331. /* high sh */
  332. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  336. /* low mh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  341. /* mid mh */
  342. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  346. /* high mh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  351. } else {
  352. /* default */
  353. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  354. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  357. /* low sh */
  358. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  362. /* mid sh */
  363. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  367. /* high sh */
  368. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  372. /* low mh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  377. /* mid mh */
  378. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  382. /* high mh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  387. }
  388. }
  389. void r600_pm_init_profile(struct radeon_device *rdev)
  390. {
  391. int idx;
  392. if (rdev->family == CHIP_R600) {
  393. /* XXX */
  394. /* default */
  395. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  399. /* low sh */
  400. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  404. /* mid sh */
  405. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  409. /* high sh */
  410. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  414. /* low mh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  419. /* mid mh */
  420. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  424. /* high mh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  429. } else {
  430. if (rdev->pm.num_power_states < 4) {
  431. /* default */
  432. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  436. /* low sh */
  437. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  441. /* mid sh */
  442. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  446. /* high sh */
  447. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  451. /* low mh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  456. /* low mh */
  457. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  461. /* high mh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  466. } else {
  467. /* default */
  468. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  472. /* low sh */
  473. if (rdev->flags & RADEON_IS_MOBILITY)
  474. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  475. else
  476. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  478. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. /* mid sh */
  482. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  483. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  486. /* high sh */
  487. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  488. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  490. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  492. /* low mh */
  493. if (rdev->flags & RADEON_IS_MOBILITY)
  494. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  495. else
  496. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  497. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  501. /* mid mh */
  502. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  506. /* high mh */
  507. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  510. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  512. }
  513. }
  514. }
  515. void r600_pm_misc(struct radeon_device *rdev)
  516. {
  517. int req_ps_idx = rdev->pm.requested_power_state_index;
  518. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  519. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  520. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  521. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  522. /* 0xff01 is a flag rather then an actual voltage */
  523. if (voltage->voltage == 0xff01)
  524. return;
  525. if (voltage->voltage != rdev->pm.current_vddc) {
  526. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  527. rdev->pm.current_vddc = voltage->voltage;
  528. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  529. }
  530. }
  531. }
  532. bool r600_gui_idle(struct radeon_device *rdev)
  533. {
  534. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  535. return false;
  536. else
  537. return true;
  538. }
  539. /* hpd for digital panel detect/disconnect */
  540. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  541. {
  542. bool connected = false;
  543. if (ASIC_IS_DCE3(rdev)) {
  544. switch (hpd) {
  545. case RADEON_HPD_1:
  546. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  547. connected = true;
  548. break;
  549. case RADEON_HPD_2:
  550. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  551. connected = true;
  552. break;
  553. case RADEON_HPD_3:
  554. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  555. connected = true;
  556. break;
  557. case RADEON_HPD_4:
  558. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  559. connected = true;
  560. break;
  561. /* DCE 3.2 */
  562. case RADEON_HPD_5:
  563. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. case RADEON_HPD_6:
  567. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  568. connected = true;
  569. break;
  570. default:
  571. break;
  572. }
  573. } else {
  574. switch (hpd) {
  575. case RADEON_HPD_1:
  576. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  577. connected = true;
  578. break;
  579. case RADEON_HPD_2:
  580. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  581. connected = true;
  582. break;
  583. case RADEON_HPD_3:
  584. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  585. connected = true;
  586. break;
  587. default:
  588. break;
  589. }
  590. }
  591. return connected;
  592. }
  593. void r600_hpd_set_polarity(struct radeon_device *rdev,
  594. enum radeon_hpd_id hpd)
  595. {
  596. u32 tmp;
  597. bool connected = r600_hpd_sense(rdev, hpd);
  598. if (ASIC_IS_DCE3(rdev)) {
  599. switch (hpd) {
  600. case RADEON_HPD_1:
  601. tmp = RREG32(DC_HPD1_INT_CONTROL);
  602. if (connected)
  603. tmp &= ~DC_HPDx_INT_POLARITY;
  604. else
  605. tmp |= DC_HPDx_INT_POLARITY;
  606. WREG32(DC_HPD1_INT_CONTROL, tmp);
  607. break;
  608. case RADEON_HPD_2:
  609. tmp = RREG32(DC_HPD2_INT_CONTROL);
  610. if (connected)
  611. tmp &= ~DC_HPDx_INT_POLARITY;
  612. else
  613. tmp |= DC_HPDx_INT_POLARITY;
  614. WREG32(DC_HPD2_INT_CONTROL, tmp);
  615. break;
  616. case RADEON_HPD_3:
  617. tmp = RREG32(DC_HPD3_INT_CONTROL);
  618. if (connected)
  619. tmp &= ~DC_HPDx_INT_POLARITY;
  620. else
  621. tmp |= DC_HPDx_INT_POLARITY;
  622. WREG32(DC_HPD3_INT_CONTROL, tmp);
  623. break;
  624. case RADEON_HPD_4:
  625. tmp = RREG32(DC_HPD4_INT_CONTROL);
  626. if (connected)
  627. tmp &= ~DC_HPDx_INT_POLARITY;
  628. else
  629. tmp |= DC_HPDx_INT_POLARITY;
  630. WREG32(DC_HPD4_INT_CONTROL, tmp);
  631. break;
  632. case RADEON_HPD_5:
  633. tmp = RREG32(DC_HPD5_INT_CONTROL);
  634. if (connected)
  635. tmp &= ~DC_HPDx_INT_POLARITY;
  636. else
  637. tmp |= DC_HPDx_INT_POLARITY;
  638. WREG32(DC_HPD5_INT_CONTROL, tmp);
  639. break;
  640. /* DCE 3.2 */
  641. case RADEON_HPD_6:
  642. tmp = RREG32(DC_HPD6_INT_CONTROL);
  643. if (connected)
  644. tmp &= ~DC_HPDx_INT_POLARITY;
  645. else
  646. tmp |= DC_HPDx_INT_POLARITY;
  647. WREG32(DC_HPD6_INT_CONTROL, tmp);
  648. break;
  649. default:
  650. break;
  651. }
  652. } else {
  653. switch (hpd) {
  654. case RADEON_HPD_1:
  655. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  656. if (connected)
  657. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  658. else
  659. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  660. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  661. break;
  662. case RADEON_HPD_2:
  663. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  664. if (connected)
  665. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  666. else
  667. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  668. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  669. break;
  670. case RADEON_HPD_3:
  671. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  674. else
  675. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  676. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  677. break;
  678. default:
  679. break;
  680. }
  681. }
  682. }
  683. void r600_hpd_init(struct radeon_device *rdev)
  684. {
  685. struct drm_device *dev = rdev->ddev;
  686. struct drm_connector *connector;
  687. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  688. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  689. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  690. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  691. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  692. * aux dp channel on imac and help (but not completely fix)
  693. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  694. */
  695. continue;
  696. }
  697. if (ASIC_IS_DCE3(rdev)) {
  698. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  699. if (ASIC_IS_DCE32(rdev))
  700. tmp |= DC_HPDx_EN;
  701. switch (radeon_connector->hpd.hpd) {
  702. case RADEON_HPD_1:
  703. WREG32(DC_HPD1_CONTROL, tmp);
  704. rdev->irq.hpd[0] = true;
  705. break;
  706. case RADEON_HPD_2:
  707. WREG32(DC_HPD2_CONTROL, tmp);
  708. rdev->irq.hpd[1] = true;
  709. break;
  710. case RADEON_HPD_3:
  711. WREG32(DC_HPD3_CONTROL, tmp);
  712. rdev->irq.hpd[2] = true;
  713. break;
  714. case RADEON_HPD_4:
  715. WREG32(DC_HPD4_CONTROL, tmp);
  716. rdev->irq.hpd[3] = true;
  717. break;
  718. /* DCE 3.2 */
  719. case RADEON_HPD_5:
  720. WREG32(DC_HPD5_CONTROL, tmp);
  721. rdev->irq.hpd[4] = true;
  722. break;
  723. case RADEON_HPD_6:
  724. WREG32(DC_HPD6_CONTROL, tmp);
  725. rdev->irq.hpd[5] = true;
  726. break;
  727. default:
  728. break;
  729. }
  730. } else {
  731. switch (radeon_connector->hpd.hpd) {
  732. case RADEON_HPD_1:
  733. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  734. rdev->irq.hpd[0] = true;
  735. break;
  736. case RADEON_HPD_2:
  737. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  738. rdev->irq.hpd[1] = true;
  739. break;
  740. case RADEON_HPD_3:
  741. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  742. rdev->irq.hpd[2] = true;
  743. break;
  744. default:
  745. break;
  746. }
  747. }
  748. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  749. }
  750. if (rdev->irq.installed)
  751. r600_irq_set(rdev);
  752. }
  753. void r600_hpd_fini(struct radeon_device *rdev)
  754. {
  755. struct drm_device *dev = rdev->ddev;
  756. struct drm_connector *connector;
  757. if (ASIC_IS_DCE3(rdev)) {
  758. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  759. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  760. switch (radeon_connector->hpd.hpd) {
  761. case RADEON_HPD_1:
  762. WREG32(DC_HPD1_CONTROL, 0);
  763. rdev->irq.hpd[0] = false;
  764. break;
  765. case RADEON_HPD_2:
  766. WREG32(DC_HPD2_CONTROL, 0);
  767. rdev->irq.hpd[1] = false;
  768. break;
  769. case RADEON_HPD_3:
  770. WREG32(DC_HPD3_CONTROL, 0);
  771. rdev->irq.hpd[2] = false;
  772. break;
  773. case RADEON_HPD_4:
  774. WREG32(DC_HPD4_CONTROL, 0);
  775. rdev->irq.hpd[3] = false;
  776. break;
  777. /* DCE 3.2 */
  778. case RADEON_HPD_5:
  779. WREG32(DC_HPD5_CONTROL, 0);
  780. rdev->irq.hpd[4] = false;
  781. break;
  782. case RADEON_HPD_6:
  783. WREG32(DC_HPD6_CONTROL, 0);
  784. rdev->irq.hpd[5] = false;
  785. break;
  786. default:
  787. break;
  788. }
  789. }
  790. } else {
  791. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  792. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  793. switch (radeon_connector->hpd.hpd) {
  794. case RADEON_HPD_1:
  795. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  796. rdev->irq.hpd[0] = false;
  797. break;
  798. case RADEON_HPD_2:
  799. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  800. rdev->irq.hpd[1] = false;
  801. break;
  802. case RADEON_HPD_3:
  803. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  804. rdev->irq.hpd[2] = false;
  805. break;
  806. default:
  807. break;
  808. }
  809. }
  810. }
  811. }
  812. /*
  813. * R600 PCIE GART
  814. */
  815. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  816. {
  817. unsigned i;
  818. u32 tmp;
  819. /* flush hdp cache so updates hit vram */
  820. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  821. !(rdev->flags & RADEON_IS_AGP)) {
  822. void __iomem *ptr = (void *)rdev->gart.ptr;
  823. u32 tmp;
  824. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  825. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  826. * This seems to cause problems on some AGP cards. Just use the old
  827. * method for them.
  828. */
  829. WREG32(HDP_DEBUG1, 0);
  830. tmp = readl((void __iomem *)ptr);
  831. } else
  832. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  833. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  834. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  835. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  836. for (i = 0; i < rdev->usec_timeout; i++) {
  837. /* read MC_STATUS */
  838. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  839. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  840. if (tmp == 2) {
  841. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  842. return;
  843. }
  844. if (tmp) {
  845. return;
  846. }
  847. udelay(1);
  848. }
  849. }
  850. int r600_pcie_gart_init(struct radeon_device *rdev)
  851. {
  852. int r;
  853. if (rdev->gart.robj) {
  854. WARN(1, "R600 PCIE GART already initialized\n");
  855. return 0;
  856. }
  857. /* Initialize common gart structure */
  858. r = radeon_gart_init(rdev);
  859. if (r)
  860. return r;
  861. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  862. return radeon_gart_table_vram_alloc(rdev);
  863. }
  864. int r600_pcie_gart_enable(struct radeon_device *rdev)
  865. {
  866. u32 tmp;
  867. int r, i;
  868. if (rdev->gart.robj == NULL) {
  869. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  870. return -EINVAL;
  871. }
  872. r = radeon_gart_table_vram_pin(rdev);
  873. if (r)
  874. return r;
  875. radeon_gart_restore(rdev);
  876. /* Setup L2 cache */
  877. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  878. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  879. EFFECTIVE_L2_QUEUE_SIZE(7));
  880. WREG32(VM_L2_CNTL2, 0);
  881. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  882. /* Setup TLB control */
  883. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  884. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  885. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  886. ENABLE_WAIT_L2_QUERY;
  887. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  888. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  889. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  890. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  892. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  893. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  898. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  899. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  900. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  901. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  902. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  903. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  904. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  905. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  906. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  907. (u32)(rdev->dummy_page.addr >> 12));
  908. for (i = 1; i < 7; i++)
  909. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  910. r600_pcie_gart_tlb_flush(rdev);
  911. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  912. (unsigned)(rdev->mc.gtt_size >> 20),
  913. (unsigned long long)rdev->gart.table_addr);
  914. rdev->gart.ready = true;
  915. return 0;
  916. }
  917. void r600_pcie_gart_disable(struct radeon_device *rdev)
  918. {
  919. u32 tmp;
  920. int i;
  921. /* Disable all tables */
  922. for (i = 0; i < 7; i++)
  923. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  924. /* Disable L2 cache */
  925. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  926. EFFECTIVE_L2_QUEUE_SIZE(7));
  927. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  928. /* Setup L1 TLB control */
  929. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  930. ENABLE_WAIT_L2_QUERY;
  931. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  945. radeon_gart_table_vram_unpin(rdev);
  946. }
  947. void r600_pcie_gart_fini(struct radeon_device *rdev)
  948. {
  949. radeon_gart_fini(rdev);
  950. r600_pcie_gart_disable(rdev);
  951. radeon_gart_table_vram_free(rdev);
  952. }
  953. void r600_agp_enable(struct radeon_device *rdev)
  954. {
  955. u32 tmp;
  956. int i;
  957. /* Setup L2 cache */
  958. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  959. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  960. EFFECTIVE_L2_QUEUE_SIZE(7));
  961. WREG32(VM_L2_CNTL2, 0);
  962. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  963. /* Setup TLB control */
  964. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  965. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  966. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  967. ENABLE_WAIT_L2_QUERY;
  968. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  981. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  982. for (i = 0; i < 7; i++)
  983. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  984. }
  985. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  986. {
  987. unsigned i;
  988. u32 tmp;
  989. for (i = 0; i < rdev->usec_timeout; i++) {
  990. /* read MC_STATUS */
  991. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  992. if (!tmp)
  993. return 0;
  994. udelay(1);
  995. }
  996. return -1;
  997. }
  998. static void r600_mc_program(struct radeon_device *rdev)
  999. {
  1000. struct rv515_mc_save save;
  1001. u32 tmp;
  1002. int i, j;
  1003. /* Initialize HDP */
  1004. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1005. WREG32((0x2c14 + j), 0x00000000);
  1006. WREG32((0x2c18 + j), 0x00000000);
  1007. WREG32((0x2c1c + j), 0x00000000);
  1008. WREG32((0x2c20 + j), 0x00000000);
  1009. WREG32((0x2c24 + j), 0x00000000);
  1010. }
  1011. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1012. rv515_mc_stop(rdev, &save);
  1013. if (r600_mc_wait_for_idle(rdev)) {
  1014. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1015. }
  1016. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1017. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1018. /* Update configuration */
  1019. if (rdev->flags & RADEON_IS_AGP) {
  1020. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1021. /* VRAM before AGP */
  1022. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1023. rdev->mc.vram_start >> 12);
  1024. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1025. rdev->mc.gtt_end >> 12);
  1026. } else {
  1027. /* VRAM after AGP */
  1028. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1029. rdev->mc.gtt_start >> 12);
  1030. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1031. rdev->mc.vram_end >> 12);
  1032. }
  1033. } else {
  1034. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1035. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1036. }
  1037. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1038. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1039. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1040. WREG32(MC_VM_FB_LOCATION, tmp);
  1041. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1042. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1043. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1044. if (rdev->flags & RADEON_IS_AGP) {
  1045. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1046. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1047. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1048. } else {
  1049. WREG32(MC_VM_AGP_BASE, 0);
  1050. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1051. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1052. }
  1053. if (r600_mc_wait_for_idle(rdev)) {
  1054. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1055. }
  1056. rv515_mc_resume(rdev, &save);
  1057. /* we need to own VRAM, so turn off the VGA renderer here
  1058. * to stop it overwriting our objects */
  1059. rv515_vga_render_disable(rdev);
  1060. }
  1061. /**
  1062. * r600_vram_gtt_location - try to find VRAM & GTT location
  1063. * @rdev: radeon device structure holding all necessary informations
  1064. * @mc: memory controller structure holding memory informations
  1065. *
  1066. * Function will place try to place VRAM at same place as in CPU (PCI)
  1067. * address space as some GPU seems to have issue when we reprogram at
  1068. * different address space.
  1069. *
  1070. * If there is not enough space to fit the unvisible VRAM after the
  1071. * aperture then we limit the VRAM size to the aperture.
  1072. *
  1073. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1074. * them to be in one from GPU point of view so that we can program GPU to
  1075. * catch access outside them (weird GPU policy see ??).
  1076. *
  1077. * This function will never fails, worst case are limiting VRAM or GTT.
  1078. *
  1079. * Note: GTT start, end, size should be initialized before calling this
  1080. * function on AGP platform.
  1081. */
  1082. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1083. {
  1084. u64 size_bf, size_af;
  1085. if (mc->mc_vram_size > 0xE0000000) {
  1086. /* leave room for at least 512M GTT */
  1087. dev_warn(rdev->dev, "limiting VRAM\n");
  1088. mc->real_vram_size = 0xE0000000;
  1089. mc->mc_vram_size = 0xE0000000;
  1090. }
  1091. if (rdev->flags & RADEON_IS_AGP) {
  1092. size_bf = mc->gtt_start;
  1093. size_af = 0xFFFFFFFF - mc->gtt_end;
  1094. if (size_bf > size_af) {
  1095. if (mc->mc_vram_size > size_bf) {
  1096. dev_warn(rdev->dev, "limiting VRAM\n");
  1097. mc->real_vram_size = size_bf;
  1098. mc->mc_vram_size = size_bf;
  1099. }
  1100. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1101. } else {
  1102. if (mc->mc_vram_size > size_af) {
  1103. dev_warn(rdev->dev, "limiting VRAM\n");
  1104. mc->real_vram_size = size_af;
  1105. mc->mc_vram_size = size_af;
  1106. }
  1107. mc->vram_start = mc->gtt_end + 1;
  1108. }
  1109. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1110. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1111. mc->mc_vram_size >> 20, mc->vram_start,
  1112. mc->vram_end, mc->real_vram_size >> 20);
  1113. } else {
  1114. u64 base = 0;
  1115. if (rdev->flags & RADEON_IS_IGP) {
  1116. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1117. base <<= 24;
  1118. }
  1119. radeon_vram_location(rdev, &rdev->mc, base);
  1120. rdev->mc.gtt_base_align = 0;
  1121. radeon_gtt_location(rdev, mc);
  1122. }
  1123. }
  1124. int r600_mc_init(struct radeon_device *rdev)
  1125. {
  1126. u32 tmp;
  1127. int chansize, numchan;
  1128. /* Get VRAM informations */
  1129. rdev->mc.vram_is_ddr = true;
  1130. tmp = RREG32(RAMCFG);
  1131. if (tmp & CHANSIZE_OVERRIDE) {
  1132. chansize = 16;
  1133. } else if (tmp & CHANSIZE_MASK) {
  1134. chansize = 64;
  1135. } else {
  1136. chansize = 32;
  1137. }
  1138. tmp = RREG32(CHMAP);
  1139. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1140. case 0:
  1141. default:
  1142. numchan = 1;
  1143. break;
  1144. case 1:
  1145. numchan = 2;
  1146. break;
  1147. case 2:
  1148. numchan = 4;
  1149. break;
  1150. case 3:
  1151. numchan = 8;
  1152. break;
  1153. }
  1154. rdev->mc.vram_width = numchan * chansize;
  1155. /* Could aper size report 0 ? */
  1156. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1157. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1158. /* Setup GPU memory space */
  1159. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1160. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1161. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1162. r600_vram_gtt_location(rdev, &rdev->mc);
  1163. if (rdev->flags & RADEON_IS_IGP) {
  1164. rs690_pm_info(rdev);
  1165. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1166. }
  1167. radeon_update_bandwidth_info(rdev);
  1168. return 0;
  1169. }
  1170. int r600_vram_scratch_init(struct radeon_device *rdev)
  1171. {
  1172. int r;
  1173. if (rdev->vram_scratch.robj == NULL) {
  1174. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1175. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1176. NULL, &rdev->vram_scratch.robj);
  1177. if (r) {
  1178. return r;
  1179. }
  1180. }
  1181. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1182. if (unlikely(r != 0))
  1183. return r;
  1184. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1185. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1186. if (r) {
  1187. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1188. return r;
  1189. }
  1190. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1191. (void **)&rdev->vram_scratch.ptr);
  1192. if (r)
  1193. radeon_bo_unpin(rdev->vram_scratch.robj);
  1194. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1195. return r;
  1196. }
  1197. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1198. {
  1199. int r;
  1200. if (rdev->vram_scratch.robj == NULL) {
  1201. return;
  1202. }
  1203. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1204. if (likely(r == 0)) {
  1205. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1206. radeon_bo_unpin(rdev->vram_scratch.robj);
  1207. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1208. }
  1209. radeon_bo_unref(&rdev->vram_scratch.robj);
  1210. }
  1211. /* We doesn't check that the GPU really needs a reset we simply do the
  1212. * reset, it's up to the caller to determine if the GPU needs one. We
  1213. * might add an helper function to check that.
  1214. */
  1215. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1216. {
  1217. struct rv515_mc_save save;
  1218. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1219. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1220. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1221. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1222. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1223. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1224. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1225. S_008010_GUI_ACTIVE(1);
  1226. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1227. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1228. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1229. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1230. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1231. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1232. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1233. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1234. u32 tmp;
  1235. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1236. return 0;
  1237. dev_info(rdev->dev, "GPU softreset \n");
  1238. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1239. RREG32(R_008010_GRBM_STATUS));
  1240. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1241. RREG32(R_008014_GRBM_STATUS2));
  1242. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1243. RREG32(R_000E50_SRBM_STATUS));
  1244. rv515_mc_stop(rdev, &save);
  1245. if (r600_mc_wait_for_idle(rdev)) {
  1246. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1247. }
  1248. /* Disable CP parsing/prefetching */
  1249. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1250. /* Check if any of the rendering block is busy and reset it */
  1251. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1252. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1253. tmp = S_008020_SOFT_RESET_CR(1) |
  1254. S_008020_SOFT_RESET_DB(1) |
  1255. S_008020_SOFT_RESET_CB(1) |
  1256. S_008020_SOFT_RESET_PA(1) |
  1257. S_008020_SOFT_RESET_SC(1) |
  1258. S_008020_SOFT_RESET_SMX(1) |
  1259. S_008020_SOFT_RESET_SPI(1) |
  1260. S_008020_SOFT_RESET_SX(1) |
  1261. S_008020_SOFT_RESET_SH(1) |
  1262. S_008020_SOFT_RESET_TC(1) |
  1263. S_008020_SOFT_RESET_TA(1) |
  1264. S_008020_SOFT_RESET_VC(1) |
  1265. S_008020_SOFT_RESET_VGT(1);
  1266. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1267. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1268. RREG32(R_008020_GRBM_SOFT_RESET);
  1269. mdelay(15);
  1270. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1271. }
  1272. /* Reset CP (we always reset CP) */
  1273. tmp = S_008020_SOFT_RESET_CP(1);
  1274. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1275. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1276. RREG32(R_008020_GRBM_SOFT_RESET);
  1277. mdelay(15);
  1278. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1279. /* Wait a little for things to settle down */
  1280. mdelay(1);
  1281. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1282. RREG32(R_008010_GRBM_STATUS));
  1283. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1284. RREG32(R_008014_GRBM_STATUS2));
  1285. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1286. RREG32(R_000E50_SRBM_STATUS));
  1287. rv515_mc_resume(rdev, &save);
  1288. return 0;
  1289. }
  1290. bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1291. {
  1292. u32 srbm_status;
  1293. u32 grbm_status;
  1294. u32 grbm_status2;
  1295. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1296. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1297. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1298. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1299. radeon_ring_lockup_update(ring);
  1300. return false;
  1301. }
  1302. /* force CP activities */
  1303. radeon_ring_force_activity(rdev, ring);
  1304. return radeon_ring_test_lockup(rdev, ring);
  1305. }
  1306. int r600_asic_reset(struct radeon_device *rdev)
  1307. {
  1308. return r600_gpu_soft_reset(rdev);
  1309. }
  1310. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1311. u32 tiling_pipe_num,
  1312. u32 max_rb_num,
  1313. u32 total_max_rb_num,
  1314. u32 disabled_rb_mask)
  1315. {
  1316. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1317. u32 pipe_rb_ratio, pipe_rb_remain;
  1318. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1319. unsigned i, j;
  1320. /* mask out the RBs that don't exist on that asic */
  1321. disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
  1322. rendering_pipe_num = 1 << tiling_pipe_num;
  1323. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1324. BUG_ON(rendering_pipe_num < req_rb_num);
  1325. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1326. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1327. if (rdev->family <= CHIP_RV740) {
  1328. /* r6xx/r7xx */
  1329. rb_num_width = 2;
  1330. } else {
  1331. /* eg+ */
  1332. rb_num_width = 4;
  1333. }
  1334. for (i = 0; i < max_rb_num; i++) {
  1335. if (!(mask & disabled_rb_mask)) {
  1336. for (j = 0; j < pipe_rb_ratio; j++) {
  1337. data <<= rb_num_width;
  1338. data |= max_rb_num - i - 1;
  1339. }
  1340. if (pipe_rb_remain) {
  1341. data <<= rb_num_width;
  1342. data |= max_rb_num - i - 1;
  1343. pipe_rb_remain--;
  1344. }
  1345. }
  1346. mask >>= 1;
  1347. }
  1348. return data;
  1349. }
  1350. int r600_count_pipe_bits(uint32_t val)
  1351. {
  1352. int i, ret = 0;
  1353. for (i = 0; i < 32; i++) {
  1354. ret += val & 1;
  1355. val >>= 1;
  1356. }
  1357. return ret;
  1358. }
  1359. void r600_gpu_init(struct radeon_device *rdev)
  1360. {
  1361. u32 tiling_config;
  1362. u32 ramcfg;
  1363. u32 cc_rb_backend_disable;
  1364. u32 cc_gc_shader_pipe_config;
  1365. u32 tmp;
  1366. int i, j;
  1367. u32 sq_config;
  1368. u32 sq_gpr_resource_mgmt_1 = 0;
  1369. u32 sq_gpr_resource_mgmt_2 = 0;
  1370. u32 sq_thread_resource_mgmt = 0;
  1371. u32 sq_stack_resource_mgmt_1 = 0;
  1372. u32 sq_stack_resource_mgmt_2 = 0;
  1373. u32 disabled_rb_mask;
  1374. rdev->config.r600.tiling_group_size = 256;
  1375. switch (rdev->family) {
  1376. case CHIP_R600:
  1377. rdev->config.r600.max_pipes = 4;
  1378. rdev->config.r600.max_tile_pipes = 8;
  1379. rdev->config.r600.max_simds = 4;
  1380. rdev->config.r600.max_backends = 4;
  1381. rdev->config.r600.max_gprs = 256;
  1382. rdev->config.r600.max_threads = 192;
  1383. rdev->config.r600.max_stack_entries = 256;
  1384. rdev->config.r600.max_hw_contexts = 8;
  1385. rdev->config.r600.max_gs_threads = 16;
  1386. rdev->config.r600.sx_max_export_size = 128;
  1387. rdev->config.r600.sx_max_export_pos_size = 16;
  1388. rdev->config.r600.sx_max_export_smx_size = 128;
  1389. rdev->config.r600.sq_num_cf_insts = 2;
  1390. break;
  1391. case CHIP_RV630:
  1392. case CHIP_RV635:
  1393. rdev->config.r600.max_pipes = 2;
  1394. rdev->config.r600.max_tile_pipes = 2;
  1395. rdev->config.r600.max_simds = 3;
  1396. rdev->config.r600.max_backends = 1;
  1397. rdev->config.r600.max_gprs = 128;
  1398. rdev->config.r600.max_threads = 192;
  1399. rdev->config.r600.max_stack_entries = 128;
  1400. rdev->config.r600.max_hw_contexts = 8;
  1401. rdev->config.r600.max_gs_threads = 4;
  1402. rdev->config.r600.sx_max_export_size = 128;
  1403. rdev->config.r600.sx_max_export_pos_size = 16;
  1404. rdev->config.r600.sx_max_export_smx_size = 128;
  1405. rdev->config.r600.sq_num_cf_insts = 2;
  1406. break;
  1407. case CHIP_RV610:
  1408. case CHIP_RV620:
  1409. case CHIP_RS780:
  1410. case CHIP_RS880:
  1411. rdev->config.r600.max_pipes = 1;
  1412. rdev->config.r600.max_tile_pipes = 1;
  1413. rdev->config.r600.max_simds = 2;
  1414. rdev->config.r600.max_backends = 1;
  1415. rdev->config.r600.max_gprs = 128;
  1416. rdev->config.r600.max_threads = 192;
  1417. rdev->config.r600.max_stack_entries = 128;
  1418. rdev->config.r600.max_hw_contexts = 4;
  1419. rdev->config.r600.max_gs_threads = 4;
  1420. rdev->config.r600.sx_max_export_size = 128;
  1421. rdev->config.r600.sx_max_export_pos_size = 16;
  1422. rdev->config.r600.sx_max_export_smx_size = 128;
  1423. rdev->config.r600.sq_num_cf_insts = 1;
  1424. break;
  1425. case CHIP_RV670:
  1426. rdev->config.r600.max_pipes = 4;
  1427. rdev->config.r600.max_tile_pipes = 4;
  1428. rdev->config.r600.max_simds = 4;
  1429. rdev->config.r600.max_backends = 4;
  1430. rdev->config.r600.max_gprs = 192;
  1431. rdev->config.r600.max_threads = 192;
  1432. rdev->config.r600.max_stack_entries = 256;
  1433. rdev->config.r600.max_hw_contexts = 8;
  1434. rdev->config.r600.max_gs_threads = 16;
  1435. rdev->config.r600.sx_max_export_size = 128;
  1436. rdev->config.r600.sx_max_export_pos_size = 16;
  1437. rdev->config.r600.sx_max_export_smx_size = 128;
  1438. rdev->config.r600.sq_num_cf_insts = 2;
  1439. break;
  1440. default:
  1441. break;
  1442. }
  1443. /* Initialize HDP */
  1444. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1445. WREG32((0x2c14 + j), 0x00000000);
  1446. WREG32((0x2c18 + j), 0x00000000);
  1447. WREG32((0x2c1c + j), 0x00000000);
  1448. WREG32((0x2c20 + j), 0x00000000);
  1449. WREG32((0x2c24 + j), 0x00000000);
  1450. }
  1451. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1452. /* Setup tiling */
  1453. tiling_config = 0;
  1454. ramcfg = RREG32(RAMCFG);
  1455. switch (rdev->config.r600.max_tile_pipes) {
  1456. case 1:
  1457. tiling_config |= PIPE_TILING(0);
  1458. break;
  1459. case 2:
  1460. tiling_config |= PIPE_TILING(1);
  1461. break;
  1462. case 4:
  1463. tiling_config |= PIPE_TILING(2);
  1464. break;
  1465. case 8:
  1466. tiling_config |= PIPE_TILING(3);
  1467. break;
  1468. default:
  1469. break;
  1470. }
  1471. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1472. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1473. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1474. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1475. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1476. if (tmp > 3) {
  1477. tiling_config |= ROW_TILING(3);
  1478. tiling_config |= SAMPLE_SPLIT(3);
  1479. } else {
  1480. tiling_config |= ROW_TILING(tmp);
  1481. tiling_config |= SAMPLE_SPLIT(tmp);
  1482. }
  1483. tiling_config |= BANK_SWAPS(1);
  1484. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1485. tmp = R6XX_MAX_BACKENDS -
  1486. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1487. if (tmp < rdev->config.r600.max_backends) {
  1488. rdev->config.r600.max_backends = tmp;
  1489. }
  1490. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1491. tmp = R6XX_MAX_PIPES -
  1492. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1493. if (tmp < rdev->config.r600.max_pipes) {
  1494. rdev->config.r600.max_pipes = tmp;
  1495. }
  1496. tmp = R6XX_MAX_SIMDS -
  1497. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1498. if (tmp < rdev->config.r600.max_simds) {
  1499. rdev->config.r600.max_simds = tmp;
  1500. }
  1501. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1502. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1503. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1504. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1505. tiling_config |= tmp << 16;
  1506. rdev->config.r600.backend_map = tmp;
  1507. rdev->config.r600.tile_config = tiling_config;
  1508. WREG32(GB_TILING_CONFIG, tiling_config);
  1509. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1510. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1511. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1512. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1513. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1514. /* Setup some CP states */
  1515. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1516. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1517. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1518. SYNC_WALKER | SYNC_ALIGNER));
  1519. /* Setup various GPU states */
  1520. if (rdev->family == CHIP_RV670)
  1521. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1522. tmp = RREG32(SX_DEBUG_1);
  1523. tmp |= SMX_EVENT_RELEASE;
  1524. if ((rdev->family > CHIP_R600))
  1525. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1526. WREG32(SX_DEBUG_1, tmp);
  1527. if (((rdev->family) == CHIP_R600) ||
  1528. ((rdev->family) == CHIP_RV630) ||
  1529. ((rdev->family) == CHIP_RV610) ||
  1530. ((rdev->family) == CHIP_RV620) ||
  1531. ((rdev->family) == CHIP_RS780) ||
  1532. ((rdev->family) == CHIP_RS880)) {
  1533. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1534. } else {
  1535. WREG32(DB_DEBUG, 0);
  1536. }
  1537. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1538. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1539. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1540. WREG32(VGT_NUM_INSTANCES, 0);
  1541. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1542. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1543. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1544. if (((rdev->family) == CHIP_RV610) ||
  1545. ((rdev->family) == CHIP_RV620) ||
  1546. ((rdev->family) == CHIP_RS780) ||
  1547. ((rdev->family) == CHIP_RS880)) {
  1548. tmp = (CACHE_FIFO_SIZE(0xa) |
  1549. FETCH_FIFO_HIWATER(0xa) |
  1550. DONE_FIFO_HIWATER(0xe0) |
  1551. ALU_UPDATE_FIFO_HIWATER(0x8));
  1552. } else if (((rdev->family) == CHIP_R600) ||
  1553. ((rdev->family) == CHIP_RV630)) {
  1554. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1555. tmp |= DONE_FIFO_HIWATER(0x4);
  1556. }
  1557. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1558. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1559. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1560. */
  1561. sq_config = RREG32(SQ_CONFIG);
  1562. sq_config &= ~(PS_PRIO(3) |
  1563. VS_PRIO(3) |
  1564. GS_PRIO(3) |
  1565. ES_PRIO(3));
  1566. sq_config |= (DX9_CONSTS |
  1567. VC_ENABLE |
  1568. PS_PRIO(0) |
  1569. VS_PRIO(1) |
  1570. GS_PRIO(2) |
  1571. ES_PRIO(3));
  1572. if ((rdev->family) == CHIP_R600) {
  1573. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1574. NUM_VS_GPRS(124) |
  1575. NUM_CLAUSE_TEMP_GPRS(4));
  1576. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1577. NUM_ES_GPRS(0));
  1578. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1579. NUM_VS_THREADS(48) |
  1580. NUM_GS_THREADS(4) |
  1581. NUM_ES_THREADS(4));
  1582. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1583. NUM_VS_STACK_ENTRIES(128));
  1584. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1585. NUM_ES_STACK_ENTRIES(0));
  1586. } else if (((rdev->family) == CHIP_RV610) ||
  1587. ((rdev->family) == CHIP_RV620) ||
  1588. ((rdev->family) == CHIP_RS780) ||
  1589. ((rdev->family) == CHIP_RS880)) {
  1590. /* no vertex cache */
  1591. sq_config &= ~VC_ENABLE;
  1592. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1593. NUM_VS_GPRS(44) |
  1594. NUM_CLAUSE_TEMP_GPRS(2));
  1595. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1596. NUM_ES_GPRS(17));
  1597. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1598. NUM_VS_THREADS(78) |
  1599. NUM_GS_THREADS(4) |
  1600. NUM_ES_THREADS(31));
  1601. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1602. NUM_VS_STACK_ENTRIES(40));
  1603. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1604. NUM_ES_STACK_ENTRIES(16));
  1605. } else if (((rdev->family) == CHIP_RV630) ||
  1606. ((rdev->family) == CHIP_RV635)) {
  1607. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1608. NUM_VS_GPRS(44) |
  1609. NUM_CLAUSE_TEMP_GPRS(2));
  1610. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1611. NUM_ES_GPRS(18));
  1612. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1613. NUM_VS_THREADS(78) |
  1614. NUM_GS_THREADS(4) |
  1615. NUM_ES_THREADS(31));
  1616. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1617. NUM_VS_STACK_ENTRIES(40));
  1618. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1619. NUM_ES_STACK_ENTRIES(16));
  1620. } else if ((rdev->family) == CHIP_RV670) {
  1621. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1622. NUM_VS_GPRS(44) |
  1623. NUM_CLAUSE_TEMP_GPRS(2));
  1624. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1625. NUM_ES_GPRS(17));
  1626. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1627. NUM_VS_THREADS(78) |
  1628. NUM_GS_THREADS(4) |
  1629. NUM_ES_THREADS(31));
  1630. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1631. NUM_VS_STACK_ENTRIES(64));
  1632. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1633. NUM_ES_STACK_ENTRIES(64));
  1634. }
  1635. WREG32(SQ_CONFIG, sq_config);
  1636. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1637. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1638. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1639. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1640. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1641. if (((rdev->family) == CHIP_RV610) ||
  1642. ((rdev->family) == CHIP_RV620) ||
  1643. ((rdev->family) == CHIP_RS780) ||
  1644. ((rdev->family) == CHIP_RS880)) {
  1645. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1646. } else {
  1647. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1648. }
  1649. /* More default values. 2D/3D driver should adjust as needed */
  1650. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1651. S1_X(0x4) | S1_Y(0xc)));
  1652. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1653. S1_X(0x2) | S1_Y(0x2) |
  1654. S2_X(0xa) | S2_Y(0x6) |
  1655. S3_X(0x6) | S3_Y(0xa)));
  1656. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1657. S1_X(0x4) | S1_Y(0xc) |
  1658. S2_X(0x1) | S2_Y(0x6) |
  1659. S3_X(0xa) | S3_Y(0xe)));
  1660. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1661. S5_X(0x0) | S5_Y(0x0) |
  1662. S6_X(0xb) | S6_Y(0x4) |
  1663. S7_X(0x7) | S7_Y(0x8)));
  1664. WREG32(VGT_STRMOUT_EN, 0);
  1665. tmp = rdev->config.r600.max_pipes * 16;
  1666. switch (rdev->family) {
  1667. case CHIP_RV610:
  1668. case CHIP_RV620:
  1669. case CHIP_RS780:
  1670. case CHIP_RS880:
  1671. tmp += 32;
  1672. break;
  1673. case CHIP_RV670:
  1674. tmp += 128;
  1675. break;
  1676. default:
  1677. break;
  1678. }
  1679. if (tmp > 256) {
  1680. tmp = 256;
  1681. }
  1682. WREG32(VGT_ES_PER_GS, 128);
  1683. WREG32(VGT_GS_PER_ES, tmp);
  1684. WREG32(VGT_GS_PER_VS, 2);
  1685. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1686. /* more default values. 2D/3D driver should adjust as needed */
  1687. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1688. WREG32(VGT_STRMOUT_EN, 0);
  1689. WREG32(SX_MISC, 0);
  1690. WREG32(PA_SC_MODE_CNTL, 0);
  1691. WREG32(PA_SC_AA_CONFIG, 0);
  1692. WREG32(PA_SC_LINE_STIPPLE, 0);
  1693. WREG32(SPI_INPUT_Z, 0);
  1694. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1695. WREG32(CB_COLOR7_FRAG, 0);
  1696. /* Clear render buffer base addresses */
  1697. WREG32(CB_COLOR0_BASE, 0);
  1698. WREG32(CB_COLOR1_BASE, 0);
  1699. WREG32(CB_COLOR2_BASE, 0);
  1700. WREG32(CB_COLOR3_BASE, 0);
  1701. WREG32(CB_COLOR4_BASE, 0);
  1702. WREG32(CB_COLOR5_BASE, 0);
  1703. WREG32(CB_COLOR6_BASE, 0);
  1704. WREG32(CB_COLOR7_BASE, 0);
  1705. WREG32(CB_COLOR7_FRAG, 0);
  1706. switch (rdev->family) {
  1707. case CHIP_RV610:
  1708. case CHIP_RV620:
  1709. case CHIP_RS780:
  1710. case CHIP_RS880:
  1711. tmp = TC_L2_SIZE(8);
  1712. break;
  1713. case CHIP_RV630:
  1714. case CHIP_RV635:
  1715. tmp = TC_L2_SIZE(4);
  1716. break;
  1717. case CHIP_R600:
  1718. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1719. break;
  1720. default:
  1721. tmp = TC_L2_SIZE(0);
  1722. break;
  1723. }
  1724. WREG32(TC_CNTL, tmp);
  1725. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1726. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1727. tmp = RREG32(ARB_POP);
  1728. tmp |= ENABLE_TC128;
  1729. WREG32(ARB_POP, tmp);
  1730. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1731. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1732. NUM_CLIP_SEQ(3)));
  1733. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1734. }
  1735. /*
  1736. * Indirect registers accessor
  1737. */
  1738. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1739. {
  1740. u32 r;
  1741. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1742. (void)RREG32(PCIE_PORT_INDEX);
  1743. r = RREG32(PCIE_PORT_DATA);
  1744. return r;
  1745. }
  1746. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1747. {
  1748. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1749. (void)RREG32(PCIE_PORT_INDEX);
  1750. WREG32(PCIE_PORT_DATA, (v));
  1751. (void)RREG32(PCIE_PORT_DATA);
  1752. }
  1753. /*
  1754. * CP & Ring
  1755. */
  1756. void r600_cp_stop(struct radeon_device *rdev)
  1757. {
  1758. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1759. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1760. WREG32(SCRATCH_UMSK, 0);
  1761. }
  1762. int r600_init_microcode(struct radeon_device *rdev)
  1763. {
  1764. struct platform_device *pdev;
  1765. const char *chip_name;
  1766. const char *rlc_chip_name;
  1767. size_t pfp_req_size, me_req_size, rlc_req_size;
  1768. char fw_name[30];
  1769. int err;
  1770. DRM_DEBUG("\n");
  1771. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1772. err = IS_ERR(pdev);
  1773. if (err) {
  1774. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1775. return -EINVAL;
  1776. }
  1777. switch (rdev->family) {
  1778. case CHIP_R600:
  1779. chip_name = "R600";
  1780. rlc_chip_name = "R600";
  1781. break;
  1782. case CHIP_RV610:
  1783. chip_name = "RV610";
  1784. rlc_chip_name = "R600";
  1785. break;
  1786. case CHIP_RV630:
  1787. chip_name = "RV630";
  1788. rlc_chip_name = "R600";
  1789. break;
  1790. case CHIP_RV620:
  1791. chip_name = "RV620";
  1792. rlc_chip_name = "R600";
  1793. break;
  1794. case CHIP_RV635:
  1795. chip_name = "RV635";
  1796. rlc_chip_name = "R600";
  1797. break;
  1798. case CHIP_RV670:
  1799. chip_name = "RV670";
  1800. rlc_chip_name = "R600";
  1801. break;
  1802. case CHIP_RS780:
  1803. case CHIP_RS880:
  1804. chip_name = "RS780";
  1805. rlc_chip_name = "R600";
  1806. break;
  1807. case CHIP_RV770:
  1808. chip_name = "RV770";
  1809. rlc_chip_name = "R700";
  1810. break;
  1811. case CHIP_RV730:
  1812. case CHIP_RV740:
  1813. chip_name = "RV730";
  1814. rlc_chip_name = "R700";
  1815. break;
  1816. case CHIP_RV710:
  1817. chip_name = "RV710";
  1818. rlc_chip_name = "R700";
  1819. break;
  1820. case CHIP_CEDAR:
  1821. chip_name = "CEDAR";
  1822. rlc_chip_name = "CEDAR";
  1823. break;
  1824. case CHIP_REDWOOD:
  1825. chip_name = "REDWOOD";
  1826. rlc_chip_name = "REDWOOD";
  1827. break;
  1828. case CHIP_JUNIPER:
  1829. chip_name = "JUNIPER";
  1830. rlc_chip_name = "JUNIPER";
  1831. break;
  1832. case CHIP_CYPRESS:
  1833. case CHIP_HEMLOCK:
  1834. chip_name = "CYPRESS";
  1835. rlc_chip_name = "CYPRESS";
  1836. break;
  1837. case CHIP_PALM:
  1838. chip_name = "PALM";
  1839. rlc_chip_name = "SUMO";
  1840. break;
  1841. case CHIP_SUMO:
  1842. chip_name = "SUMO";
  1843. rlc_chip_name = "SUMO";
  1844. break;
  1845. case CHIP_SUMO2:
  1846. chip_name = "SUMO2";
  1847. rlc_chip_name = "SUMO";
  1848. break;
  1849. default: BUG();
  1850. }
  1851. if (rdev->family >= CHIP_CEDAR) {
  1852. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1853. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1854. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1855. } else if (rdev->family >= CHIP_RV770) {
  1856. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1857. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1858. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1859. } else {
  1860. pfp_req_size = PFP_UCODE_SIZE * 4;
  1861. me_req_size = PM4_UCODE_SIZE * 12;
  1862. rlc_req_size = RLC_UCODE_SIZE * 4;
  1863. }
  1864. DRM_INFO("Loading %s Microcode\n", chip_name);
  1865. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1866. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1867. if (err)
  1868. goto out;
  1869. if (rdev->pfp_fw->size != pfp_req_size) {
  1870. printk(KERN_ERR
  1871. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1872. rdev->pfp_fw->size, fw_name);
  1873. err = -EINVAL;
  1874. goto out;
  1875. }
  1876. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1877. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1878. if (err)
  1879. goto out;
  1880. if (rdev->me_fw->size != me_req_size) {
  1881. printk(KERN_ERR
  1882. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1883. rdev->me_fw->size, fw_name);
  1884. err = -EINVAL;
  1885. }
  1886. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1887. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1888. if (err)
  1889. goto out;
  1890. if (rdev->rlc_fw->size != rlc_req_size) {
  1891. printk(KERN_ERR
  1892. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1893. rdev->rlc_fw->size, fw_name);
  1894. err = -EINVAL;
  1895. }
  1896. out:
  1897. platform_device_unregister(pdev);
  1898. if (err) {
  1899. if (err != -EINVAL)
  1900. printk(KERN_ERR
  1901. "r600_cp: Failed to load firmware \"%s\"\n",
  1902. fw_name);
  1903. release_firmware(rdev->pfp_fw);
  1904. rdev->pfp_fw = NULL;
  1905. release_firmware(rdev->me_fw);
  1906. rdev->me_fw = NULL;
  1907. release_firmware(rdev->rlc_fw);
  1908. rdev->rlc_fw = NULL;
  1909. }
  1910. return err;
  1911. }
  1912. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1913. {
  1914. const __be32 *fw_data;
  1915. int i;
  1916. if (!rdev->me_fw || !rdev->pfp_fw)
  1917. return -EINVAL;
  1918. r600_cp_stop(rdev);
  1919. WREG32(CP_RB_CNTL,
  1920. #ifdef __BIG_ENDIAN
  1921. BUF_SWAP_32BIT |
  1922. #endif
  1923. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1924. /* Reset cp */
  1925. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1926. RREG32(GRBM_SOFT_RESET);
  1927. mdelay(15);
  1928. WREG32(GRBM_SOFT_RESET, 0);
  1929. WREG32(CP_ME_RAM_WADDR, 0);
  1930. fw_data = (const __be32 *)rdev->me_fw->data;
  1931. WREG32(CP_ME_RAM_WADDR, 0);
  1932. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1933. WREG32(CP_ME_RAM_DATA,
  1934. be32_to_cpup(fw_data++));
  1935. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1936. WREG32(CP_PFP_UCODE_ADDR, 0);
  1937. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1938. WREG32(CP_PFP_UCODE_DATA,
  1939. be32_to_cpup(fw_data++));
  1940. WREG32(CP_PFP_UCODE_ADDR, 0);
  1941. WREG32(CP_ME_RAM_WADDR, 0);
  1942. WREG32(CP_ME_RAM_RADDR, 0);
  1943. return 0;
  1944. }
  1945. int r600_cp_start(struct radeon_device *rdev)
  1946. {
  1947. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1948. int r;
  1949. uint32_t cp_me;
  1950. r = radeon_ring_lock(rdev, ring, 7);
  1951. if (r) {
  1952. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1953. return r;
  1954. }
  1955. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1956. radeon_ring_write(ring, 0x1);
  1957. if (rdev->family >= CHIP_RV770) {
  1958. radeon_ring_write(ring, 0x0);
  1959. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  1960. } else {
  1961. radeon_ring_write(ring, 0x3);
  1962. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  1963. }
  1964. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1965. radeon_ring_write(ring, 0);
  1966. radeon_ring_write(ring, 0);
  1967. radeon_ring_unlock_commit(rdev, ring);
  1968. cp_me = 0xff;
  1969. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1970. return 0;
  1971. }
  1972. int r600_cp_resume(struct radeon_device *rdev)
  1973. {
  1974. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1975. u32 tmp;
  1976. u32 rb_bufsz;
  1977. int r;
  1978. /* Reset cp */
  1979. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1980. RREG32(GRBM_SOFT_RESET);
  1981. mdelay(15);
  1982. WREG32(GRBM_SOFT_RESET, 0);
  1983. /* Set ring buffer size */
  1984. rb_bufsz = drm_order(ring->ring_size / 8);
  1985. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1986. #ifdef __BIG_ENDIAN
  1987. tmp |= BUF_SWAP_32BIT;
  1988. #endif
  1989. WREG32(CP_RB_CNTL, tmp);
  1990. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1991. /* Set the write pointer delay */
  1992. WREG32(CP_RB_WPTR_DELAY, 0);
  1993. /* Initialize the ring buffer's read and write pointers */
  1994. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1995. WREG32(CP_RB_RPTR_WR, 0);
  1996. ring->wptr = 0;
  1997. WREG32(CP_RB_WPTR, ring->wptr);
  1998. /* set the wb address whether it's enabled or not */
  1999. WREG32(CP_RB_RPTR_ADDR,
  2000. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2001. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2002. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2003. if (rdev->wb.enabled)
  2004. WREG32(SCRATCH_UMSK, 0xff);
  2005. else {
  2006. tmp |= RB_NO_UPDATE;
  2007. WREG32(SCRATCH_UMSK, 0);
  2008. }
  2009. mdelay(1);
  2010. WREG32(CP_RB_CNTL, tmp);
  2011. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2012. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2013. ring->rptr = RREG32(CP_RB_RPTR);
  2014. r600_cp_start(rdev);
  2015. ring->ready = true;
  2016. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2017. if (r) {
  2018. ring->ready = false;
  2019. return r;
  2020. }
  2021. return 0;
  2022. }
  2023. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2024. {
  2025. u32 rb_bufsz;
  2026. /* Align ring size */
  2027. rb_bufsz = drm_order(ring_size / 8);
  2028. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2029. ring->ring_size = ring_size;
  2030. ring->align_mask = 16 - 1;
  2031. }
  2032. void r600_cp_fini(struct radeon_device *rdev)
  2033. {
  2034. r600_cp_stop(rdev);
  2035. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  2036. }
  2037. /*
  2038. * GPU scratch registers helpers function.
  2039. */
  2040. void r600_scratch_init(struct radeon_device *rdev)
  2041. {
  2042. int i;
  2043. rdev->scratch.num_reg = 7;
  2044. rdev->scratch.reg_base = SCRATCH_REG0;
  2045. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2046. rdev->scratch.free[i] = true;
  2047. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2048. }
  2049. }
  2050. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2051. {
  2052. uint32_t scratch;
  2053. uint32_t tmp = 0;
  2054. unsigned i, ridx = radeon_ring_index(rdev, ring);
  2055. int r;
  2056. r = radeon_scratch_get(rdev, &scratch);
  2057. if (r) {
  2058. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2059. return r;
  2060. }
  2061. WREG32(scratch, 0xCAFEDEAD);
  2062. r = radeon_ring_lock(rdev, ring, 3);
  2063. if (r) {
  2064. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ridx, r);
  2065. radeon_scratch_free(rdev, scratch);
  2066. return r;
  2067. }
  2068. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2069. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2070. radeon_ring_write(ring, 0xDEADBEEF);
  2071. radeon_ring_unlock_commit(rdev, ring);
  2072. for (i = 0; i < rdev->usec_timeout; i++) {
  2073. tmp = RREG32(scratch);
  2074. if (tmp == 0xDEADBEEF)
  2075. break;
  2076. DRM_UDELAY(1);
  2077. }
  2078. if (i < rdev->usec_timeout) {
  2079. DRM_INFO("ring test on %d succeeded in %d usecs\n", ridx, i);
  2080. } else {
  2081. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2082. ridx, scratch, tmp);
  2083. r = -EINVAL;
  2084. }
  2085. radeon_scratch_free(rdev, scratch);
  2086. return r;
  2087. }
  2088. void r600_fence_ring_emit(struct radeon_device *rdev,
  2089. struct radeon_fence *fence)
  2090. {
  2091. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2092. if (rdev->wb.use_event) {
  2093. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2094. /* flush read cache over gart */
  2095. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2096. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2097. PACKET3_VC_ACTION_ENA |
  2098. PACKET3_SH_ACTION_ENA);
  2099. radeon_ring_write(ring, 0xFFFFFFFF);
  2100. radeon_ring_write(ring, 0);
  2101. radeon_ring_write(ring, 10); /* poll interval */
  2102. /* EVENT_WRITE_EOP - flush caches, send int */
  2103. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2104. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2105. radeon_ring_write(ring, addr & 0xffffffff);
  2106. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2107. radeon_ring_write(ring, fence->seq);
  2108. radeon_ring_write(ring, 0);
  2109. } else {
  2110. /* flush read cache over gart */
  2111. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2112. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2113. PACKET3_VC_ACTION_ENA |
  2114. PACKET3_SH_ACTION_ENA);
  2115. radeon_ring_write(ring, 0xFFFFFFFF);
  2116. radeon_ring_write(ring, 0);
  2117. radeon_ring_write(ring, 10); /* poll interval */
  2118. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2119. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2120. /* wait for 3D idle clean */
  2121. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2122. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2123. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2124. /* Emit fence sequence & fire IRQ */
  2125. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2126. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2127. radeon_ring_write(ring, fence->seq);
  2128. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2129. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2130. radeon_ring_write(ring, RB_INT_STAT);
  2131. }
  2132. }
  2133. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2134. struct radeon_ring *ring,
  2135. struct radeon_semaphore *semaphore,
  2136. bool emit_wait)
  2137. {
  2138. uint64_t addr = semaphore->gpu_addr;
  2139. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2140. if (rdev->family < CHIP_CAYMAN)
  2141. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2142. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2143. radeon_ring_write(ring, addr & 0xffffffff);
  2144. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2145. }
  2146. int r600_copy_blit(struct radeon_device *rdev,
  2147. uint64_t src_offset,
  2148. uint64_t dst_offset,
  2149. unsigned num_gpu_pages,
  2150. struct radeon_fence *fence)
  2151. {
  2152. struct radeon_sa_bo *vb = NULL;
  2153. int r;
  2154. r = r600_blit_prepare_copy(rdev, num_gpu_pages, &vb);
  2155. if (r) {
  2156. return r;
  2157. }
  2158. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2159. r600_blit_done_copy(rdev, fence, vb);
  2160. return 0;
  2161. }
  2162. void r600_blit_suspend(struct radeon_device *rdev)
  2163. {
  2164. int r;
  2165. /* unpin shaders bo */
  2166. if (rdev->r600_blit.shader_obj) {
  2167. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2168. if (!r) {
  2169. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2170. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2171. }
  2172. }
  2173. }
  2174. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2175. uint32_t tiling_flags, uint32_t pitch,
  2176. uint32_t offset, uint32_t obj_size)
  2177. {
  2178. /* FIXME: implement */
  2179. return 0;
  2180. }
  2181. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2182. {
  2183. /* FIXME: implement */
  2184. }
  2185. int r600_startup(struct radeon_device *rdev)
  2186. {
  2187. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2188. int r;
  2189. /* enable pcie gen2 link */
  2190. r600_pcie_gen2_enable(rdev);
  2191. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2192. r = r600_init_microcode(rdev);
  2193. if (r) {
  2194. DRM_ERROR("Failed to load firmware!\n");
  2195. return r;
  2196. }
  2197. }
  2198. r = r600_vram_scratch_init(rdev);
  2199. if (r)
  2200. return r;
  2201. r600_mc_program(rdev);
  2202. if (rdev->flags & RADEON_IS_AGP) {
  2203. r600_agp_enable(rdev);
  2204. } else {
  2205. r = r600_pcie_gart_enable(rdev);
  2206. if (r)
  2207. return r;
  2208. }
  2209. r600_gpu_init(rdev);
  2210. r = r600_blit_init(rdev);
  2211. if (r) {
  2212. r600_blit_fini(rdev);
  2213. rdev->asic->copy.copy = NULL;
  2214. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2215. }
  2216. /* allocate wb buffer */
  2217. r = radeon_wb_init(rdev);
  2218. if (r)
  2219. return r;
  2220. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2221. if (r) {
  2222. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2223. return r;
  2224. }
  2225. /* Enable IRQ */
  2226. r = r600_irq_init(rdev);
  2227. if (r) {
  2228. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2229. radeon_irq_kms_fini(rdev);
  2230. return r;
  2231. }
  2232. r600_irq_set(rdev);
  2233. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2234. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2235. 0, 0xfffff, RADEON_CP_PACKET2);
  2236. if (r)
  2237. return r;
  2238. r = r600_cp_load_microcode(rdev);
  2239. if (r)
  2240. return r;
  2241. r = r600_cp_resume(rdev);
  2242. if (r)
  2243. return r;
  2244. r = radeon_ib_pool_start(rdev);
  2245. if (r)
  2246. return r;
  2247. r = radeon_ib_ring_tests(rdev);
  2248. if (r)
  2249. return r;
  2250. r = r600_audio_init(rdev);
  2251. if (r) {
  2252. DRM_ERROR("radeon: audio init failed\n");
  2253. return r;
  2254. }
  2255. return 0;
  2256. }
  2257. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2258. {
  2259. uint32_t temp;
  2260. temp = RREG32(CONFIG_CNTL);
  2261. if (state == false) {
  2262. temp &= ~(1<<0);
  2263. temp |= (1<<1);
  2264. } else {
  2265. temp &= ~(1<<1);
  2266. }
  2267. WREG32(CONFIG_CNTL, temp);
  2268. }
  2269. int r600_resume(struct radeon_device *rdev)
  2270. {
  2271. int r;
  2272. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2273. * posting will perform necessary task to bring back GPU into good
  2274. * shape.
  2275. */
  2276. /* post card */
  2277. atom_asic_init(rdev->mode_info.atom_context);
  2278. rdev->accel_working = true;
  2279. r = r600_startup(rdev);
  2280. if (r) {
  2281. DRM_ERROR("r600 startup failed on resume\n");
  2282. rdev->accel_working = false;
  2283. return r;
  2284. }
  2285. return r;
  2286. }
  2287. int r600_suspend(struct radeon_device *rdev)
  2288. {
  2289. r600_audio_fini(rdev);
  2290. radeon_ib_pool_suspend(rdev);
  2291. r600_blit_suspend(rdev);
  2292. /* FIXME: we should wait for ring to be empty */
  2293. r600_cp_stop(rdev);
  2294. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2295. r600_irq_suspend(rdev);
  2296. radeon_wb_disable(rdev);
  2297. r600_pcie_gart_disable(rdev);
  2298. return 0;
  2299. }
  2300. /* Plan is to move initialization in that function and use
  2301. * helper function so that radeon_device_init pretty much
  2302. * do nothing more than calling asic specific function. This
  2303. * should also allow to remove a bunch of callback function
  2304. * like vram_info.
  2305. */
  2306. int r600_init(struct radeon_device *rdev)
  2307. {
  2308. int r;
  2309. if (r600_debugfs_mc_info_init(rdev)) {
  2310. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2311. }
  2312. /* Read BIOS */
  2313. if (!radeon_get_bios(rdev)) {
  2314. if (ASIC_IS_AVIVO(rdev))
  2315. return -EINVAL;
  2316. }
  2317. /* Must be an ATOMBIOS */
  2318. if (!rdev->is_atom_bios) {
  2319. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2320. return -EINVAL;
  2321. }
  2322. r = radeon_atombios_init(rdev);
  2323. if (r)
  2324. return r;
  2325. /* Post card if necessary */
  2326. if (!radeon_card_posted(rdev)) {
  2327. if (!rdev->bios) {
  2328. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2329. return -EINVAL;
  2330. }
  2331. DRM_INFO("GPU not posted. posting now...\n");
  2332. atom_asic_init(rdev->mode_info.atom_context);
  2333. }
  2334. /* Initialize scratch registers */
  2335. r600_scratch_init(rdev);
  2336. /* Initialize surface registers */
  2337. radeon_surface_init(rdev);
  2338. /* Initialize clocks */
  2339. radeon_get_clock_info(rdev->ddev);
  2340. /* Fence driver */
  2341. r = radeon_fence_driver_init(rdev);
  2342. if (r)
  2343. return r;
  2344. if (rdev->flags & RADEON_IS_AGP) {
  2345. r = radeon_agp_init(rdev);
  2346. if (r)
  2347. radeon_agp_disable(rdev);
  2348. }
  2349. r = r600_mc_init(rdev);
  2350. if (r)
  2351. return r;
  2352. /* Memory manager */
  2353. r = radeon_bo_init(rdev);
  2354. if (r)
  2355. return r;
  2356. r = radeon_irq_kms_init(rdev);
  2357. if (r)
  2358. return r;
  2359. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2360. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2361. rdev->ih.ring_obj = NULL;
  2362. r600_ih_ring_init(rdev, 64 * 1024);
  2363. r = r600_pcie_gart_init(rdev);
  2364. if (r)
  2365. return r;
  2366. r = radeon_ib_pool_init(rdev);
  2367. rdev->accel_working = true;
  2368. if (r) {
  2369. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2370. rdev->accel_working = false;
  2371. }
  2372. r = r600_startup(rdev);
  2373. if (r) {
  2374. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2375. r600_cp_fini(rdev);
  2376. r600_irq_fini(rdev);
  2377. radeon_wb_fini(rdev);
  2378. r100_ib_fini(rdev);
  2379. radeon_irq_kms_fini(rdev);
  2380. r600_pcie_gart_fini(rdev);
  2381. rdev->accel_working = false;
  2382. }
  2383. return 0;
  2384. }
  2385. void r600_fini(struct radeon_device *rdev)
  2386. {
  2387. r600_audio_fini(rdev);
  2388. r600_blit_fini(rdev);
  2389. r600_cp_fini(rdev);
  2390. r600_irq_fini(rdev);
  2391. radeon_wb_fini(rdev);
  2392. r100_ib_fini(rdev);
  2393. radeon_irq_kms_fini(rdev);
  2394. r600_pcie_gart_fini(rdev);
  2395. r600_vram_scratch_fini(rdev);
  2396. radeon_agp_fini(rdev);
  2397. radeon_gem_fini(rdev);
  2398. radeon_fence_driver_fini(rdev);
  2399. radeon_bo_fini(rdev);
  2400. radeon_atombios_fini(rdev);
  2401. kfree(rdev->bios);
  2402. rdev->bios = NULL;
  2403. }
  2404. /*
  2405. * CS stuff
  2406. */
  2407. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2408. {
  2409. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  2410. /* FIXME: implement */
  2411. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2412. radeon_ring_write(ring,
  2413. #ifdef __BIG_ENDIAN
  2414. (2 << 0) |
  2415. #endif
  2416. (ib->gpu_addr & 0xFFFFFFFC));
  2417. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2418. radeon_ring_write(ring, ib->length_dw);
  2419. }
  2420. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2421. {
  2422. struct radeon_ib ib;
  2423. uint32_t scratch;
  2424. uint32_t tmp = 0;
  2425. unsigned i;
  2426. int r;
  2427. int ring_index = radeon_ring_index(rdev, ring);
  2428. r = radeon_scratch_get(rdev, &scratch);
  2429. if (r) {
  2430. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2431. return r;
  2432. }
  2433. WREG32(scratch, 0xCAFEDEAD);
  2434. r = radeon_ib_get(rdev, ring_index, &ib, 256);
  2435. if (r) {
  2436. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2437. return r;
  2438. }
  2439. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2440. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2441. ib.ptr[2] = 0xDEADBEEF;
  2442. ib.length_dw = 3;
  2443. r = radeon_ib_schedule(rdev, &ib);
  2444. if (r) {
  2445. radeon_scratch_free(rdev, scratch);
  2446. radeon_ib_free(rdev, &ib);
  2447. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2448. return r;
  2449. }
  2450. r = radeon_fence_wait(ib.fence, false);
  2451. if (r) {
  2452. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2453. return r;
  2454. }
  2455. for (i = 0; i < rdev->usec_timeout; i++) {
  2456. tmp = RREG32(scratch);
  2457. if (tmp == 0xDEADBEEF)
  2458. break;
  2459. DRM_UDELAY(1);
  2460. }
  2461. if (i < rdev->usec_timeout) {
  2462. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2463. } else {
  2464. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2465. scratch, tmp);
  2466. r = -EINVAL;
  2467. }
  2468. radeon_scratch_free(rdev, scratch);
  2469. radeon_ib_free(rdev, &ib);
  2470. return r;
  2471. }
  2472. /*
  2473. * Interrupts
  2474. *
  2475. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2476. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2477. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2478. * and host consumes. As the host irq handler processes interrupts, it
  2479. * increments the rptr. When the rptr catches up with the wptr, all the
  2480. * current interrupts have been processed.
  2481. */
  2482. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2483. {
  2484. u32 rb_bufsz;
  2485. /* Align ring size */
  2486. rb_bufsz = drm_order(ring_size / 4);
  2487. ring_size = (1 << rb_bufsz) * 4;
  2488. rdev->ih.ring_size = ring_size;
  2489. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2490. rdev->ih.rptr = 0;
  2491. }
  2492. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2493. {
  2494. int r;
  2495. /* Allocate ring buffer */
  2496. if (rdev->ih.ring_obj == NULL) {
  2497. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2498. PAGE_SIZE, true,
  2499. RADEON_GEM_DOMAIN_GTT,
  2500. NULL, &rdev->ih.ring_obj);
  2501. if (r) {
  2502. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2503. return r;
  2504. }
  2505. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2506. if (unlikely(r != 0))
  2507. return r;
  2508. r = radeon_bo_pin(rdev->ih.ring_obj,
  2509. RADEON_GEM_DOMAIN_GTT,
  2510. &rdev->ih.gpu_addr);
  2511. if (r) {
  2512. radeon_bo_unreserve(rdev->ih.ring_obj);
  2513. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2514. return r;
  2515. }
  2516. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2517. (void **)&rdev->ih.ring);
  2518. radeon_bo_unreserve(rdev->ih.ring_obj);
  2519. if (r) {
  2520. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2521. return r;
  2522. }
  2523. }
  2524. return 0;
  2525. }
  2526. void r600_ih_ring_fini(struct radeon_device *rdev)
  2527. {
  2528. int r;
  2529. if (rdev->ih.ring_obj) {
  2530. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2531. if (likely(r == 0)) {
  2532. radeon_bo_kunmap(rdev->ih.ring_obj);
  2533. radeon_bo_unpin(rdev->ih.ring_obj);
  2534. radeon_bo_unreserve(rdev->ih.ring_obj);
  2535. }
  2536. radeon_bo_unref(&rdev->ih.ring_obj);
  2537. rdev->ih.ring = NULL;
  2538. rdev->ih.ring_obj = NULL;
  2539. }
  2540. }
  2541. void r600_rlc_stop(struct radeon_device *rdev)
  2542. {
  2543. if ((rdev->family >= CHIP_RV770) &&
  2544. (rdev->family <= CHIP_RV740)) {
  2545. /* r7xx asics need to soft reset RLC before halting */
  2546. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2547. RREG32(SRBM_SOFT_RESET);
  2548. mdelay(15);
  2549. WREG32(SRBM_SOFT_RESET, 0);
  2550. RREG32(SRBM_SOFT_RESET);
  2551. }
  2552. WREG32(RLC_CNTL, 0);
  2553. }
  2554. static void r600_rlc_start(struct radeon_device *rdev)
  2555. {
  2556. WREG32(RLC_CNTL, RLC_ENABLE);
  2557. }
  2558. static int r600_rlc_init(struct radeon_device *rdev)
  2559. {
  2560. u32 i;
  2561. const __be32 *fw_data;
  2562. if (!rdev->rlc_fw)
  2563. return -EINVAL;
  2564. r600_rlc_stop(rdev);
  2565. WREG32(RLC_HB_CNTL, 0);
  2566. if (rdev->family == CHIP_ARUBA) {
  2567. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2568. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2569. }
  2570. if (rdev->family <= CHIP_CAYMAN) {
  2571. WREG32(RLC_HB_BASE, 0);
  2572. WREG32(RLC_HB_RPTR, 0);
  2573. WREG32(RLC_HB_WPTR, 0);
  2574. }
  2575. if (rdev->family <= CHIP_CAICOS) {
  2576. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2577. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2578. }
  2579. WREG32(RLC_MC_CNTL, 0);
  2580. WREG32(RLC_UCODE_CNTL, 0);
  2581. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2582. if (rdev->family >= CHIP_ARUBA) {
  2583. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  2584. WREG32(RLC_UCODE_ADDR, i);
  2585. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2586. }
  2587. } else if (rdev->family >= CHIP_CAYMAN) {
  2588. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2589. WREG32(RLC_UCODE_ADDR, i);
  2590. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2591. }
  2592. } else if (rdev->family >= CHIP_CEDAR) {
  2593. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2594. WREG32(RLC_UCODE_ADDR, i);
  2595. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2596. }
  2597. } else if (rdev->family >= CHIP_RV770) {
  2598. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2599. WREG32(RLC_UCODE_ADDR, i);
  2600. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2601. }
  2602. } else {
  2603. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2604. WREG32(RLC_UCODE_ADDR, i);
  2605. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2606. }
  2607. }
  2608. WREG32(RLC_UCODE_ADDR, 0);
  2609. r600_rlc_start(rdev);
  2610. return 0;
  2611. }
  2612. static void r600_enable_interrupts(struct radeon_device *rdev)
  2613. {
  2614. u32 ih_cntl = RREG32(IH_CNTL);
  2615. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2616. ih_cntl |= ENABLE_INTR;
  2617. ih_rb_cntl |= IH_RB_ENABLE;
  2618. WREG32(IH_CNTL, ih_cntl);
  2619. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2620. rdev->ih.enabled = true;
  2621. }
  2622. void r600_disable_interrupts(struct radeon_device *rdev)
  2623. {
  2624. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2625. u32 ih_cntl = RREG32(IH_CNTL);
  2626. ih_rb_cntl &= ~IH_RB_ENABLE;
  2627. ih_cntl &= ~ENABLE_INTR;
  2628. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2629. WREG32(IH_CNTL, ih_cntl);
  2630. /* set rptr, wptr to 0 */
  2631. WREG32(IH_RB_RPTR, 0);
  2632. WREG32(IH_RB_WPTR, 0);
  2633. rdev->ih.enabled = false;
  2634. rdev->ih.wptr = 0;
  2635. rdev->ih.rptr = 0;
  2636. }
  2637. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2638. {
  2639. u32 tmp;
  2640. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2641. WREG32(GRBM_INT_CNTL, 0);
  2642. WREG32(DxMODE_INT_MASK, 0);
  2643. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2644. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2645. if (ASIC_IS_DCE3(rdev)) {
  2646. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2647. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2648. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2649. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2650. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2651. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2652. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2653. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2654. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2655. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2656. if (ASIC_IS_DCE32(rdev)) {
  2657. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2658. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2659. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2660. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2661. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2662. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2663. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2664. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  2665. } else {
  2666. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2667. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2668. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2669. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2670. }
  2671. } else {
  2672. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2673. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2674. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2675. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2676. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2677. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2678. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2679. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2680. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2681. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2682. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2683. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2684. }
  2685. }
  2686. int r600_irq_init(struct radeon_device *rdev)
  2687. {
  2688. int ret = 0;
  2689. int rb_bufsz;
  2690. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2691. /* allocate ring */
  2692. ret = r600_ih_ring_alloc(rdev);
  2693. if (ret)
  2694. return ret;
  2695. /* disable irqs */
  2696. r600_disable_interrupts(rdev);
  2697. /* init rlc */
  2698. ret = r600_rlc_init(rdev);
  2699. if (ret) {
  2700. r600_ih_ring_fini(rdev);
  2701. return ret;
  2702. }
  2703. /* setup interrupt control */
  2704. /* set dummy read address to ring address */
  2705. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2706. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2707. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2708. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2709. */
  2710. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2711. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2712. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2713. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2714. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2715. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2716. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2717. IH_WPTR_OVERFLOW_CLEAR |
  2718. (rb_bufsz << 1));
  2719. if (rdev->wb.enabled)
  2720. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2721. /* set the writeback address whether it's enabled or not */
  2722. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2723. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2724. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2725. /* set rptr, wptr to 0 */
  2726. WREG32(IH_RB_RPTR, 0);
  2727. WREG32(IH_RB_WPTR, 0);
  2728. /* Default settings for IH_CNTL (disabled at first) */
  2729. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2730. /* RPTR_REARM only works if msi's are enabled */
  2731. if (rdev->msi_enabled)
  2732. ih_cntl |= RPTR_REARM;
  2733. WREG32(IH_CNTL, ih_cntl);
  2734. /* force the active interrupt state to all disabled */
  2735. if (rdev->family >= CHIP_CEDAR)
  2736. evergreen_disable_interrupt_state(rdev);
  2737. else
  2738. r600_disable_interrupt_state(rdev);
  2739. /* at this point everything should be setup correctly to enable master */
  2740. pci_set_master(rdev->pdev);
  2741. /* enable irqs */
  2742. r600_enable_interrupts(rdev);
  2743. return ret;
  2744. }
  2745. void r600_irq_suspend(struct radeon_device *rdev)
  2746. {
  2747. r600_irq_disable(rdev);
  2748. r600_rlc_stop(rdev);
  2749. }
  2750. void r600_irq_fini(struct radeon_device *rdev)
  2751. {
  2752. r600_irq_suspend(rdev);
  2753. r600_ih_ring_fini(rdev);
  2754. }
  2755. int r600_irq_set(struct radeon_device *rdev)
  2756. {
  2757. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2758. u32 mode_int = 0;
  2759. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2760. u32 grbm_int_cntl = 0;
  2761. u32 hdmi0, hdmi1;
  2762. u32 d1grph = 0, d2grph = 0;
  2763. if (!rdev->irq.installed) {
  2764. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2765. return -EINVAL;
  2766. }
  2767. /* don't enable anything if the ih is disabled */
  2768. if (!rdev->ih.enabled) {
  2769. r600_disable_interrupts(rdev);
  2770. /* force the active interrupt state to all disabled */
  2771. r600_disable_interrupt_state(rdev);
  2772. return 0;
  2773. }
  2774. if (ASIC_IS_DCE3(rdev)) {
  2775. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2776. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2777. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2778. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2779. if (ASIC_IS_DCE32(rdev)) {
  2780. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2781. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2782. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2783. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2784. } else {
  2785. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2786. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2787. }
  2788. } else {
  2789. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2790. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2791. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2792. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2793. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2794. }
  2795. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2796. DRM_DEBUG("r600_irq_set: sw int\n");
  2797. cp_int_cntl |= RB_INT_ENABLE;
  2798. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2799. }
  2800. if (rdev->irq.crtc_vblank_int[0] ||
  2801. rdev->irq.pflip[0]) {
  2802. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2803. mode_int |= D1MODE_VBLANK_INT_MASK;
  2804. }
  2805. if (rdev->irq.crtc_vblank_int[1] ||
  2806. rdev->irq.pflip[1]) {
  2807. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2808. mode_int |= D2MODE_VBLANK_INT_MASK;
  2809. }
  2810. if (rdev->irq.hpd[0]) {
  2811. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2812. hpd1 |= DC_HPDx_INT_EN;
  2813. }
  2814. if (rdev->irq.hpd[1]) {
  2815. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2816. hpd2 |= DC_HPDx_INT_EN;
  2817. }
  2818. if (rdev->irq.hpd[2]) {
  2819. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2820. hpd3 |= DC_HPDx_INT_EN;
  2821. }
  2822. if (rdev->irq.hpd[3]) {
  2823. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2824. hpd4 |= DC_HPDx_INT_EN;
  2825. }
  2826. if (rdev->irq.hpd[4]) {
  2827. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2828. hpd5 |= DC_HPDx_INT_EN;
  2829. }
  2830. if (rdev->irq.hpd[5]) {
  2831. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2832. hpd6 |= DC_HPDx_INT_EN;
  2833. }
  2834. if (rdev->irq.afmt[0]) {
  2835. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  2836. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  2837. }
  2838. if (rdev->irq.afmt[1]) {
  2839. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  2840. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  2841. }
  2842. if (rdev->irq.gui_idle) {
  2843. DRM_DEBUG("gui idle\n");
  2844. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2845. }
  2846. WREG32(CP_INT_CNTL, cp_int_cntl);
  2847. WREG32(DxMODE_INT_MASK, mode_int);
  2848. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2849. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2850. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2851. if (ASIC_IS_DCE3(rdev)) {
  2852. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2853. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2854. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2855. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2856. if (ASIC_IS_DCE32(rdev)) {
  2857. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2858. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2859. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  2860. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  2861. } else {
  2862. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  2863. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  2864. }
  2865. } else {
  2866. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2867. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2868. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2869. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  2870. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  2871. }
  2872. return 0;
  2873. }
  2874. static void r600_irq_ack(struct radeon_device *rdev)
  2875. {
  2876. u32 tmp;
  2877. if (ASIC_IS_DCE3(rdev)) {
  2878. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2879. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2880. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2881. if (ASIC_IS_DCE32(rdev)) {
  2882. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  2883. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  2884. } else {
  2885. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  2886. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  2887. }
  2888. } else {
  2889. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2890. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2891. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2892. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  2893. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  2894. }
  2895. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2896. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2897. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2898. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2899. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2900. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2901. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2902. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2903. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2904. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2905. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2906. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2907. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2908. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2909. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2910. if (ASIC_IS_DCE3(rdev)) {
  2911. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2912. tmp |= DC_HPDx_INT_ACK;
  2913. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2914. } else {
  2915. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2916. tmp |= DC_HPDx_INT_ACK;
  2917. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2918. }
  2919. }
  2920. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2921. if (ASIC_IS_DCE3(rdev)) {
  2922. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2923. tmp |= DC_HPDx_INT_ACK;
  2924. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2925. } else {
  2926. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2927. tmp |= DC_HPDx_INT_ACK;
  2928. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2929. }
  2930. }
  2931. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2932. if (ASIC_IS_DCE3(rdev)) {
  2933. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2934. tmp |= DC_HPDx_INT_ACK;
  2935. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2936. } else {
  2937. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2938. tmp |= DC_HPDx_INT_ACK;
  2939. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2940. }
  2941. }
  2942. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2943. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2944. tmp |= DC_HPDx_INT_ACK;
  2945. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2946. }
  2947. if (ASIC_IS_DCE32(rdev)) {
  2948. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2949. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2950. tmp |= DC_HPDx_INT_ACK;
  2951. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2952. }
  2953. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2954. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2955. tmp |= DC_HPDx_INT_ACK;
  2956. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2957. }
  2958. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  2959. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  2960. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2961. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2962. }
  2963. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  2964. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  2965. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2966. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  2967. }
  2968. } else {
  2969. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  2970. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  2971. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  2972. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2973. }
  2974. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  2975. if (ASIC_IS_DCE3(rdev)) {
  2976. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  2977. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  2978. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2979. } else {
  2980. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  2981. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  2982. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2983. }
  2984. }
  2985. }
  2986. }
  2987. void r600_irq_disable(struct radeon_device *rdev)
  2988. {
  2989. r600_disable_interrupts(rdev);
  2990. /* Wait and acknowledge irq */
  2991. mdelay(1);
  2992. r600_irq_ack(rdev);
  2993. r600_disable_interrupt_state(rdev);
  2994. }
  2995. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2996. {
  2997. u32 wptr, tmp;
  2998. if (rdev->wb.enabled)
  2999. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3000. else
  3001. wptr = RREG32(IH_RB_WPTR);
  3002. if (wptr & RB_OVERFLOW) {
  3003. /* When a ring buffer overflow happen start parsing interrupt
  3004. * from the last not overwritten vector (wptr + 16). Hopefully
  3005. * this should allow us to catchup.
  3006. */
  3007. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3008. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3009. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3010. tmp = RREG32(IH_RB_CNTL);
  3011. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3012. WREG32(IH_RB_CNTL, tmp);
  3013. }
  3014. return (wptr & rdev->ih.ptr_mask);
  3015. }
  3016. /* r600 IV Ring
  3017. * Each IV ring entry is 128 bits:
  3018. * [7:0] - interrupt source id
  3019. * [31:8] - reserved
  3020. * [59:32] - interrupt source data
  3021. * [127:60] - reserved
  3022. *
  3023. * The basic interrupt vector entries
  3024. * are decoded as follows:
  3025. * src_id src_data description
  3026. * 1 0 D1 Vblank
  3027. * 1 1 D1 Vline
  3028. * 5 0 D2 Vblank
  3029. * 5 1 D2 Vline
  3030. * 19 0 FP Hot plug detection A
  3031. * 19 1 FP Hot plug detection B
  3032. * 19 2 DAC A auto-detection
  3033. * 19 3 DAC B auto-detection
  3034. * 21 4 HDMI block A
  3035. * 21 5 HDMI block B
  3036. * 176 - CP_INT RB
  3037. * 177 - CP_INT IB1
  3038. * 178 - CP_INT IB2
  3039. * 181 - EOP Interrupt
  3040. * 233 - GUI Idle
  3041. *
  3042. * Note, these are based on r600 and may need to be
  3043. * adjusted or added to on newer asics
  3044. */
  3045. int r600_irq_process(struct radeon_device *rdev)
  3046. {
  3047. u32 wptr;
  3048. u32 rptr;
  3049. u32 src_id, src_data;
  3050. u32 ring_index;
  3051. unsigned long flags;
  3052. bool queue_hotplug = false;
  3053. bool queue_hdmi = false;
  3054. if (!rdev->ih.enabled || rdev->shutdown)
  3055. return IRQ_NONE;
  3056. /* No MSIs, need a dummy read to flush PCI DMAs */
  3057. if (!rdev->msi_enabled)
  3058. RREG32(IH_RB_WPTR);
  3059. wptr = r600_get_ih_wptr(rdev);
  3060. rptr = rdev->ih.rptr;
  3061. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3062. spin_lock_irqsave(&rdev->ih.lock, flags);
  3063. if (rptr == wptr) {
  3064. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3065. return IRQ_NONE;
  3066. }
  3067. restart_ih:
  3068. /* Order reading of wptr vs. reading of IH ring data */
  3069. rmb();
  3070. /* display interrupts */
  3071. r600_irq_ack(rdev);
  3072. rdev->ih.wptr = wptr;
  3073. while (rptr != wptr) {
  3074. /* wptr/rptr are in bytes! */
  3075. ring_index = rptr / 4;
  3076. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3077. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3078. switch (src_id) {
  3079. case 1: /* D1 vblank/vline */
  3080. switch (src_data) {
  3081. case 0: /* D1 vblank */
  3082. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3083. if (rdev->irq.crtc_vblank_int[0]) {
  3084. drm_handle_vblank(rdev->ddev, 0);
  3085. rdev->pm.vblank_sync = true;
  3086. wake_up(&rdev->irq.vblank_queue);
  3087. }
  3088. if (rdev->irq.pflip[0])
  3089. radeon_crtc_handle_flip(rdev, 0);
  3090. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3091. DRM_DEBUG("IH: D1 vblank\n");
  3092. }
  3093. break;
  3094. case 1: /* D1 vline */
  3095. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3096. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3097. DRM_DEBUG("IH: D1 vline\n");
  3098. }
  3099. break;
  3100. default:
  3101. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3102. break;
  3103. }
  3104. break;
  3105. case 5: /* D2 vblank/vline */
  3106. switch (src_data) {
  3107. case 0: /* D2 vblank */
  3108. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3109. if (rdev->irq.crtc_vblank_int[1]) {
  3110. drm_handle_vblank(rdev->ddev, 1);
  3111. rdev->pm.vblank_sync = true;
  3112. wake_up(&rdev->irq.vblank_queue);
  3113. }
  3114. if (rdev->irq.pflip[1])
  3115. radeon_crtc_handle_flip(rdev, 1);
  3116. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3117. DRM_DEBUG("IH: D2 vblank\n");
  3118. }
  3119. break;
  3120. case 1: /* D1 vline */
  3121. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3122. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3123. DRM_DEBUG("IH: D2 vline\n");
  3124. }
  3125. break;
  3126. default:
  3127. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3128. break;
  3129. }
  3130. break;
  3131. case 19: /* HPD/DAC hotplug */
  3132. switch (src_data) {
  3133. case 0:
  3134. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3135. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3136. queue_hotplug = true;
  3137. DRM_DEBUG("IH: HPD1\n");
  3138. }
  3139. break;
  3140. case 1:
  3141. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3142. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3143. queue_hotplug = true;
  3144. DRM_DEBUG("IH: HPD2\n");
  3145. }
  3146. break;
  3147. case 4:
  3148. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3149. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3150. queue_hotplug = true;
  3151. DRM_DEBUG("IH: HPD3\n");
  3152. }
  3153. break;
  3154. case 5:
  3155. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3156. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3157. queue_hotplug = true;
  3158. DRM_DEBUG("IH: HPD4\n");
  3159. }
  3160. break;
  3161. case 10:
  3162. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3163. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3164. queue_hotplug = true;
  3165. DRM_DEBUG("IH: HPD5\n");
  3166. }
  3167. break;
  3168. case 12:
  3169. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3170. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3171. queue_hotplug = true;
  3172. DRM_DEBUG("IH: HPD6\n");
  3173. }
  3174. break;
  3175. default:
  3176. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3177. break;
  3178. }
  3179. break;
  3180. case 21: /* hdmi */
  3181. switch (src_data) {
  3182. case 4:
  3183. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3184. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3185. queue_hdmi = true;
  3186. DRM_DEBUG("IH: HDMI0\n");
  3187. }
  3188. break;
  3189. case 5:
  3190. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3191. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3192. queue_hdmi = true;
  3193. DRM_DEBUG("IH: HDMI1\n");
  3194. }
  3195. break;
  3196. default:
  3197. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3198. break;
  3199. }
  3200. break;
  3201. case 176: /* CP_INT in ring buffer */
  3202. case 177: /* CP_INT in IB1 */
  3203. case 178: /* CP_INT in IB2 */
  3204. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3205. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3206. break;
  3207. case 181: /* CP EOP event */
  3208. DRM_DEBUG("IH: CP EOP\n");
  3209. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3210. break;
  3211. case 233: /* GUI IDLE */
  3212. DRM_DEBUG("IH: GUI idle\n");
  3213. rdev->pm.gui_idle = true;
  3214. wake_up(&rdev->irq.idle_queue);
  3215. break;
  3216. default:
  3217. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3218. break;
  3219. }
  3220. /* wptr/rptr are in bytes! */
  3221. rptr += 16;
  3222. rptr &= rdev->ih.ptr_mask;
  3223. }
  3224. /* make sure wptr hasn't changed while processing */
  3225. wptr = r600_get_ih_wptr(rdev);
  3226. if (wptr != rdev->ih.wptr)
  3227. goto restart_ih;
  3228. if (queue_hotplug)
  3229. schedule_work(&rdev->hotplug_work);
  3230. if (queue_hdmi)
  3231. schedule_work(&rdev->audio_work);
  3232. rdev->ih.rptr = rptr;
  3233. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3234. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3235. return IRQ_HANDLED;
  3236. }
  3237. /*
  3238. * Debugfs info
  3239. */
  3240. #if defined(CONFIG_DEBUG_FS)
  3241. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3242. {
  3243. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3244. struct drm_device *dev = node->minor->dev;
  3245. struct radeon_device *rdev = dev->dev_private;
  3246. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3247. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3248. return 0;
  3249. }
  3250. static struct drm_info_list r600_mc_info_list[] = {
  3251. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3252. };
  3253. #endif
  3254. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3255. {
  3256. #if defined(CONFIG_DEBUG_FS)
  3257. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3258. #else
  3259. return 0;
  3260. #endif
  3261. }
  3262. /**
  3263. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3264. * rdev: radeon device structure
  3265. * bo: buffer object struct which userspace is waiting for idle
  3266. *
  3267. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3268. * through ring buffer, this leads to corruption in rendering, see
  3269. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3270. * directly perform HDP flush by writing register through MMIO.
  3271. */
  3272. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3273. {
  3274. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3275. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3276. * This seems to cause problems on some AGP cards. Just use the old
  3277. * method for them.
  3278. */
  3279. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3280. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3281. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3282. u32 tmp;
  3283. WREG32(HDP_DEBUG1, 0);
  3284. tmp = readl((void __iomem *)ptr);
  3285. } else
  3286. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3287. }
  3288. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3289. {
  3290. u32 link_width_cntl, mask, target_reg;
  3291. if (rdev->flags & RADEON_IS_IGP)
  3292. return;
  3293. if (!(rdev->flags & RADEON_IS_PCIE))
  3294. return;
  3295. /* x2 cards have a special sequence */
  3296. if (ASIC_IS_X2(rdev))
  3297. return;
  3298. /* FIXME wait for idle */
  3299. switch (lanes) {
  3300. case 0:
  3301. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3302. break;
  3303. case 1:
  3304. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3305. break;
  3306. case 2:
  3307. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3308. break;
  3309. case 4:
  3310. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3311. break;
  3312. case 8:
  3313. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3314. break;
  3315. case 12:
  3316. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3317. break;
  3318. case 16:
  3319. default:
  3320. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3321. break;
  3322. }
  3323. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3324. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3325. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3326. return;
  3327. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3328. return;
  3329. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3330. RADEON_PCIE_LC_RECONFIG_NOW |
  3331. R600_PCIE_LC_RENEGOTIATE_EN |
  3332. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3333. link_width_cntl |= mask;
  3334. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3335. /* some northbridges can renegotiate the link rather than requiring
  3336. * a complete re-config.
  3337. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3338. */
  3339. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3340. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3341. else
  3342. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3343. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3344. RADEON_PCIE_LC_RECONFIG_NOW));
  3345. if (rdev->family >= CHIP_RV770)
  3346. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3347. else
  3348. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3349. /* wait for lane set to complete */
  3350. link_width_cntl = RREG32(target_reg);
  3351. while (link_width_cntl == 0xffffffff)
  3352. link_width_cntl = RREG32(target_reg);
  3353. }
  3354. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3355. {
  3356. u32 link_width_cntl;
  3357. if (rdev->flags & RADEON_IS_IGP)
  3358. return 0;
  3359. if (!(rdev->flags & RADEON_IS_PCIE))
  3360. return 0;
  3361. /* x2 cards have a special sequence */
  3362. if (ASIC_IS_X2(rdev))
  3363. return 0;
  3364. /* FIXME wait for idle */
  3365. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3366. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3367. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3368. return 0;
  3369. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3370. return 1;
  3371. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3372. return 2;
  3373. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3374. return 4;
  3375. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3376. return 8;
  3377. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3378. default:
  3379. return 16;
  3380. }
  3381. }
  3382. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3383. {
  3384. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3385. u16 link_cntl2;
  3386. if (radeon_pcie_gen2 == 0)
  3387. return;
  3388. if (rdev->flags & RADEON_IS_IGP)
  3389. return;
  3390. if (!(rdev->flags & RADEON_IS_PCIE))
  3391. return;
  3392. /* x2 cards have a special sequence */
  3393. if (ASIC_IS_X2(rdev))
  3394. return;
  3395. /* only RV6xx+ chips are supported */
  3396. if (rdev->family <= CHIP_R600)
  3397. return;
  3398. /* 55 nm r6xx asics */
  3399. if ((rdev->family == CHIP_RV670) ||
  3400. (rdev->family == CHIP_RV620) ||
  3401. (rdev->family == CHIP_RV635)) {
  3402. /* advertise upconfig capability */
  3403. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3404. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3405. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3406. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3407. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3408. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3409. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3410. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3411. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3412. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3413. } else {
  3414. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3415. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3416. }
  3417. }
  3418. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3419. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3420. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3421. /* 55 nm r6xx asics */
  3422. if ((rdev->family == CHIP_RV670) ||
  3423. (rdev->family == CHIP_RV620) ||
  3424. (rdev->family == CHIP_RV635)) {
  3425. WREG32(MM_CFGREGS_CNTL, 0x8);
  3426. link_cntl2 = RREG32(0x4088);
  3427. WREG32(MM_CFGREGS_CNTL, 0);
  3428. /* not supported yet */
  3429. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3430. return;
  3431. }
  3432. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3433. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3434. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3435. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3436. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3437. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3438. tmp = RREG32(0x541c);
  3439. WREG32(0x541c, tmp | 0x8);
  3440. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3441. link_cntl2 = RREG16(0x4088);
  3442. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3443. link_cntl2 |= 0x2;
  3444. WREG16(0x4088, link_cntl2);
  3445. WREG32(MM_CFGREGS_CNTL, 0);
  3446. if ((rdev->family == CHIP_RV670) ||
  3447. (rdev->family == CHIP_RV620) ||
  3448. (rdev->family == CHIP_RV635)) {
  3449. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3450. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3451. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3452. } else {
  3453. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3454. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3455. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3456. }
  3457. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3458. speed_cntl |= LC_GEN2_EN_STRAP;
  3459. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3460. } else {
  3461. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3462. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3463. if (1)
  3464. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3465. else
  3466. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3467. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3468. }
  3469. }