atombios_encoders.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. switch (radeon_encoder->encoder_id) {
  39. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  40. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  41. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  42. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  43. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  44. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  45. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  46. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  47. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  48. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  49. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  56. struct drm_display_mode *mode,
  57. struct drm_display_mode *adjusted_mode)
  58. {
  59. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  60. struct drm_device *dev = encoder->dev;
  61. struct radeon_device *rdev = dev->dev_private;
  62. /* set the active encoder to connector routing */
  63. radeon_encoder_set_active_device(encoder);
  64. drm_mode_set_crtcinfo(adjusted_mode, 0);
  65. /* hw bug */
  66. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  67. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  68. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  69. /* get the native mode for LVDS */
  70. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  71. radeon_panel_mode_fixup(encoder, adjusted_mode);
  72. /* get the native mode for TV */
  73. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  74. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  75. if (tv_dac) {
  76. if (tv_dac->tv_std == TV_STD_NTSC ||
  77. tv_dac->tv_std == TV_STD_NTSC_J ||
  78. tv_dac->tv_std == TV_STD_PAL_M)
  79. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  80. else
  81. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  82. }
  83. }
  84. if (ASIC_IS_DCE3(rdev) &&
  85. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  86. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  87. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  88. radeon_dp_set_link_config(connector, mode);
  89. }
  90. return true;
  91. }
  92. static void
  93. atombios_dac_setup(struct drm_encoder *encoder, int action)
  94. {
  95. struct drm_device *dev = encoder->dev;
  96. struct radeon_device *rdev = dev->dev_private;
  97. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  98. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  99. int index = 0;
  100. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  101. memset(&args, 0, sizeof(args));
  102. switch (radeon_encoder->encoder_id) {
  103. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  104. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  105. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  106. break;
  107. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  108. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  109. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  110. break;
  111. }
  112. args.ucAction = action;
  113. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  114. args.ucDacStandard = ATOM_DAC1_PS2;
  115. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  116. args.ucDacStandard = ATOM_DAC1_CV;
  117. else {
  118. switch (dac_info->tv_std) {
  119. case TV_STD_PAL:
  120. case TV_STD_PAL_M:
  121. case TV_STD_SCART_PAL:
  122. case TV_STD_SECAM:
  123. case TV_STD_PAL_CN:
  124. args.ucDacStandard = ATOM_DAC1_PAL;
  125. break;
  126. case TV_STD_NTSC:
  127. case TV_STD_NTSC_J:
  128. case TV_STD_PAL_60:
  129. default:
  130. args.ucDacStandard = ATOM_DAC1_NTSC;
  131. break;
  132. }
  133. }
  134. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  135. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  136. }
  137. static void
  138. atombios_tv_setup(struct drm_encoder *encoder, int action)
  139. {
  140. struct drm_device *dev = encoder->dev;
  141. struct radeon_device *rdev = dev->dev_private;
  142. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  143. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  144. int index = 0;
  145. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  146. memset(&args, 0, sizeof(args));
  147. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  148. args.sTVEncoder.ucAction = action;
  149. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  150. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  151. else {
  152. switch (dac_info->tv_std) {
  153. case TV_STD_NTSC:
  154. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  155. break;
  156. case TV_STD_PAL:
  157. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  158. break;
  159. case TV_STD_PAL_M:
  160. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  161. break;
  162. case TV_STD_PAL_60:
  163. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  164. break;
  165. case TV_STD_NTSC_J:
  166. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  167. break;
  168. case TV_STD_SCART_PAL:
  169. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  170. break;
  171. case TV_STD_SECAM:
  172. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  173. break;
  174. case TV_STD_PAL_CN:
  175. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  176. break;
  177. default:
  178. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  179. break;
  180. }
  181. }
  182. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  183. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  184. }
  185. union dvo_encoder_control {
  186. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  187. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  188. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  189. };
  190. void
  191. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  192. {
  193. struct drm_device *dev = encoder->dev;
  194. struct radeon_device *rdev = dev->dev_private;
  195. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  196. union dvo_encoder_control args;
  197. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  198. uint8_t frev, crev;
  199. memset(&args, 0, sizeof(args));
  200. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  201. return;
  202. /* some R4xx chips have the wrong frev */
  203. if (rdev->family <= CHIP_RV410)
  204. frev = 1;
  205. switch (frev) {
  206. case 1:
  207. switch (crev) {
  208. case 1:
  209. /* R4xx, R5xx */
  210. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  211. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  212. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  213. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  214. break;
  215. case 2:
  216. /* RS600/690/740 */
  217. args.dvo.sDVOEncoder.ucAction = action;
  218. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  219. /* DFP1, CRT1, TV1 depending on the type of port */
  220. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  221. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  222. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  223. break;
  224. case 3:
  225. /* R6xx */
  226. args.dvo_v3.ucAction = action;
  227. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  228. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  229. break;
  230. default:
  231. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  232. break;
  233. }
  234. break;
  235. default:
  236. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  237. break;
  238. }
  239. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  240. }
  241. union lvds_encoder_control {
  242. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  243. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  244. };
  245. void
  246. atombios_digital_setup(struct drm_encoder *encoder, int action)
  247. {
  248. struct drm_device *dev = encoder->dev;
  249. struct radeon_device *rdev = dev->dev_private;
  250. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  251. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  252. union lvds_encoder_control args;
  253. int index = 0;
  254. int hdmi_detected = 0;
  255. uint8_t frev, crev;
  256. if (!dig)
  257. return;
  258. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  259. hdmi_detected = 1;
  260. memset(&args, 0, sizeof(args));
  261. switch (radeon_encoder->encoder_id) {
  262. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  263. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  264. break;
  265. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  266. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  267. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  268. break;
  269. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  270. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  271. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  272. else
  273. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  274. break;
  275. }
  276. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  277. return;
  278. switch (frev) {
  279. case 1:
  280. case 2:
  281. switch (crev) {
  282. case 1:
  283. args.v1.ucMisc = 0;
  284. args.v1.ucAction = action;
  285. if (hdmi_detected)
  286. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  287. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  288. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  289. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  290. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  291. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  292. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  293. } else {
  294. if (dig->linkb)
  295. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  296. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  297. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  298. /*if (pScrn->rgbBits == 8) */
  299. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  300. }
  301. break;
  302. case 2:
  303. case 3:
  304. args.v2.ucMisc = 0;
  305. args.v2.ucAction = action;
  306. if (crev == 3) {
  307. if (dig->coherent_mode)
  308. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  309. }
  310. if (hdmi_detected)
  311. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  312. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  313. args.v2.ucTruncate = 0;
  314. args.v2.ucSpatial = 0;
  315. args.v2.ucTemporal = 0;
  316. args.v2.ucFRC = 0;
  317. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  318. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  319. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  320. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  321. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  322. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  323. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  324. }
  325. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  326. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  327. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  328. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  329. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  330. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  331. }
  332. } else {
  333. if (dig->linkb)
  334. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  335. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  336. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  337. }
  338. break;
  339. default:
  340. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  341. break;
  342. }
  343. break;
  344. default:
  345. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  346. break;
  347. }
  348. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  349. }
  350. int
  351. atombios_get_encoder_mode(struct drm_encoder *encoder)
  352. {
  353. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  354. struct drm_connector *connector;
  355. struct radeon_connector *radeon_connector;
  356. struct radeon_connector_atom_dig *dig_connector;
  357. /* dp bridges are always DP */
  358. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  359. return ATOM_ENCODER_MODE_DP;
  360. /* DVO is always DVO */
  361. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  362. return ATOM_ENCODER_MODE_DVO;
  363. connector = radeon_get_connector_for_encoder(encoder);
  364. /* if we don't have an active device yet, just use one of
  365. * the connectors tied to the encoder.
  366. */
  367. if (!connector)
  368. connector = radeon_get_connector_for_encoder_init(encoder);
  369. radeon_connector = to_radeon_connector(connector);
  370. switch (connector->connector_type) {
  371. case DRM_MODE_CONNECTOR_DVII:
  372. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  373. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  374. radeon_audio)
  375. return ATOM_ENCODER_MODE_HDMI;
  376. else if (radeon_connector->use_digital)
  377. return ATOM_ENCODER_MODE_DVI;
  378. else
  379. return ATOM_ENCODER_MODE_CRT;
  380. break;
  381. case DRM_MODE_CONNECTOR_DVID:
  382. case DRM_MODE_CONNECTOR_HDMIA:
  383. default:
  384. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  385. radeon_audio)
  386. return ATOM_ENCODER_MODE_HDMI;
  387. else
  388. return ATOM_ENCODER_MODE_DVI;
  389. break;
  390. case DRM_MODE_CONNECTOR_LVDS:
  391. return ATOM_ENCODER_MODE_LVDS;
  392. break;
  393. case DRM_MODE_CONNECTOR_DisplayPort:
  394. dig_connector = radeon_connector->con_priv;
  395. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  396. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  397. return ATOM_ENCODER_MODE_DP;
  398. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  399. radeon_audio)
  400. return ATOM_ENCODER_MODE_HDMI;
  401. else
  402. return ATOM_ENCODER_MODE_DVI;
  403. break;
  404. case DRM_MODE_CONNECTOR_eDP:
  405. return ATOM_ENCODER_MODE_DP;
  406. case DRM_MODE_CONNECTOR_DVIA:
  407. case DRM_MODE_CONNECTOR_VGA:
  408. return ATOM_ENCODER_MODE_CRT;
  409. break;
  410. case DRM_MODE_CONNECTOR_Composite:
  411. case DRM_MODE_CONNECTOR_SVIDEO:
  412. case DRM_MODE_CONNECTOR_9PinDIN:
  413. /* fix me */
  414. return ATOM_ENCODER_MODE_TV;
  415. /*return ATOM_ENCODER_MODE_CV;*/
  416. break;
  417. }
  418. }
  419. /*
  420. * DIG Encoder/Transmitter Setup
  421. *
  422. * DCE 3.0/3.1
  423. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  424. * Supports up to 3 digital outputs
  425. * - 2 DIG encoder blocks.
  426. * DIG1 can drive UNIPHY link A or link B
  427. * DIG2 can drive UNIPHY link B or LVTMA
  428. *
  429. * DCE 3.2
  430. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  431. * Supports up to 5 digital outputs
  432. * - 2 DIG encoder blocks.
  433. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  434. *
  435. * DCE 4.0/5.0/6.0
  436. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  437. * Supports up to 6 digital outputs
  438. * - 6 DIG encoder blocks.
  439. * - DIG to PHY mapping is hardcoded
  440. * DIG1 drives UNIPHY0 link A, A+B
  441. * DIG2 drives UNIPHY0 link B
  442. * DIG3 drives UNIPHY1 link A, A+B
  443. * DIG4 drives UNIPHY1 link B
  444. * DIG5 drives UNIPHY2 link A, A+B
  445. * DIG6 drives UNIPHY2 link B
  446. *
  447. * DCE 4.1
  448. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  449. * Supports up to 6 digital outputs
  450. * - 2 DIG encoder blocks.
  451. * llano
  452. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  453. * ontario
  454. * DIG1 drives UNIPHY0/1/2 link A
  455. * DIG2 drives UNIPHY0/1/2 link B
  456. *
  457. * Routing
  458. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  459. * Examples:
  460. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  461. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  462. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  463. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  464. */
  465. union dig_encoder_control {
  466. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  467. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  468. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  469. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  470. };
  471. void
  472. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  473. {
  474. struct drm_device *dev = encoder->dev;
  475. struct radeon_device *rdev = dev->dev_private;
  476. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  477. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  478. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  479. union dig_encoder_control args;
  480. int index = 0;
  481. uint8_t frev, crev;
  482. int dp_clock = 0;
  483. int dp_lane_count = 0;
  484. int hpd_id = RADEON_HPD_NONE;
  485. int bpc = 8;
  486. if (connector) {
  487. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  488. struct radeon_connector_atom_dig *dig_connector =
  489. radeon_connector->con_priv;
  490. dp_clock = dig_connector->dp_clock;
  491. dp_lane_count = dig_connector->dp_lane_count;
  492. hpd_id = radeon_connector->hpd.hpd;
  493. bpc = radeon_get_monitor_bpc(connector);
  494. }
  495. /* no dig encoder assigned */
  496. if (dig->dig_encoder == -1)
  497. return;
  498. memset(&args, 0, sizeof(args));
  499. if (ASIC_IS_DCE4(rdev))
  500. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  501. else {
  502. if (dig->dig_encoder)
  503. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  504. else
  505. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  506. }
  507. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  508. return;
  509. switch (frev) {
  510. case 1:
  511. switch (crev) {
  512. case 1:
  513. args.v1.ucAction = action;
  514. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  515. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  516. args.v3.ucPanelMode = panel_mode;
  517. else
  518. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  519. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  520. args.v1.ucLaneNum = dp_lane_count;
  521. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  522. args.v1.ucLaneNum = 8;
  523. else
  524. args.v1.ucLaneNum = 4;
  525. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  526. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  527. switch (radeon_encoder->encoder_id) {
  528. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  529. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  530. break;
  531. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  532. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  533. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  534. break;
  535. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  536. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  537. break;
  538. }
  539. if (dig->linkb)
  540. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  541. else
  542. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  543. break;
  544. case 2:
  545. case 3:
  546. args.v3.ucAction = action;
  547. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  548. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  549. args.v3.ucPanelMode = panel_mode;
  550. else
  551. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  552. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  553. args.v3.ucLaneNum = dp_lane_count;
  554. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  555. args.v3.ucLaneNum = 8;
  556. else
  557. args.v3.ucLaneNum = 4;
  558. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  559. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  560. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  561. switch (bpc) {
  562. case 0:
  563. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  564. break;
  565. case 6:
  566. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  567. break;
  568. case 8:
  569. default:
  570. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  571. break;
  572. case 10:
  573. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  574. break;
  575. case 12:
  576. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  577. break;
  578. case 16:
  579. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  580. break;
  581. }
  582. break;
  583. case 4:
  584. args.v4.ucAction = action;
  585. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  586. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  587. args.v4.ucPanelMode = panel_mode;
  588. else
  589. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  590. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  591. args.v4.ucLaneNum = dp_lane_count;
  592. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  593. args.v4.ucLaneNum = 8;
  594. else
  595. args.v4.ucLaneNum = 4;
  596. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode)) {
  597. if (dp_clock == 270000)
  598. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  599. else if (dp_clock == 540000)
  600. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  601. }
  602. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  603. switch (bpc) {
  604. case 0:
  605. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  606. break;
  607. case 6:
  608. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  609. break;
  610. case 8:
  611. default:
  612. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  613. break;
  614. case 10:
  615. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  616. break;
  617. case 12:
  618. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  619. break;
  620. case 16:
  621. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  622. break;
  623. }
  624. if (hpd_id == RADEON_HPD_NONE)
  625. args.v4.ucHPD_ID = 0;
  626. else
  627. args.v4.ucHPD_ID = hpd_id + 1;
  628. break;
  629. default:
  630. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  631. break;
  632. }
  633. break;
  634. default:
  635. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  636. break;
  637. }
  638. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  639. }
  640. union dig_transmitter_control {
  641. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  642. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  643. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  644. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  645. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  646. };
  647. void
  648. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  649. {
  650. struct drm_device *dev = encoder->dev;
  651. struct radeon_device *rdev = dev->dev_private;
  652. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  653. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  654. struct drm_connector *connector;
  655. union dig_transmitter_control args;
  656. int index = 0;
  657. uint8_t frev, crev;
  658. bool is_dp = false;
  659. int pll_id = 0;
  660. int dp_clock = 0;
  661. int dp_lane_count = 0;
  662. int connector_object_id = 0;
  663. int igp_lane_info = 0;
  664. int dig_encoder = dig->dig_encoder;
  665. int hpd_id = RADEON_HPD_NONE;
  666. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  667. connector = radeon_get_connector_for_encoder_init(encoder);
  668. /* just needed to avoid bailing in the encoder check. the encoder
  669. * isn't used for init
  670. */
  671. dig_encoder = 0;
  672. } else
  673. connector = radeon_get_connector_for_encoder(encoder);
  674. if (connector) {
  675. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  676. struct radeon_connector_atom_dig *dig_connector =
  677. radeon_connector->con_priv;
  678. hpd_id = radeon_connector->hpd.hpd;
  679. dp_clock = dig_connector->dp_clock;
  680. dp_lane_count = dig_connector->dp_lane_count;
  681. connector_object_id =
  682. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  683. igp_lane_info = dig_connector->igp_lane_info;
  684. }
  685. if (encoder->crtc) {
  686. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  687. pll_id = radeon_crtc->pll_id;
  688. }
  689. /* no dig encoder assigned */
  690. if (dig_encoder == -1)
  691. return;
  692. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  693. is_dp = true;
  694. memset(&args, 0, sizeof(args));
  695. switch (radeon_encoder->encoder_id) {
  696. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  697. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  698. break;
  699. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  700. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  701. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  702. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  703. break;
  704. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  705. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  706. break;
  707. }
  708. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  709. return;
  710. switch (frev) {
  711. case 1:
  712. switch (crev) {
  713. case 1:
  714. args.v1.ucAction = action;
  715. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  716. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  717. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  718. args.v1.asMode.ucLaneSel = lane_num;
  719. args.v1.asMode.ucLaneSet = lane_set;
  720. } else {
  721. if (is_dp)
  722. args.v1.usPixelClock =
  723. cpu_to_le16(dp_clock / 10);
  724. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  725. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  726. else
  727. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  728. }
  729. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  730. if (dig_encoder)
  731. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  732. else
  733. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  734. if ((rdev->flags & RADEON_IS_IGP) &&
  735. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  736. if (is_dp ||
  737. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  738. if (igp_lane_info & 0x1)
  739. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  740. else if (igp_lane_info & 0x2)
  741. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  742. else if (igp_lane_info & 0x4)
  743. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  744. else if (igp_lane_info & 0x8)
  745. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  746. } else {
  747. if (igp_lane_info & 0x3)
  748. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  749. else if (igp_lane_info & 0xc)
  750. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  751. }
  752. }
  753. if (dig->linkb)
  754. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  755. else
  756. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  757. if (is_dp)
  758. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  759. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  760. if (dig->coherent_mode)
  761. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  762. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  763. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  764. }
  765. break;
  766. case 2:
  767. args.v2.ucAction = action;
  768. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  769. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  770. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  771. args.v2.asMode.ucLaneSel = lane_num;
  772. args.v2.asMode.ucLaneSet = lane_set;
  773. } else {
  774. if (is_dp)
  775. args.v2.usPixelClock =
  776. cpu_to_le16(dp_clock / 10);
  777. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  778. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  779. else
  780. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  781. }
  782. args.v2.acConfig.ucEncoderSel = dig_encoder;
  783. if (dig->linkb)
  784. args.v2.acConfig.ucLinkSel = 1;
  785. switch (radeon_encoder->encoder_id) {
  786. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  787. args.v2.acConfig.ucTransmitterSel = 0;
  788. break;
  789. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  790. args.v2.acConfig.ucTransmitterSel = 1;
  791. break;
  792. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  793. args.v2.acConfig.ucTransmitterSel = 2;
  794. break;
  795. }
  796. if (is_dp) {
  797. args.v2.acConfig.fCoherentMode = 1;
  798. args.v2.acConfig.fDPConnector = 1;
  799. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  800. if (dig->coherent_mode)
  801. args.v2.acConfig.fCoherentMode = 1;
  802. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  803. args.v2.acConfig.fDualLinkConnector = 1;
  804. }
  805. break;
  806. case 3:
  807. args.v3.ucAction = action;
  808. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  809. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  810. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  811. args.v3.asMode.ucLaneSel = lane_num;
  812. args.v3.asMode.ucLaneSet = lane_set;
  813. } else {
  814. if (is_dp)
  815. args.v3.usPixelClock =
  816. cpu_to_le16(dp_clock / 10);
  817. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  818. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  819. else
  820. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  821. }
  822. if (is_dp)
  823. args.v3.ucLaneNum = dp_lane_count;
  824. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  825. args.v3.ucLaneNum = 8;
  826. else
  827. args.v3.ucLaneNum = 4;
  828. if (dig->linkb)
  829. args.v3.acConfig.ucLinkSel = 1;
  830. if (dig_encoder & 1)
  831. args.v3.acConfig.ucEncoderSel = 1;
  832. /* Select the PLL for the PHY
  833. * DP PHY should be clocked from external src if there is
  834. * one.
  835. */
  836. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  837. if (is_dp && rdev->clock.dp_extclk)
  838. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  839. else
  840. args.v3.acConfig.ucRefClkSource = pll_id;
  841. switch (radeon_encoder->encoder_id) {
  842. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  843. args.v3.acConfig.ucTransmitterSel = 0;
  844. break;
  845. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  846. args.v3.acConfig.ucTransmitterSel = 1;
  847. break;
  848. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  849. args.v3.acConfig.ucTransmitterSel = 2;
  850. break;
  851. }
  852. if (is_dp)
  853. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  854. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  855. if (dig->coherent_mode)
  856. args.v3.acConfig.fCoherentMode = 1;
  857. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  858. args.v3.acConfig.fDualLinkConnector = 1;
  859. }
  860. break;
  861. case 4:
  862. args.v4.ucAction = action;
  863. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  864. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  865. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  866. args.v4.asMode.ucLaneSel = lane_num;
  867. args.v4.asMode.ucLaneSet = lane_set;
  868. } else {
  869. if (is_dp)
  870. args.v4.usPixelClock =
  871. cpu_to_le16(dp_clock / 10);
  872. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  873. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  874. else
  875. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  876. }
  877. if (is_dp)
  878. args.v4.ucLaneNum = dp_lane_count;
  879. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  880. args.v4.ucLaneNum = 8;
  881. else
  882. args.v4.ucLaneNum = 4;
  883. if (dig->linkb)
  884. args.v4.acConfig.ucLinkSel = 1;
  885. if (dig_encoder & 1)
  886. args.v4.acConfig.ucEncoderSel = 1;
  887. /* Select the PLL for the PHY
  888. * DP PHY should be clocked from external src if there is
  889. * one.
  890. */
  891. /* On DCE5 DCPLL usually generates the DP ref clock */
  892. if (is_dp) {
  893. if (rdev->clock.dp_extclk)
  894. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  895. else
  896. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  897. } else
  898. args.v4.acConfig.ucRefClkSource = pll_id;
  899. switch (radeon_encoder->encoder_id) {
  900. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  901. args.v4.acConfig.ucTransmitterSel = 0;
  902. break;
  903. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  904. args.v4.acConfig.ucTransmitterSel = 1;
  905. break;
  906. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  907. args.v4.acConfig.ucTransmitterSel = 2;
  908. break;
  909. }
  910. if (is_dp)
  911. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  912. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  913. if (dig->coherent_mode)
  914. args.v4.acConfig.fCoherentMode = 1;
  915. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  916. args.v4.acConfig.fDualLinkConnector = 1;
  917. }
  918. break;
  919. case 5:
  920. args.v5.ucAction = action;
  921. if (is_dp)
  922. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  923. else
  924. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  925. switch (radeon_encoder->encoder_id) {
  926. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  927. if (dig->linkb)
  928. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  929. else
  930. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  931. break;
  932. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  933. if (dig->linkb)
  934. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  935. else
  936. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  937. break;
  938. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  939. if (dig->linkb)
  940. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  941. else
  942. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  943. break;
  944. }
  945. if (is_dp)
  946. args.v5.ucLaneNum = dp_lane_count;
  947. else if (radeon_encoder->pixel_clock > 165000)
  948. args.v5.ucLaneNum = 8;
  949. else
  950. args.v5.ucLaneNum = 4;
  951. args.v5.ucConnObjId = connector_object_id;
  952. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  953. if (is_dp && rdev->clock.dp_extclk)
  954. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  955. else
  956. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  957. if (is_dp)
  958. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  959. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  960. if (dig->coherent_mode)
  961. args.v5.asConfig.ucCoherentMode = 1;
  962. }
  963. if (hpd_id == RADEON_HPD_NONE)
  964. args.v5.asConfig.ucHPDSel = 0;
  965. else
  966. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  967. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  968. args.v5.ucDPLaneSet = lane_set;
  969. break;
  970. default:
  971. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  972. break;
  973. }
  974. break;
  975. default:
  976. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  977. break;
  978. }
  979. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  980. }
  981. bool
  982. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  983. {
  984. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  985. struct drm_device *dev = radeon_connector->base.dev;
  986. struct radeon_device *rdev = dev->dev_private;
  987. union dig_transmitter_control args;
  988. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  989. uint8_t frev, crev;
  990. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  991. goto done;
  992. if (!ASIC_IS_DCE4(rdev))
  993. goto done;
  994. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  995. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  996. goto done;
  997. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  998. goto done;
  999. memset(&args, 0, sizeof(args));
  1000. args.v1.ucAction = action;
  1001. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1002. /* wait for the panel to power up */
  1003. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1004. int i;
  1005. for (i = 0; i < 300; i++) {
  1006. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1007. return true;
  1008. mdelay(1);
  1009. }
  1010. return false;
  1011. }
  1012. done:
  1013. return true;
  1014. }
  1015. union external_encoder_control {
  1016. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1017. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1018. };
  1019. static void
  1020. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1021. struct drm_encoder *ext_encoder,
  1022. int action)
  1023. {
  1024. struct drm_device *dev = encoder->dev;
  1025. struct radeon_device *rdev = dev->dev_private;
  1026. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1027. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1028. union external_encoder_control args;
  1029. struct drm_connector *connector;
  1030. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1031. u8 frev, crev;
  1032. int dp_clock = 0;
  1033. int dp_lane_count = 0;
  1034. int connector_object_id = 0;
  1035. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1036. int bpc = 8;
  1037. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1038. connector = radeon_get_connector_for_encoder_init(encoder);
  1039. else
  1040. connector = radeon_get_connector_for_encoder(encoder);
  1041. if (connector) {
  1042. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1043. struct radeon_connector_atom_dig *dig_connector =
  1044. radeon_connector->con_priv;
  1045. dp_clock = dig_connector->dp_clock;
  1046. dp_lane_count = dig_connector->dp_lane_count;
  1047. connector_object_id =
  1048. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1049. bpc = radeon_get_monitor_bpc(connector);
  1050. }
  1051. memset(&args, 0, sizeof(args));
  1052. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1053. return;
  1054. switch (frev) {
  1055. case 1:
  1056. /* no params on frev 1 */
  1057. break;
  1058. case 2:
  1059. switch (crev) {
  1060. case 1:
  1061. case 2:
  1062. args.v1.sDigEncoder.ucAction = action;
  1063. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1064. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1065. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1066. if (dp_clock == 270000)
  1067. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1068. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1069. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1070. args.v1.sDigEncoder.ucLaneNum = 8;
  1071. else
  1072. args.v1.sDigEncoder.ucLaneNum = 4;
  1073. break;
  1074. case 3:
  1075. args.v3.sExtEncoder.ucAction = action;
  1076. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1077. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1078. else
  1079. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1080. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1081. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1082. if (dp_clock == 270000)
  1083. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1084. else if (dp_clock == 540000)
  1085. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1086. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1087. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1088. args.v3.sExtEncoder.ucLaneNum = 8;
  1089. else
  1090. args.v3.sExtEncoder.ucLaneNum = 4;
  1091. switch (ext_enum) {
  1092. case GRAPH_OBJECT_ENUM_ID1:
  1093. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1094. break;
  1095. case GRAPH_OBJECT_ENUM_ID2:
  1096. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1097. break;
  1098. case GRAPH_OBJECT_ENUM_ID3:
  1099. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1100. break;
  1101. }
  1102. switch (bpc) {
  1103. case 0:
  1104. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1105. break;
  1106. case 6:
  1107. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1108. break;
  1109. case 8:
  1110. default:
  1111. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1112. break;
  1113. case 10:
  1114. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1115. break;
  1116. case 12:
  1117. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1118. break;
  1119. case 16:
  1120. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1121. break;
  1122. }
  1123. break;
  1124. default:
  1125. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1126. return;
  1127. }
  1128. break;
  1129. default:
  1130. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1131. return;
  1132. }
  1133. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1134. }
  1135. static void
  1136. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1137. {
  1138. struct drm_device *dev = encoder->dev;
  1139. struct radeon_device *rdev = dev->dev_private;
  1140. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1141. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1142. ENABLE_YUV_PS_ALLOCATION args;
  1143. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1144. uint32_t temp, reg;
  1145. memset(&args, 0, sizeof(args));
  1146. if (rdev->family >= CHIP_R600)
  1147. reg = R600_BIOS_3_SCRATCH;
  1148. else
  1149. reg = RADEON_BIOS_3_SCRATCH;
  1150. /* XXX: fix up scratch reg handling */
  1151. temp = RREG32(reg);
  1152. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1153. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1154. (radeon_crtc->crtc_id << 18)));
  1155. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1156. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1157. else
  1158. WREG32(reg, 0);
  1159. if (enable)
  1160. args.ucEnable = ATOM_ENABLE;
  1161. args.ucCRTC = radeon_crtc->crtc_id;
  1162. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1163. WREG32(reg, temp);
  1164. }
  1165. static void
  1166. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1167. {
  1168. struct drm_device *dev = encoder->dev;
  1169. struct radeon_device *rdev = dev->dev_private;
  1170. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1171. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1172. int index = 0;
  1173. memset(&args, 0, sizeof(args));
  1174. switch (radeon_encoder->encoder_id) {
  1175. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1176. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1177. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1178. break;
  1179. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1180. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1181. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1182. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1183. break;
  1184. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1185. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1186. break;
  1187. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1188. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1189. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1190. else
  1191. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1192. break;
  1193. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1194. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1195. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1196. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1197. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1198. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1199. else
  1200. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1201. break;
  1202. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1203. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1204. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1205. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1206. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1207. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1208. else
  1209. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1210. break;
  1211. default:
  1212. return;
  1213. }
  1214. switch (mode) {
  1215. case DRM_MODE_DPMS_ON:
  1216. args.ucAction = ATOM_ENABLE;
  1217. /* workaround for DVOOutputControl on some RS690 systems */
  1218. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1219. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1220. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1221. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1222. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1223. } else
  1224. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1225. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1226. args.ucAction = ATOM_LCD_BLON;
  1227. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1228. }
  1229. break;
  1230. case DRM_MODE_DPMS_STANDBY:
  1231. case DRM_MODE_DPMS_SUSPEND:
  1232. case DRM_MODE_DPMS_OFF:
  1233. args.ucAction = ATOM_DISABLE;
  1234. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1235. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1236. args.ucAction = ATOM_LCD_BLOFF;
  1237. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1238. }
  1239. break;
  1240. }
  1241. }
  1242. static void
  1243. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1244. {
  1245. struct drm_device *dev = encoder->dev;
  1246. struct radeon_device *rdev = dev->dev_private;
  1247. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1248. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1249. struct radeon_connector *radeon_connector = NULL;
  1250. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1251. if (connector) {
  1252. radeon_connector = to_radeon_connector(connector);
  1253. radeon_dig_connector = radeon_connector->con_priv;
  1254. }
  1255. switch (mode) {
  1256. case DRM_MODE_DPMS_ON:
  1257. /* some early dce3.2 boards have a bug in their transmitter control table */
  1258. if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730) ||
  1259. ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev))
  1260. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1261. else
  1262. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1263. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1264. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1265. atombios_set_edp_panel_power(connector,
  1266. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1267. radeon_dig_connector->edp_on = true;
  1268. }
  1269. radeon_dp_link_train(encoder, connector);
  1270. if (ASIC_IS_DCE4(rdev))
  1271. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1272. }
  1273. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1274. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1275. break;
  1276. case DRM_MODE_DPMS_STANDBY:
  1277. case DRM_MODE_DPMS_SUSPEND:
  1278. case DRM_MODE_DPMS_OFF:
  1279. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev))
  1280. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1281. else
  1282. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1283. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1284. if (ASIC_IS_DCE4(rdev))
  1285. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1286. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1287. atombios_set_edp_panel_power(connector,
  1288. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1289. radeon_dig_connector->edp_on = false;
  1290. }
  1291. }
  1292. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1293. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1294. break;
  1295. }
  1296. }
  1297. static void
  1298. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1299. struct drm_encoder *ext_encoder,
  1300. int mode)
  1301. {
  1302. struct drm_device *dev = encoder->dev;
  1303. struct radeon_device *rdev = dev->dev_private;
  1304. switch (mode) {
  1305. case DRM_MODE_DPMS_ON:
  1306. default:
  1307. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1308. atombios_external_encoder_setup(encoder, ext_encoder,
  1309. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1310. atombios_external_encoder_setup(encoder, ext_encoder,
  1311. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1312. } else
  1313. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1314. break;
  1315. case DRM_MODE_DPMS_STANDBY:
  1316. case DRM_MODE_DPMS_SUSPEND:
  1317. case DRM_MODE_DPMS_OFF:
  1318. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1319. atombios_external_encoder_setup(encoder, ext_encoder,
  1320. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1321. atombios_external_encoder_setup(encoder, ext_encoder,
  1322. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1323. } else
  1324. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1325. break;
  1326. }
  1327. }
  1328. static void
  1329. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1330. {
  1331. struct drm_device *dev = encoder->dev;
  1332. struct radeon_device *rdev = dev->dev_private;
  1333. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1334. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1335. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1336. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1337. radeon_encoder->active_device);
  1338. switch (radeon_encoder->encoder_id) {
  1339. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1340. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1341. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1342. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1343. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1344. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1345. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1346. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1347. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1348. break;
  1349. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1350. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1351. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1352. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1353. radeon_atom_encoder_dpms_dig(encoder, mode);
  1354. break;
  1355. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1356. if (ASIC_IS_DCE5(rdev)) {
  1357. switch (mode) {
  1358. case DRM_MODE_DPMS_ON:
  1359. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1360. break;
  1361. case DRM_MODE_DPMS_STANDBY:
  1362. case DRM_MODE_DPMS_SUSPEND:
  1363. case DRM_MODE_DPMS_OFF:
  1364. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1365. break;
  1366. }
  1367. } else if (ASIC_IS_DCE3(rdev))
  1368. radeon_atom_encoder_dpms_dig(encoder, mode);
  1369. else
  1370. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1371. break;
  1372. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1373. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1374. if (ASIC_IS_DCE5(rdev)) {
  1375. switch (mode) {
  1376. case DRM_MODE_DPMS_ON:
  1377. atombios_dac_setup(encoder, ATOM_ENABLE);
  1378. break;
  1379. case DRM_MODE_DPMS_STANDBY:
  1380. case DRM_MODE_DPMS_SUSPEND:
  1381. case DRM_MODE_DPMS_OFF:
  1382. atombios_dac_setup(encoder, ATOM_DISABLE);
  1383. break;
  1384. }
  1385. } else
  1386. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1387. break;
  1388. default:
  1389. return;
  1390. }
  1391. if (ext_encoder)
  1392. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1393. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1394. }
  1395. union crtc_source_param {
  1396. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1397. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1398. };
  1399. static void
  1400. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1401. {
  1402. struct drm_device *dev = encoder->dev;
  1403. struct radeon_device *rdev = dev->dev_private;
  1404. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1405. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1406. union crtc_source_param args;
  1407. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1408. uint8_t frev, crev;
  1409. struct radeon_encoder_atom_dig *dig;
  1410. memset(&args, 0, sizeof(args));
  1411. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1412. return;
  1413. switch (frev) {
  1414. case 1:
  1415. switch (crev) {
  1416. case 1:
  1417. default:
  1418. if (ASIC_IS_AVIVO(rdev))
  1419. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1420. else {
  1421. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1422. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1423. } else {
  1424. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1425. }
  1426. }
  1427. switch (radeon_encoder->encoder_id) {
  1428. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1429. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1430. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1431. break;
  1432. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1433. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1434. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1435. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1436. else
  1437. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1438. break;
  1439. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1440. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1441. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1442. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1443. break;
  1444. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1445. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1446. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1447. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1448. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1449. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1450. else
  1451. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1452. break;
  1453. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1454. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1455. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1456. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1457. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1458. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1459. else
  1460. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1461. break;
  1462. }
  1463. break;
  1464. case 2:
  1465. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1466. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1467. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1468. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1469. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1470. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1471. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1472. else
  1473. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1474. } else
  1475. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1476. switch (radeon_encoder->encoder_id) {
  1477. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1478. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1479. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1480. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1481. dig = radeon_encoder->enc_priv;
  1482. switch (dig->dig_encoder) {
  1483. case 0:
  1484. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1485. break;
  1486. case 1:
  1487. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1488. break;
  1489. case 2:
  1490. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1491. break;
  1492. case 3:
  1493. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1494. break;
  1495. case 4:
  1496. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1497. break;
  1498. case 5:
  1499. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1500. break;
  1501. }
  1502. break;
  1503. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1504. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1505. break;
  1506. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1507. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1508. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1509. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1510. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1511. else
  1512. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1513. break;
  1514. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1515. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1516. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1517. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1518. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1519. else
  1520. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1521. break;
  1522. }
  1523. break;
  1524. }
  1525. break;
  1526. default:
  1527. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1528. return;
  1529. }
  1530. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1531. /* update scratch regs with new routing */
  1532. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1533. }
  1534. static void
  1535. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1536. struct drm_display_mode *mode)
  1537. {
  1538. struct drm_device *dev = encoder->dev;
  1539. struct radeon_device *rdev = dev->dev_private;
  1540. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1541. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1542. /* Funky macbooks */
  1543. if ((dev->pdev->device == 0x71C5) &&
  1544. (dev->pdev->subsystem_vendor == 0x106b) &&
  1545. (dev->pdev->subsystem_device == 0x0080)) {
  1546. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1547. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1548. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1549. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1550. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1551. }
  1552. }
  1553. /* set scaler clears this on some chips */
  1554. if (ASIC_IS_AVIVO(rdev) &&
  1555. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1556. if (ASIC_IS_DCE4(rdev)) {
  1557. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1558. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1559. EVERGREEN_INTERLEAVE_EN);
  1560. else
  1561. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1562. } else {
  1563. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1564. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1565. AVIVO_D1MODE_INTERLEAVE_EN);
  1566. else
  1567. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1568. }
  1569. }
  1570. }
  1571. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1572. {
  1573. struct drm_device *dev = encoder->dev;
  1574. struct radeon_device *rdev = dev->dev_private;
  1575. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1576. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1577. struct drm_encoder *test_encoder;
  1578. struct radeon_encoder_atom_dig *dig;
  1579. uint32_t dig_enc_in_use = 0;
  1580. /* DCE4/5 */
  1581. if (ASIC_IS_DCE4(rdev)) {
  1582. dig = radeon_encoder->enc_priv;
  1583. if (ASIC_IS_DCE41(rdev)) {
  1584. /* ontario follows DCE4 */
  1585. if (rdev->family == CHIP_PALM) {
  1586. if (dig->linkb)
  1587. return 1;
  1588. else
  1589. return 0;
  1590. } else
  1591. /* llano follows DCE3.2 */
  1592. return radeon_crtc->crtc_id;
  1593. } else {
  1594. switch (radeon_encoder->encoder_id) {
  1595. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1596. if (dig->linkb)
  1597. return 1;
  1598. else
  1599. return 0;
  1600. break;
  1601. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1602. if (dig->linkb)
  1603. return 3;
  1604. else
  1605. return 2;
  1606. break;
  1607. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1608. if (dig->linkb)
  1609. return 5;
  1610. else
  1611. return 4;
  1612. break;
  1613. }
  1614. }
  1615. }
  1616. /* on DCE32 and encoder can driver any block so just crtc id */
  1617. if (ASIC_IS_DCE32(rdev)) {
  1618. return radeon_crtc->crtc_id;
  1619. }
  1620. /* on DCE3 - LVTMA can only be driven by DIGB */
  1621. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1622. struct radeon_encoder *radeon_test_encoder;
  1623. if (encoder == test_encoder)
  1624. continue;
  1625. if (!radeon_encoder_is_digital(test_encoder))
  1626. continue;
  1627. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1628. dig = radeon_test_encoder->enc_priv;
  1629. if (dig->dig_encoder >= 0)
  1630. dig_enc_in_use |= (1 << dig->dig_encoder);
  1631. }
  1632. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1633. if (dig_enc_in_use & 0x2)
  1634. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1635. return 1;
  1636. }
  1637. if (!(dig_enc_in_use & 1))
  1638. return 0;
  1639. return 1;
  1640. }
  1641. /* This only needs to be called once at startup */
  1642. void
  1643. radeon_atom_encoder_init(struct radeon_device *rdev)
  1644. {
  1645. struct drm_device *dev = rdev->ddev;
  1646. struct drm_encoder *encoder;
  1647. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1648. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1649. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1650. switch (radeon_encoder->encoder_id) {
  1651. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1652. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1653. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1654. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1655. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1656. break;
  1657. default:
  1658. break;
  1659. }
  1660. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1661. atombios_external_encoder_setup(encoder, ext_encoder,
  1662. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1663. }
  1664. }
  1665. static void
  1666. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1667. struct drm_display_mode *mode,
  1668. struct drm_display_mode *adjusted_mode)
  1669. {
  1670. struct drm_device *dev = encoder->dev;
  1671. struct radeon_device *rdev = dev->dev_private;
  1672. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1673. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1674. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1675. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1676. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1677. atombios_yuv_setup(encoder, true);
  1678. else
  1679. atombios_yuv_setup(encoder, false);
  1680. }
  1681. switch (radeon_encoder->encoder_id) {
  1682. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1683. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1684. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1685. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1686. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1687. break;
  1688. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1689. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1690. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1691. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1692. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1693. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1694. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1695. if (!connector)
  1696. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1697. else
  1698. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1699. /* setup and enable the encoder */
  1700. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1701. atombios_dig_encoder_setup(encoder,
  1702. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1703. dig->panel_mode);
  1704. } else if (ASIC_IS_DCE4(rdev)) {
  1705. /* disable the transmitter */
  1706. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1707. /* setup and enable the encoder */
  1708. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1709. /* enable the transmitter */
  1710. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1711. } else {
  1712. /* disable the encoder and transmitter */
  1713. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1714. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1715. /* setup and enable the encoder and transmitter */
  1716. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1717. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1718. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1719. }
  1720. break;
  1721. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1722. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1723. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1724. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1725. break;
  1726. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1727. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1728. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1729. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1730. atombios_dac_setup(encoder, ATOM_ENABLE);
  1731. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1732. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1733. atombios_tv_setup(encoder, ATOM_ENABLE);
  1734. else
  1735. atombios_tv_setup(encoder, ATOM_DISABLE);
  1736. }
  1737. break;
  1738. }
  1739. if (ext_encoder) {
  1740. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1741. atombios_external_encoder_setup(encoder, ext_encoder,
  1742. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1743. else
  1744. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1745. }
  1746. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1747. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1748. r600_hdmi_enable(encoder);
  1749. if (ASIC_IS_DCE4(rdev))
  1750. evergreen_hdmi_setmode(encoder, adjusted_mode);
  1751. else
  1752. r600_hdmi_setmode(encoder, adjusted_mode);
  1753. }
  1754. }
  1755. static bool
  1756. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1757. {
  1758. struct drm_device *dev = encoder->dev;
  1759. struct radeon_device *rdev = dev->dev_private;
  1760. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1761. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1762. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1763. ATOM_DEVICE_CV_SUPPORT |
  1764. ATOM_DEVICE_CRT_SUPPORT)) {
  1765. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1766. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1767. uint8_t frev, crev;
  1768. memset(&args, 0, sizeof(args));
  1769. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1770. return false;
  1771. args.sDacload.ucMisc = 0;
  1772. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1773. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1774. args.sDacload.ucDacType = ATOM_DAC_A;
  1775. else
  1776. args.sDacload.ucDacType = ATOM_DAC_B;
  1777. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1778. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1779. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1780. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1781. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1782. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1783. if (crev >= 3)
  1784. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1785. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1786. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1787. if (crev >= 3)
  1788. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1789. }
  1790. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1791. return true;
  1792. } else
  1793. return false;
  1794. }
  1795. static enum drm_connector_status
  1796. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1797. {
  1798. struct drm_device *dev = encoder->dev;
  1799. struct radeon_device *rdev = dev->dev_private;
  1800. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1801. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1802. uint32_t bios_0_scratch;
  1803. if (!atombios_dac_load_detect(encoder, connector)) {
  1804. DRM_DEBUG_KMS("detect returned false \n");
  1805. return connector_status_unknown;
  1806. }
  1807. if (rdev->family >= CHIP_R600)
  1808. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1809. else
  1810. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1811. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1812. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1813. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1814. return connector_status_connected;
  1815. }
  1816. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1817. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1818. return connector_status_connected;
  1819. }
  1820. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1821. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1822. return connector_status_connected;
  1823. }
  1824. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1825. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1826. return connector_status_connected; /* CTV */
  1827. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1828. return connector_status_connected; /* STV */
  1829. }
  1830. return connector_status_disconnected;
  1831. }
  1832. static enum drm_connector_status
  1833. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1834. {
  1835. struct drm_device *dev = encoder->dev;
  1836. struct radeon_device *rdev = dev->dev_private;
  1837. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1838. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1839. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1840. u32 bios_0_scratch;
  1841. if (!ASIC_IS_DCE4(rdev))
  1842. return connector_status_unknown;
  1843. if (!ext_encoder)
  1844. return connector_status_unknown;
  1845. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  1846. return connector_status_unknown;
  1847. /* load detect on the dp bridge */
  1848. atombios_external_encoder_setup(encoder, ext_encoder,
  1849. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  1850. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1851. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1852. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1853. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1854. return connector_status_connected;
  1855. }
  1856. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1857. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1858. return connector_status_connected;
  1859. }
  1860. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1861. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1862. return connector_status_connected;
  1863. }
  1864. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1865. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1866. return connector_status_connected; /* CTV */
  1867. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1868. return connector_status_connected; /* STV */
  1869. }
  1870. return connector_status_disconnected;
  1871. }
  1872. void
  1873. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  1874. {
  1875. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1876. if (ext_encoder)
  1877. /* ddc_setup on the dp bridge */
  1878. atombios_external_encoder_setup(encoder, ext_encoder,
  1879. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  1880. }
  1881. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1882. {
  1883. struct radeon_device *rdev = encoder->dev->dev_private;
  1884. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1885. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1886. if ((radeon_encoder->active_device &
  1887. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1888. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  1889. ENCODER_OBJECT_ID_NONE)) {
  1890. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1891. if (dig) {
  1892. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1893. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  1894. if (rdev->family >= CHIP_R600)
  1895. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  1896. else
  1897. /* RS600/690/740 have only 1 afmt block */
  1898. dig->afmt = rdev->mode_info.afmt[0];
  1899. }
  1900. }
  1901. }
  1902. radeon_atom_output_lock(encoder, true);
  1903. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1904. if (connector) {
  1905. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1906. /* select the clock/data port if it uses a router */
  1907. if (radeon_connector->router.cd_valid)
  1908. radeon_router_select_cd_port(radeon_connector);
  1909. /* turn eDP panel on for mode set */
  1910. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1911. atombios_set_edp_panel_power(connector,
  1912. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1913. }
  1914. /* this is needed for the pll/ss setup to work correctly in some cases */
  1915. atombios_set_encoder_crtc_source(encoder);
  1916. }
  1917. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1918. {
  1919. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1920. radeon_atom_output_lock(encoder, false);
  1921. }
  1922. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1923. {
  1924. struct drm_device *dev = encoder->dev;
  1925. struct radeon_device *rdev = dev->dev_private;
  1926. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1927. struct radeon_encoder_atom_dig *dig;
  1928. /* check for pre-DCE3 cards with shared encoders;
  1929. * can't really use the links individually, so don't disable
  1930. * the encoder if it's in use by another connector
  1931. */
  1932. if (!ASIC_IS_DCE3(rdev)) {
  1933. struct drm_encoder *other_encoder;
  1934. struct radeon_encoder *other_radeon_encoder;
  1935. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1936. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1937. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1938. drm_helper_encoder_in_use(other_encoder))
  1939. goto disable_done;
  1940. }
  1941. }
  1942. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1943. switch (radeon_encoder->encoder_id) {
  1944. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1945. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1946. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1947. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1948. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1949. break;
  1950. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1951. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1952. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1953. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1954. if (ASIC_IS_DCE4(rdev))
  1955. /* disable the transmitter */
  1956. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1957. else {
  1958. /* disable the encoder and transmitter */
  1959. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1960. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1961. }
  1962. break;
  1963. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1964. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1965. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1966. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1967. break;
  1968. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1969. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1970. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1971. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1972. atombios_dac_setup(encoder, ATOM_DISABLE);
  1973. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1974. atombios_tv_setup(encoder, ATOM_DISABLE);
  1975. break;
  1976. }
  1977. disable_done:
  1978. if (radeon_encoder_is_digital(encoder)) {
  1979. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1980. r600_hdmi_disable(encoder);
  1981. dig = radeon_encoder->enc_priv;
  1982. dig->dig_encoder = -1;
  1983. }
  1984. radeon_encoder->active_device = 0;
  1985. }
  1986. /* these are handled by the primary encoders */
  1987. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1988. {
  1989. }
  1990. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1991. {
  1992. }
  1993. static void
  1994. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1995. struct drm_display_mode *mode,
  1996. struct drm_display_mode *adjusted_mode)
  1997. {
  1998. }
  1999. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2000. {
  2001. }
  2002. static void
  2003. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2004. {
  2005. }
  2006. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2007. struct drm_display_mode *mode,
  2008. struct drm_display_mode *adjusted_mode)
  2009. {
  2010. return true;
  2011. }
  2012. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2013. .dpms = radeon_atom_ext_dpms,
  2014. .mode_fixup = radeon_atom_ext_mode_fixup,
  2015. .prepare = radeon_atom_ext_prepare,
  2016. .mode_set = radeon_atom_ext_mode_set,
  2017. .commit = radeon_atom_ext_commit,
  2018. .disable = radeon_atom_ext_disable,
  2019. /* no detect for TMDS/LVDS yet */
  2020. };
  2021. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2022. .dpms = radeon_atom_encoder_dpms,
  2023. .mode_fixup = radeon_atom_mode_fixup,
  2024. .prepare = radeon_atom_encoder_prepare,
  2025. .mode_set = radeon_atom_encoder_mode_set,
  2026. .commit = radeon_atom_encoder_commit,
  2027. .disable = radeon_atom_encoder_disable,
  2028. .detect = radeon_atom_dig_detect,
  2029. };
  2030. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2031. .dpms = radeon_atom_encoder_dpms,
  2032. .mode_fixup = radeon_atom_mode_fixup,
  2033. .prepare = radeon_atom_encoder_prepare,
  2034. .mode_set = radeon_atom_encoder_mode_set,
  2035. .commit = radeon_atom_encoder_commit,
  2036. .detect = radeon_atom_dac_detect,
  2037. };
  2038. void radeon_enc_destroy(struct drm_encoder *encoder)
  2039. {
  2040. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2041. kfree(radeon_encoder->enc_priv);
  2042. drm_encoder_cleanup(encoder);
  2043. kfree(radeon_encoder);
  2044. }
  2045. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2046. .destroy = radeon_enc_destroy,
  2047. };
  2048. struct radeon_encoder_atom_dac *
  2049. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2050. {
  2051. struct drm_device *dev = radeon_encoder->base.dev;
  2052. struct radeon_device *rdev = dev->dev_private;
  2053. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2054. if (!dac)
  2055. return NULL;
  2056. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2057. return dac;
  2058. }
  2059. struct radeon_encoder_atom_dig *
  2060. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2061. {
  2062. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2063. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2064. if (!dig)
  2065. return NULL;
  2066. /* coherent mode by default */
  2067. dig->coherent_mode = true;
  2068. dig->dig_encoder = -1;
  2069. if (encoder_enum == 2)
  2070. dig->linkb = true;
  2071. else
  2072. dig->linkb = false;
  2073. return dig;
  2074. }
  2075. void
  2076. radeon_add_atom_encoder(struct drm_device *dev,
  2077. uint32_t encoder_enum,
  2078. uint32_t supported_device,
  2079. u16 caps)
  2080. {
  2081. struct radeon_device *rdev = dev->dev_private;
  2082. struct drm_encoder *encoder;
  2083. struct radeon_encoder *radeon_encoder;
  2084. /* see if we already added it */
  2085. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2086. radeon_encoder = to_radeon_encoder(encoder);
  2087. if (radeon_encoder->encoder_enum == encoder_enum) {
  2088. radeon_encoder->devices |= supported_device;
  2089. return;
  2090. }
  2091. }
  2092. /* add a new one */
  2093. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2094. if (!radeon_encoder)
  2095. return;
  2096. encoder = &radeon_encoder->base;
  2097. switch (rdev->num_crtc) {
  2098. case 1:
  2099. encoder->possible_crtcs = 0x1;
  2100. break;
  2101. case 2:
  2102. default:
  2103. encoder->possible_crtcs = 0x3;
  2104. break;
  2105. case 4:
  2106. encoder->possible_crtcs = 0xf;
  2107. break;
  2108. case 6:
  2109. encoder->possible_crtcs = 0x3f;
  2110. break;
  2111. }
  2112. radeon_encoder->enc_priv = NULL;
  2113. radeon_encoder->encoder_enum = encoder_enum;
  2114. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2115. radeon_encoder->devices = supported_device;
  2116. radeon_encoder->rmx_type = RMX_OFF;
  2117. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2118. radeon_encoder->is_ext_encoder = false;
  2119. radeon_encoder->caps = caps;
  2120. switch (radeon_encoder->encoder_id) {
  2121. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2122. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2123. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2124. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2125. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2126. radeon_encoder->rmx_type = RMX_FULL;
  2127. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2128. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2129. } else {
  2130. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2131. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2132. }
  2133. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2134. break;
  2135. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2136. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2137. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2138. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2139. break;
  2140. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2141. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2142. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2143. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2144. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2145. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2146. break;
  2147. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2148. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2149. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2150. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2151. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2152. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2153. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2154. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2155. radeon_encoder->rmx_type = RMX_FULL;
  2156. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2157. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2158. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2159. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2160. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2161. } else {
  2162. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2163. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2164. }
  2165. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2166. break;
  2167. case ENCODER_OBJECT_ID_SI170B:
  2168. case ENCODER_OBJECT_ID_CH7303:
  2169. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2170. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2171. case ENCODER_OBJECT_ID_TITFP513:
  2172. case ENCODER_OBJECT_ID_VT1623:
  2173. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2174. case ENCODER_OBJECT_ID_TRAVIS:
  2175. case ENCODER_OBJECT_ID_NUTMEG:
  2176. /* these are handled by the primary encoders */
  2177. radeon_encoder->is_ext_encoder = true;
  2178. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2179. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2180. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2181. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2182. else
  2183. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2184. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2185. break;
  2186. }
  2187. }