atombios_crtc.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  206. {
  207. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  208. struct drm_device *dev = crtc->dev;
  209. struct radeon_device *rdev = dev->dev_private;
  210. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  211. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  212. memset(&args, 0, sizeof(args));
  213. args.ucDispPipeId = radeon_crtc->crtc_id;
  214. args.ucEnable = state;
  215. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  216. }
  217. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  218. {
  219. struct drm_device *dev = crtc->dev;
  220. struct radeon_device *rdev = dev->dev_private;
  221. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  222. switch (mode) {
  223. case DRM_MODE_DPMS_ON:
  224. radeon_crtc->enabled = true;
  225. /* adjust pm to dpms changes BEFORE enabling crtcs */
  226. radeon_pm_compute_clocks(rdev);
  227. /* disable crtc pair power gating before programming */
  228. if (ASIC_IS_DCE6(rdev))
  229. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_ENABLE);
  231. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  232. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  233. atombios_blank_crtc(crtc, ATOM_DISABLE);
  234. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  235. radeon_crtc_load_lut(crtc);
  236. break;
  237. case DRM_MODE_DPMS_STANDBY:
  238. case DRM_MODE_DPMS_SUSPEND:
  239. case DRM_MODE_DPMS_OFF:
  240. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  241. if (radeon_crtc->enabled)
  242. atombios_blank_crtc(crtc, ATOM_ENABLE);
  243. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  244. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  245. atombios_enable_crtc(crtc, ATOM_DISABLE);
  246. radeon_crtc->enabled = false;
  247. /* power gating is per-pair */
  248. if (ASIC_IS_DCE6(rdev)) {
  249. struct drm_crtc *other_crtc;
  250. struct radeon_crtc *other_radeon_crtc;
  251. list_for_each_entry(other_crtc, &rdev->ddev->mode_config.crtc_list, head) {
  252. other_radeon_crtc = to_radeon_crtc(other_crtc);
  253. if (((radeon_crtc->crtc_id == 0) && (other_radeon_crtc->crtc_id == 1)) ||
  254. ((radeon_crtc->crtc_id == 1) && (other_radeon_crtc->crtc_id == 0)) ||
  255. ((radeon_crtc->crtc_id == 2) && (other_radeon_crtc->crtc_id == 3)) ||
  256. ((radeon_crtc->crtc_id == 3) && (other_radeon_crtc->crtc_id == 2)) ||
  257. ((radeon_crtc->crtc_id == 4) && (other_radeon_crtc->crtc_id == 5)) ||
  258. ((radeon_crtc->crtc_id == 5) && (other_radeon_crtc->crtc_id == 4))) {
  259. /* if both crtcs in the pair are off, enable power gating */
  260. if (other_radeon_crtc->enabled == false)
  261. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  262. break;
  263. }
  264. }
  265. }
  266. /* adjust pm to dpms changes AFTER disabling crtcs */
  267. radeon_pm_compute_clocks(rdev);
  268. break;
  269. }
  270. }
  271. static void
  272. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  273. struct drm_display_mode *mode)
  274. {
  275. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  276. struct drm_device *dev = crtc->dev;
  277. struct radeon_device *rdev = dev->dev_private;
  278. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  279. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  280. u16 misc = 0;
  281. memset(&args, 0, sizeof(args));
  282. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  283. args.usH_Blanking_Time =
  284. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  285. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  286. args.usV_Blanking_Time =
  287. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  288. args.usH_SyncOffset =
  289. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_SyncOffset =
  293. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  294. args.usV_SyncWidth =
  295. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  296. args.ucH_Border = radeon_crtc->h_border;
  297. args.ucV_Border = radeon_crtc->v_border;
  298. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  299. misc |= ATOM_VSYNC_POLARITY;
  300. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  301. misc |= ATOM_HSYNC_POLARITY;
  302. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  303. misc |= ATOM_COMPOSITESYNC;
  304. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  305. misc |= ATOM_INTERLACE;
  306. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  307. misc |= ATOM_DOUBLE_CLOCK_MODE;
  308. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  309. args.ucCRTC = radeon_crtc->crtc_id;
  310. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  311. }
  312. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  313. struct drm_display_mode *mode)
  314. {
  315. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  316. struct drm_device *dev = crtc->dev;
  317. struct radeon_device *rdev = dev->dev_private;
  318. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  319. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  320. u16 misc = 0;
  321. memset(&args, 0, sizeof(args));
  322. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  323. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  324. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  325. args.usH_SyncWidth =
  326. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  327. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  328. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  329. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  330. args.usV_SyncWidth =
  331. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  332. args.ucOverscanRight = radeon_crtc->h_border;
  333. args.ucOverscanLeft = radeon_crtc->h_border;
  334. args.ucOverscanBottom = radeon_crtc->v_border;
  335. args.ucOverscanTop = radeon_crtc->v_border;
  336. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  337. misc |= ATOM_VSYNC_POLARITY;
  338. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  339. misc |= ATOM_HSYNC_POLARITY;
  340. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  341. misc |= ATOM_COMPOSITESYNC;
  342. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  343. misc |= ATOM_INTERLACE;
  344. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  345. misc |= ATOM_DOUBLE_CLOCK_MODE;
  346. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  347. args.ucCRTC = radeon_crtc->crtc_id;
  348. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  349. }
  350. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  351. {
  352. u32 ss_cntl;
  353. if (ASIC_IS_DCE4(rdev)) {
  354. switch (pll_id) {
  355. case ATOM_PPLL1:
  356. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  357. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  358. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  359. break;
  360. case ATOM_PPLL2:
  361. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  362. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  363. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  364. break;
  365. case ATOM_DCPLL:
  366. case ATOM_PPLL_INVALID:
  367. return;
  368. }
  369. } else if (ASIC_IS_AVIVO(rdev)) {
  370. switch (pll_id) {
  371. case ATOM_PPLL1:
  372. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  373. ss_cntl &= ~1;
  374. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  375. break;
  376. case ATOM_PPLL2:
  377. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  378. ss_cntl &= ~1;
  379. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  380. break;
  381. case ATOM_DCPLL:
  382. case ATOM_PPLL_INVALID:
  383. return;
  384. }
  385. }
  386. }
  387. union atom_enable_ss {
  388. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  389. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  390. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  391. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  392. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  393. };
  394. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  395. int enable,
  396. int pll_id,
  397. struct radeon_atom_ss *ss)
  398. {
  399. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  400. union atom_enable_ss args;
  401. memset(&args, 0, sizeof(args));
  402. if (ASIC_IS_DCE5(rdev)) {
  403. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  404. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  405. switch (pll_id) {
  406. case ATOM_PPLL1:
  407. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  408. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  409. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  410. break;
  411. case ATOM_PPLL2:
  412. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  413. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  414. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  415. break;
  416. case ATOM_DCPLL:
  417. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  418. args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
  419. args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
  420. break;
  421. case ATOM_PPLL_INVALID:
  422. return;
  423. }
  424. args.v3.ucEnable = enable;
  425. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
  426. args.v3.ucEnable = ATOM_DISABLE;
  427. } else if (ASIC_IS_DCE4(rdev)) {
  428. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  429. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  430. switch (pll_id) {
  431. case ATOM_PPLL1:
  432. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  433. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  434. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  435. break;
  436. case ATOM_PPLL2:
  437. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  438. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  439. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  440. break;
  441. case ATOM_DCPLL:
  442. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  443. args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
  444. args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
  445. break;
  446. case ATOM_PPLL_INVALID:
  447. return;
  448. }
  449. args.v2.ucEnable = enable;
  450. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  451. args.v2.ucEnable = ATOM_DISABLE;
  452. } else if (ASIC_IS_DCE3(rdev)) {
  453. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  454. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  455. args.v1.ucSpreadSpectrumStep = ss->step;
  456. args.v1.ucSpreadSpectrumDelay = ss->delay;
  457. args.v1.ucSpreadSpectrumRange = ss->range;
  458. args.v1.ucPpll = pll_id;
  459. args.v1.ucEnable = enable;
  460. } else if (ASIC_IS_AVIVO(rdev)) {
  461. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  462. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  463. atombios_disable_ss(rdev, pll_id);
  464. return;
  465. }
  466. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  467. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  468. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  469. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  470. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  471. args.lvds_ss_2.ucEnable = enable;
  472. } else {
  473. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  474. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  475. atombios_disable_ss(rdev, pll_id);
  476. return;
  477. }
  478. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  479. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  480. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  481. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  482. args.lvds_ss.ucEnable = enable;
  483. }
  484. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  485. }
  486. union adjust_pixel_clock {
  487. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  488. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  489. };
  490. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  491. struct drm_display_mode *mode,
  492. struct radeon_pll *pll,
  493. bool ss_enabled,
  494. struct radeon_atom_ss *ss)
  495. {
  496. struct drm_device *dev = crtc->dev;
  497. struct radeon_device *rdev = dev->dev_private;
  498. struct drm_encoder *encoder = NULL;
  499. struct radeon_encoder *radeon_encoder = NULL;
  500. struct drm_connector *connector = NULL;
  501. u32 adjusted_clock = mode->clock;
  502. int encoder_mode = 0;
  503. u32 dp_clock = mode->clock;
  504. int bpc = 8;
  505. bool is_duallink = false;
  506. /* reset the pll flags */
  507. pll->flags = 0;
  508. if (ASIC_IS_AVIVO(rdev)) {
  509. if ((rdev->family == CHIP_RS600) ||
  510. (rdev->family == CHIP_RS690) ||
  511. (rdev->family == CHIP_RS740))
  512. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  513. RADEON_PLL_PREFER_CLOSEST_LOWER);
  514. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  515. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  516. else
  517. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  518. if (rdev->family < CHIP_RV770)
  519. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  520. /* use frac fb div on APUs */
  521. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  522. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  523. } else {
  524. pll->flags |= RADEON_PLL_LEGACY;
  525. if (mode->clock > 200000) /* range limits??? */
  526. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  527. else
  528. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  529. }
  530. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  531. if (encoder->crtc == crtc) {
  532. radeon_encoder = to_radeon_encoder(encoder);
  533. connector = radeon_get_connector_for_encoder(encoder);
  534. bpc = radeon_get_monitor_bpc(connector);
  535. encoder_mode = atombios_get_encoder_mode(encoder);
  536. is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  537. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  538. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  539. if (connector) {
  540. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  541. struct radeon_connector_atom_dig *dig_connector =
  542. radeon_connector->con_priv;
  543. dp_clock = dig_connector->dp_clock;
  544. }
  545. }
  546. /* use recommended ref_div for ss */
  547. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  548. if (ss_enabled) {
  549. if (ss->refdiv) {
  550. pll->flags |= RADEON_PLL_USE_REF_DIV;
  551. pll->reference_div = ss->refdiv;
  552. if (ASIC_IS_AVIVO(rdev))
  553. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  554. }
  555. }
  556. }
  557. if (ASIC_IS_AVIVO(rdev)) {
  558. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  559. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  560. adjusted_clock = mode->clock * 2;
  561. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  562. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  563. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  564. pll->flags |= RADEON_PLL_IS_LCD;
  565. } else {
  566. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  567. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  568. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  569. pll->flags |= RADEON_PLL_USE_REF_DIV;
  570. }
  571. break;
  572. }
  573. }
  574. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  575. * accordingly based on the encoder/transmitter to work around
  576. * special hw requirements.
  577. */
  578. if (ASIC_IS_DCE3(rdev)) {
  579. union adjust_pixel_clock args;
  580. u8 frev, crev;
  581. int index;
  582. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  583. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  584. &crev))
  585. return adjusted_clock;
  586. memset(&args, 0, sizeof(args));
  587. switch (frev) {
  588. case 1:
  589. switch (crev) {
  590. case 1:
  591. case 2:
  592. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  593. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  594. args.v1.ucEncodeMode = encoder_mode;
  595. if (ss_enabled && ss->percentage)
  596. args.v1.ucConfig |=
  597. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  598. atom_execute_table(rdev->mode_info.atom_context,
  599. index, (uint32_t *)&args);
  600. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  601. break;
  602. case 3:
  603. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  604. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  605. args.v3.sInput.ucEncodeMode = encoder_mode;
  606. args.v3.sInput.ucDispPllConfig = 0;
  607. if (ss_enabled && ss->percentage)
  608. args.v3.sInput.ucDispPllConfig |=
  609. DISPPLL_CONFIG_SS_ENABLE;
  610. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  611. args.v3.sInput.ucDispPllConfig |=
  612. DISPPLL_CONFIG_COHERENT_MODE;
  613. /* 16200 or 27000 */
  614. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  615. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  616. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  617. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  618. /* deep color support */
  619. args.v3.sInput.usPixelClock =
  620. cpu_to_le16((mode->clock * bpc / 8) / 10);
  621. if (dig->coherent_mode)
  622. args.v3.sInput.ucDispPllConfig |=
  623. DISPPLL_CONFIG_COHERENT_MODE;
  624. if (is_duallink)
  625. args.v3.sInput.ucDispPllConfig |=
  626. DISPPLL_CONFIG_DUAL_LINK;
  627. }
  628. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  629. ENCODER_OBJECT_ID_NONE)
  630. args.v3.sInput.ucExtTransmitterID =
  631. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  632. else
  633. args.v3.sInput.ucExtTransmitterID = 0;
  634. atom_execute_table(rdev->mode_info.atom_context,
  635. index, (uint32_t *)&args);
  636. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  637. if (args.v3.sOutput.ucRefDiv) {
  638. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  639. pll->flags |= RADEON_PLL_USE_REF_DIV;
  640. pll->reference_div = args.v3.sOutput.ucRefDiv;
  641. }
  642. if (args.v3.sOutput.ucPostDiv) {
  643. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  644. pll->flags |= RADEON_PLL_USE_POST_DIV;
  645. pll->post_div = args.v3.sOutput.ucPostDiv;
  646. }
  647. break;
  648. default:
  649. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  650. return adjusted_clock;
  651. }
  652. break;
  653. default:
  654. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  655. return adjusted_clock;
  656. }
  657. }
  658. return adjusted_clock;
  659. }
  660. union set_pixel_clock {
  661. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  662. PIXEL_CLOCK_PARAMETERS v1;
  663. PIXEL_CLOCK_PARAMETERS_V2 v2;
  664. PIXEL_CLOCK_PARAMETERS_V3 v3;
  665. PIXEL_CLOCK_PARAMETERS_V5 v5;
  666. PIXEL_CLOCK_PARAMETERS_V6 v6;
  667. };
  668. /* on DCE5, make sure the voltage is high enough to support the
  669. * required disp clk.
  670. */
  671. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  672. u32 dispclk)
  673. {
  674. u8 frev, crev;
  675. int index;
  676. union set_pixel_clock args;
  677. memset(&args, 0, sizeof(args));
  678. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  679. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  680. &crev))
  681. return;
  682. switch (frev) {
  683. case 1:
  684. switch (crev) {
  685. case 5:
  686. /* if the default dcpll clock is specified,
  687. * SetPixelClock provides the dividers
  688. */
  689. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  690. args.v5.usPixelClock = cpu_to_le16(dispclk);
  691. args.v5.ucPpll = ATOM_DCPLL;
  692. break;
  693. case 6:
  694. /* if the default dcpll clock is specified,
  695. * SetPixelClock provides the dividers
  696. */
  697. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  698. if (ASIC_IS_DCE61(rdev))
  699. args.v6.ucPpll = ATOM_EXT_PLL1;
  700. else if (ASIC_IS_DCE6(rdev))
  701. args.v6.ucPpll = ATOM_PPLL0;
  702. else
  703. args.v6.ucPpll = ATOM_DCPLL;
  704. break;
  705. default:
  706. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  707. return;
  708. }
  709. break;
  710. default:
  711. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  712. return;
  713. }
  714. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  715. }
  716. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  717. u32 crtc_id,
  718. int pll_id,
  719. u32 encoder_mode,
  720. u32 encoder_id,
  721. u32 clock,
  722. u32 ref_div,
  723. u32 fb_div,
  724. u32 frac_fb_div,
  725. u32 post_div,
  726. int bpc,
  727. bool ss_enabled,
  728. struct radeon_atom_ss *ss)
  729. {
  730. struct drm_device *dev = crtc->dev;
  731. struct radeon_device *rdev = dev->dev_private;
  732. u8 frev, crev;
  733. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  734. union set_pixel_clock args;
  735. memset(&args, 0, sizeof(args));
  736. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  737. &crev))
  738. return;
  739. switch (frev) {
  740. case 1:
  741. switch (crev) {
  742. case 1:
  743. if (clock == ATOM_DISABLE)
  744. return;
  745. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  746. args.v1.usRefDiv = cpu_to_le16(ref_div);
  747. args.v1.usFbDiv = cpu_to_le16(fb_div);
  748. args.v1.ucFracFbDiv = frac_fb_div;
  749. args.v1.ucPostDiv = post_div;
  750. args.v1.ucPpll = pll_id;
  751. args.v1.ucCRTC = crtc_id;
  752. args.v1.ucRefDivSrc = 1;
  753. break;
  754. case 2:
  755. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  756. args.v2.usRefDiv = cpu_to_le16(ref_div);
  757. args.v2.usFbDiv = cpu_to_le16(fb_div);
  758. args.v2.ucFracFbDiv = frac_fb_div;
  759. args.v2.ucPostDiv = post_div;
  760. args.v2.ucPpll = pll_id;
  761. args.v2.ucCRTC = crtc_id;
  762. args.v2.ucRefDivSrc = 1;
  763. break;
  764. case 3:
  765. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  766. args.v3.usRefDiv = cpu_to_le16(ref_div);
  767. args.v3.usFbDiv = cpu_to_le16(fb_div);
  768. args.v3.ucFracFbDiv = frac_fb_div;
  769. args.v3.ucPostDiv = post_div;
  770. args.v3.ucPpll = pll_id;
  771. args.v3.ucMiscInfo = (pll_id << 2);
  772. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  773. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  774. args.v3.ucTransmitterId = encoder_id;
  775. args.v3.ucEncoderMode = encoder_mode;
  776. break;
  777. case 5:
  778. args.v5.ucCRTC = crtc_id;
  779. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  780. args.v5.ucRefDiv = ref_div;
  781. args.v5.usFbDiv = cpu_to_le16(fb_div);
  782. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  783. args.v5.ucPostDiv = post_div;
  784. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  785. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  786. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  787. switch (bpc) {
  788. case 8:
  789. default:
  790. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  791. break;
  792. case 10:
  793. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  794. break;
  795. }
  796. args.v5.ucTransmitterID = encoder_id;
  797. args.v5.ucEncoderMode = encoder_mode;
  798. args.v5.ucPpll = pll_id;
  799. break;
  800. case 6:
  801. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  802. args.v6.ucRefDiv = ref_div;
  803. args.v6.usFbDiv = cpu_to_le16(fb_div);
  804. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  805. args.v6.ucPostDiv = post_div;
  806. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  807. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  808. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  809. switch (bpc) {
  810. case 8:
  811. default:
  812. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  813. break;
  814. case 10:
  815. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  816. break;
  817. case 12:
  818. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  819. break;
  820. case 16:
  821. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  822. break;
  823. }
  824. args.v6.ucTransmitterID = encoder_id;
  825. args.v6.ucEncoderMode = encoder_mode;
  826. args.v6.ucPpll = pll_id;
  827. break;
  828. default:
  829. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  830. return;
  831. }
  832. break;
  833. default:
  834. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  835. return;
  836. }
  837. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  838. }
  839. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  840. {
  841. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  842. struct drm_device *dev = crtc->dev;
  843. struct radeon_device *rdev = dev->dev_private;
  844. struct drm_encoder *encoder = NULL;
  845. struct radeon_encoder *radeon_encoder = NULL;
  846. u32 pll_clock = mode->clock;
  847. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  848. struct radeon_pll *pll;
  849. u32 adjusted_clock;
  850. int encoder_mode = 0;
  851. struct radeon_atom_ss ss;
  852. bool ss_enabled = false;
  853. int bpc = 8;
  854. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  855. if (encoder->crtc == crtc) {
  856. radeon_encoder = to_radeon_encoder(encoder);
  857. encoder_mode = atombios_get_encoder_mode(encoder);
  858. break;
  859. }
  860. }
  861. if (!radeon_encoder)
  862. return;
  863. switch (radeon_crtc->pll_id) {
  864. case ATOM_PPLL1:
  865. pll = &rdev->clock.p1pll;
  866. break;
  867. case ATOM_PPLL2:
  868. pll = &rdev->clock.p2pll;
  869. break;
  870. case ATOM_DCPLL:
  871. case ATOM_PPLL_INVALID:
  872. default:
  873. pll = &rdev->clock.dcpll;
  874. break;
  875. }
  876. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  877. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  878. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  879. struct drm_connector *connector =
  880. radeon_get_connector_for_encoder(encoder);
  881. struct radeon_connector *radeon_connector =
  882. to_radeon_connector(connector);
  883. struct radeon_connector_atom_dig *dig_connector =
  884. radeon_connector->con_priv;
  885. int dp_clock;
  886. bpc = radeon_get_monitor_bpc(connector);
  887. switch (encoder_mode) {
  888. case ATOM_ENCODER_MODE_DP_MST:
  889. case ATOM_ENCODER_MODE_DP:
  890. /* DP/eDP */
  891. dp_clock = dig_connector->dp_clock / 10;
  892. if (ASIC_IS_DCE4(rdev))
  893. ss_enabled =
  894. radeon_atombios_get_asic_ss_info(rdev, &ss,
  895. ASIC_INTERNAL_SS_ON_DP,
  896. dp_clock);
  897. else {
  898. if (dp_clock == 16200) {
  899. ss_enabled =
  900. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  901. ATOM_DP_SS_ID2);
  902. if (!ss_enabled)
  903. ss_enabled =
  904. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  905. ATOM_DP_SS_ID1);
  906. } else
  907. ss_enabled =
  908. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  909. ATOM_DP_SS_ID1);
  910. }
  911. break;
  912. case ATOM_ENCODER_MODE_LVDS:
  913. if (ASIC_IS_DCE4(rdev))
  914. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  915. dig->lcd_ss_id,
  916. mode->clock / 10);
  917. else
  918. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  919. dig->lcd_ss_id);
  920. break;
  921. case ATOM_ENCODER_MODE_DVI:
  922. if (ASIC_IS_DCE4(rdev))
  923. ss_enabled =
  924. radeon_atombios_get_asic_ss_info(rdev, &ss,
  925. ASIC_INTERNAL_SS_ON_TMDS,
  926. mode->clock / 10);
  927. break;
  928. case ATOM_ENCODER_MODE_HDMI:
  929. if (ASIC_IS_DCE4(rdev))
  930. ss_enabled =
  931. radeon_atombios_get_asic_ss_info(rdev, &ss,
  932. ASIC_INTERNAL_SS_ON_HDMI,
  933. mode->clock / 10);
  934. break;
  935. default:
  936. break;
  937. }
  938. }
  939. /* adjust pixel clock as needed */
  940. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  941. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  942. /* TV seems to prefer the legacy algo on some boards */
  943. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  944. &ref_div, &post_div);
  945. else if (ASIC_IS_AVIVO(rdev))
  946. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  947. &ref_div, &post_div);
  948. else
  949. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  950. &ref_div, &post_div);
  951. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  952. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  953. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  954. ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
  955. if (ss_enabled) {
  956. /* calculate ss amount and step size */
  957. if (ASIC_IS_DCE4(rdev)) {
  958. u32 step_size;
  959. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  960. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  961. ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  962. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  963. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  964. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  965. (125 * 25 * pll->reference_freq / 100);
  966. else
  967. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  968. (125 * 25 * pll->reference_freq / 100);
  969. ss.step = step_size;
  970. }
  971. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  972. }
  973. }
  974. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  975. struct drm_framebuffer *fb,
  976. int x, int y, int atomic)
  977. {
  978. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  979. struct drm_device *dev = crtc->dev;
  980. struct radeon_device *rdev = dev->dev_private;
  981. struct radeon_framebuffer *radeon_fb;
  982. struct drm_framebuffer *target_fb;
  983. struct drm_gem_object *obj;
  984. struct radeon_bo *rbo;
  985. uint64_t fb_location;
  986. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  987. unsigned bankw, bankh, mtaspect, tile_split;
  988. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  989. u32 tmp, viewport_w, viewport_h;
  990. int r;
  991. /* no fb bound */
  992. if (!atomic && !crtc->fb) {
  993. DRM_DEBUG_KMS("No FB bound\n");
  994. return 0;
  995. }
  996. if (atomic) {
  997. radeon_fb = to_radeon_framebuffer(fb);
  998. target_fb = fb;
  999. }
  1000. else {
  1001. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1002. target_fb = crtc->fb;
  1003. }
  1004. /* If atomic, assume fb object is pinned & idle & fenced and
  1005. * just update base pointers
  1006. */
  1007. obj = radeon_fb->obj;
  1008. rbo = gem_to_radeon_bo(obj);
  1009. r = radeon_bo_reserve(rbo, false);
  1010. if (unlikely(r != 0))
  1011. return r;
  1012. if (atomic)
  1013. fb_location = radeon_bo_gpu_offset(rbo);
  1014. else {
  1015. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1016. if (unlikely(r != 0)) {
  1017. radeon_bo_unreserve(rbo);
  1018. return -EINVAL;
  1019. }
  1020. }
  1021. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1022. radeon_bo_unreserve(rbo);
  1023. switch (target_fb->bits_per_pixel) {
  1024. case 8:
  1025. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1026. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1027. break;
  1028. case 15:
  1029. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1030. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1031. break;
  1032. case 16:
  1033. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1034. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1035. #ifdef __BIG_ENDIAN
  1036. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1037. #endif
  1038. break;
  1039. case 24:
  1040. case 32:
  1041. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1042. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1043. #ifdef __BIG_ENDIAN
  1044. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1045. #endif
  1046. break;
  1047. default:
  1048. DRM_ERROR("Unsupported screen depth %d\n",
  1049. target_fb->bits_per_pixel);
  1050. return -EINVAL;
  1051. }
  1052. if (tiling_flags & RADEON_TILING_MACRO) {
  1053. if (rdev->family >= CHIP_CAYMAN)
  1054. tmp = rdev->config.cayman.tile_config;
  1055. else
  1056. tmp = rdev->config.evergreen.tile_config;
  1057. switch ((tmp & 0xf0) >> 4) {
  1058. case 0: /* 4 banks */
  1059. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1060. break;
  1061. case 1: /* 8 banks */
  1062. default:
  1063. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1064. break;
  1065. case 2: /* 16 banks */
  1066. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1067. break;
  1068. }
  1069. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1070. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1071. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1072. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1073. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1074. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1075. } else if (tiling_flags & RADEON_TILING_MICRO)
  1076. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1077. switch (radeon_crtc->crtc_id) {
  1078. case 0:
  1079. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1080. break;
  1081. case 1:
  1082. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1083. break;
  1084. case 2:
  1085. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1086. break;
  1087. case 3:
  1088. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1089. break;
  1090. case 4:
  1091. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1092. break;
  1093. case 5:
  1094. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1095. break;
  1096. default:
  1097. break;
  1098. }
  1099. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1100. upper_32_bits(fb_location));
  1101. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1102. upper_32_bits(fb_location));
  1103. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1104. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1105. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1106. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1107. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1108. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1109. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1110. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1111. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1112. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1113. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1114. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1115. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1116. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1117. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1118. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1119. target_fb->height);
  1120. x &= ~3;
  1121. y &= ~1;
  1122. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1123. (x << 16) | y);
  1124. viewport_w = crtc->mode.hdisplay;
  1125. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1126. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1127. (viewport_w << 16) | viewport_h);
  1128. /* pageflip setup */
  1129. /* make sure flip is at vb rather than hb */
  1130. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1131. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1132. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1133. /* set pageflip to happen anywhere in vblank interval */
  1134. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1135. if (!atomic && fb && fb != crtc->fb) {
  1136. radeon_fb = to_radeon_framebuffer(fb);
  1137. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1138. r = radeon_bo_reserve(rbo, false);
  1139. if (unlikely(r != 0))
  1140. return r;
  1141. radeon_bo_unpin(rbo);
  1142. radeon_bo_unreserve(rbo);
  1143. }
  1144. /* Bytes per pixel may have changed */
  1145. radeon_bandwidth_update(rdev);
  1146. return 0;
  1147. }
  1148. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1149. struct drm_framebuffer *fb,
  1150. int x, int y, int atomic)
  1151. {
  1152. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1153. struct drm_device *dev = crtc->dev;
  1154. struct radeon_device *rdev = dev->dev_private;
  1155. struct radeon_framebuffer *radeon_fb;
  1156. struct drm_gem_object *obj;
  1157. struct radeon_bo *rbo;
  1158. struct drm_framebuffer *target_fb;
  1159. uint64_t fb_location;
  1160. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1161. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1162. u32 tmp, viewport_w, viewport_h;
  1163. int r;
  1164. /* no fb bound */
  1165. if (!atomic && !crtc->fb) {
  1166. DRM_DEBUG_KMS("No FB bound\n");
  1167. return 0;
  1168. }
  1169. if (atomic) {
  1170. radeon_fb = to_radeon_framebuffer(fb);
  1171. target_fb = fb;
  1172. }
  1173. else {
  1174. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1175. target_fb = crtc->fb;
  1176. }
  1177. obj = radeon_fb->obj;
  1178. rbo = gem_to_radeon_bo(obj);
  1179. r = radeon_bo_reserve(rbo, false);
  1180. if (unlikely(r != 0))
  1181. return r;
  1182. /* If atomic, assume fb object is pinned & idle & fenced and
  1183. * just update base pointers
  1184. */
  1185. if (atomic)
  1186. fb_location = radeon_bo_gpu_offset(rbo);
  1187. else {
  1188. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1189. if (unlikely(r != 0)) {
  1190. radeon_bo_unreserve(rbo);
  1191. return -EINVAL;
  1192. }
  1193. }
  1194. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1195. radeon_bo_unreserve(rbo);
  1196. switch (target_fb->bits_per_pixel) {
  1197. case 8:
  1198. fb_format =
  1199. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1200. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1201. break;
  1202. case 15:
  1203. fb_format =
  1204. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1205. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1206. break;
  1207. case 16:
  1208. fb_format =
  1209. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1210. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1211. #ifdef __BIG_ENDIAN
  1212. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1213. #endif
  1214. break;
  1215. case 24:
  1216. case 32:
  1217. fb_format =
  1218. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1219. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1220. #ifdef __BIG_ENDIAN
  1221. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1222. #endif
  1223. break;
  1224. default:
  1225. DRM_ERROR("Unsupported screen depth %d\n",
  1226. target_fb->bits_per_pixel);
  1227. return -EINVAL;
  1228. }
  1229. if (rdev->family >= CHIP_R600) {
  1230. if (tiling_flags & RADEON_TILING_MACRO)
  1231. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1232. else if (tiling_flags & RADEON_TILING_MICRO)
  1233. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1234. } else {
  1235. if (tiling_flags & RADEON_TILING_MACRO)
  1236. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1237. if (tiling_flags & RADEON_TILING_MICRO)
  1238. fb_format |= AVIVO_D1GRPH_TILED;
  1239. }
  1240. if (radeon_crtc->crtc_id == 0)
  1241. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1242. else
  1243. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1244. if (rdev->family >= CHIP_RV770) {
  1245. if (radeon_crtc->crtc_id) {
  1246. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1247. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1248. } else {
  1249. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1250. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1251. }
  1252. }
  1253. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1254. (u32) fb_location);
  1255. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1256. radeon_crtc->crtc_offset, (u32) fb_location);
  1257. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1258. if (rdev->family >= CHIP_R600)
  1259. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1260. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1261. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1262. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1263. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1264. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1265. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1266. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1267. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1268. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1269. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1270. target_fb->height);
  1271. x &= ~3;
  1272. y &= ~1;
  1273. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1274. (x << 16) | y);
  1275. viewport_w = crtc->mode.hdisplay;
  1276. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1277. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1278. (viewport_w << 16) | viewport_h);
  1279. /* pageflip setup */
  1280. /* make sure flip is at vb rather than hb */
  1281. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1282. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1283. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1284. /* set pageflip to happen anywhere in vblank interval */
  1285. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1286. if (!atomic && fb && fb != crtc->fb) {
  1287. radeon_fb = to_radeon_framebuffer(fb);
  1288. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1289. r = radeon_bo_reserve(rbo, false);
  1290. if (unlikely(r != 0))
  1291. return r;
  1292. radeon_bo_unpin(rbo);
  1293. radeon_bo_unreserve(rbo);
  1294. }
  1295. /* Bytes per pixel may have changed */
  1296. radeon_bandwidth_update(rdev);
  1297. return 0;
  1298. }
  1299. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1300. struct drm_framebuffer *old_fb)
  1301. {
  1302. struct drm_device *dev = crtc->dev;
  1303. struct radeon_device *rdev = dev->dev_private;
  1304. if (ASIC_IS_DCE4(rdev))
  1305. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1306. else if (ASIC_IS_AVIVO(rdev))
  1307. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1308. else
  1309. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1310. }
  1311. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1312. struct drm_framebuffer *fb,
  1313. int x, int y, enum mode_set_atomic state)
  1314. {
  1315. struct drm_device *dev = crtc->dev;
  1316. struct radeon_device *rdev = dev->dev_private;
  1317. if (ASIC_IS_DCE4(rdev))
  1318. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1319. else if (ASIC_IS_AVIVO(rdev))
  1320. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1321. else
  1322. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1323. }
  1324. /* properly set additional regs when using atombios */
  1325. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1326. {
  1327. struct drm_device *dev = crtc->dev;
  1328. struct radeon_device *rdev = dev->dev_private;
  1329. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1330. u32 disp_merge_cntl;
  1331. switch (radeon_crtc->crtc_id) {
  1332. case 0:
  1333. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1334. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1335. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1336. break;
  1337. case 1:
  1338. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1339. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1340. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1341. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1342. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1343. break;
  1344. }
  1345. }
  1346. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1347. {
  1348. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1349. struct drm_device *dev = crtc->dev;
  1350. struct radeon_device *rdev = dev->dev_private;
  1351. struct drm_encoder *test_encoder;
  1352. struct drm_crtc *test_crtc;
  1353. uint32_t pll_in_use = 0;
  1354. if (ASIC_IS_DCE61(rdev)) {
  1355. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1356. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1357. struct radeon_encoder *test_radeon_encoder =
  1358. to_radeon_encoder(test_encoder);
  1359. struct radeon_encoder_atom_dig *dig =
  1360. test_radeon_encoder->enc_priv;
  1361. if ((test_radeon_encoder->encoder_id ==
  1362. ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1363. (dig->linkb == false)) /* UNIPHY A uses PPLL2 */
  1364. return ATOM_PPLL2;
  1365. }
  1366. }
  1367. /* UNIPHY B/C/D/E/F */
  1368. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1369. struct radeon_crtc *radeon_test_crtc;
  1370. if (crtc == test_crtc)
  1371. continue;
  1372. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1373. if ((radeon_test_crtc->pll_id == ATOM_PPLL0) ||
  1374. (radeon_test_crtc->pll_id == ATOM_PPLL1))
  1375. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1376. }
  1377. if (!(pll_in_use & 4))
  1378. return ATOM_PPLL0;
  1379. return ATOM_PPLL1;
  1380. } else if (ASIC_IS_DCE4(rdev)) {
  1381. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1382. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1383. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1384. * depending on the asic:
  1385. * DCE4: PPLL or ext clock
  1386. * DCE5: DCPLL or ext clock
  1387. *
  1388. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1389. * PPLL/DCPLL programming and only program the DP DTO for the
  1390. * crtc virtual pixel clock.
  1391. */
  1392. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
  1393. if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
  1394. return ATOM_PPLL_INVALID;
  1395. }
  1396. }
  1397. }
  1398. /* otherwise, pick one of the plls */
  1399. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1400. struct radeon_crtc *radeon_test_crtc;
  1401. if (crtc == test_crtc)
  1402. continue;
  1403. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1404. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1405. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1406. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1407. }
  1408. if (!(pll_in_use & 1))
  1409. return ATOM_PPLL1;
  1410. return ATOM_PPLL2;
  1411. } else
  1412. return radeon_crtc->crtc_id;
  1413. }
  1414. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1415. {
  1416. /* always set DCPLL */
  1417. if (ASIC_IS_DCE6(rdev))
  1418. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1419. else if (ASIC_IS_DCE4(rdev)) {
  1420. struct radeon_atom_ss ss;
  1421. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1422. ASIC_INTERNAL_SS_ON_DCPLL,
  1423. rdev->clock.default_dispclk);
  1424. if (ss_enabled)
  1425. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1426. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1427. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1428. if (ss_enabled)
  1429. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1430. }
  1431. }
  1432. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1433. struct drm_display_mode *mode,
  1434. struct drm_display_mode *adjusted_mode,
  1435. int x, int y, struct drm_framebuffer *old_fb)
  1436. {
  1437. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1438. struct drm_device *dev = crtc->dev;
  1439. struct radeon_device *rdev = dev->dev_private;
  1440. struct drm_encoder *encoder;
  1441. bool is_tvcv = false;
  1442. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1443. /* find tv std */
  1444. if (encoder->crtc == crtc) {
  1445. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1446. if (radeon_encoder->active_device &
  1447. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1448. is_tvcv = true;
  1449. }
  1450. }
  1451. atombios_crtc_set_pll(crtc, adjusted_mode);
  1452. if (ASIC_IS_DCE4(rdev))
  1453. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1454. else if (ASIC_IS_AVIVO(rdev)) {
  1455. if (is_tvcv)
  1456. atombios_crtc_set_timing(crtc, adjusted_mode);
  1457. else
  1458. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1459. } else {
  1460. atombios_crtc_set_timing(crtc, adjusted_mode);
  1461. if (radeon_crtc->crtc_id == 0)
  1462. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1463. radeon_legacy_atom_fixup(crtc);
  1464. }
  1465. atombios_crtc_set_base(crtc, x, y, old_fb);
  1466. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1467. atombios_scaler_setup(crtc);
  1468. return 0;
  1469. }
  1470. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1471. struct drm_display_mode *mode,
  1472. struct drm_display_mode *adjusted_mode)
  1473. {
  1474. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1475. return false;
  1476. return true;
  1477. }
  1478. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1479. {
  1480. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1481. /* pick pll */
  1482. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1483. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1484. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1485. }
  1486. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1487. {
  1488. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1489. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1490. }
  1491. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1492. {
  1493. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1494. struct drm_device *dev = crtc->dev;
  1495. struct radeon_device *rdev = dev->dev_private;
  1496. struct radeon_atom_ss ss;
  1497. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1498. switch (radeon_crtc->pll_id) {
  1499. case ATOM_PPLL1:
  1500. case ATOM_PPLL2:
  1501. /* disable the ppll */
  1502. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1503. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1504. break;
  1505. case ATOM_PPLL0:
  1506. /* disable the ppll */
  1507. if (ASIC_IS_DCE61(rdev))
  1508. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1509. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1510. break;
  1511. default:
  1512. break;
  1513. }
  1514. radeon_crtc->pll_id = -1;
  1515. }
  1516. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1517. .dpms = atombios_crtc_dpms,
  1518. .mode_fixup = atombios_crtc_mode_fixup,
  1519. .mode_set = atombios_crtc_mode_set,
  1520. .mode_set_base = atombios_crtc_set_base,
  1521. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1522. .prepare = atombios_crtc_prepare,
  1523. .commit = atombios_crtc_commit,
  1524. .load_lut = radeon_crtc_load_lut,
  1525. .disable = atombios_crtc_disable,
  1526. };
  1527. void radeon_atombios_init_crtc(struct drm_device *dev,
  1528. struct radeon_crtc *radeon_crtc)
  1529. {
  1530. struct radeon_device *rdev = dev->dev_private;
  1531. if (ASIC_IS_DCE4(rdev)) {
  1532. switch (radeon_crtc->crtc_id) {
  1533. case 0:
  1534. default:
  1535. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1536. break;
  1537. case 1:
  1538. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1539. break;
  1540. case 2:
  1541. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1542. break;
  1543. case 3:
  1544. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1545. break;
  1546. case 4:
  1547. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1548. break;
  1549. case 5:
  1550. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1551. break;
  1552. }
  1553. } else {
  1554. if (radeon_crtc->crtc_id == 1)
  1555. radeon_crtc->crtc_offset =
  1556. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1557. else
  1558. radeon_crtc->crtc_offset = 0;
  1559. }
  1560. radeon_crtc->pll_id = -1;
  1561. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1562. }