nouveau_drv.h 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "nouveau@lists.freedesktop.org"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20120316"
  31. #define DRIVER_MAJOR 1
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 0
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 4096
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. struct sg_table *sg;
  74. };
  75. struct nouveau_tile_reg {
  76. bool used;
  77. uint32_t addr;
  78. uint32_t limit;
  79. uint32_t pitch;
  80. uint32_t zcomp;
  81. struct drm_mm_node *tag_mem;
  82. struct nouveau_fence *fence;
  83. };
  84. struct nouveau_bo {
  85. struct ttm_buffer_object bo;
  86. struct ttm_placement placement;
  87. u32 valid_domains;
  88. u32 placements[3];
  89. u32 busy_placements[3];
  90. struct ttm_bo_kmap_obj kmap;
  91. struct list_head head;
  92. /* protected by ttm_bo_reserve() */
  93. struct drm_file *reserved_by;
  94. struct list_head entry;
  95. int pbbo_index;
  96. bool validate_mapped;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. struct ttm_bo_kmap_obj dma_buf_vmap;
  105. int vmapping_count;
  106. };
  107. #define nouveau_bo_tile_layout(nvbo) \
  108. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  109. static inline struct nouveau_bo *
  110. nouveau_bo(struct ttm_buffer_object *bo)
  111. {
  112. return container_of(bo, struct nouveau_bo, bo);
  113. }
  114. static inline struct nouveau_bo *
  115. nouveau_gem_object(struct drm_gem_object *gem)
  116. {
  117. return gem ? gem->driver_private : NULL;
  118. }
  119. /* TODO: submit equivalent to TTM generic API upstream? */
  120. static inline void __iomem *
  121. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  122. {
  123. bool is_iomem;
  124. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  125. &nvbo->kmap, &is_iomem);
  126. WARN_ON_ONCE(ioptr && !is_iomem);
  127. return ioptr;
  128. }
  129. enum nouveau_flags {
  130. NV_NFORCE = 0x10000000,
  131. NV_NFORCE2 = 0x20000000
  132. };
  133. #define NVOBJ_ENGINE_SW 0
  134. #define NVOBJ_ENGINE_GR 1
  135. #define NVOBJ_ENGINE_CRYPT 2
  136. #define NVOBJ_ENGINE_COPY0 3
  137. #define NVOBJ_ENGINE_COPY1 4
  138. #define NVOBJ_ENGINE_MPEG 5
  139. #define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
  140. #define NVOBJ_ENGINE_BSP 6
  141. #define NVOBJ_ENGINE_VP 7
  142. #define NVOBJ_ENGINE_FIFO 14
  143. #define NVOBJ_ENGINE_FENCE 15
  144. #define NVOBJ_ENGINE_NR 16
  145. #define NVOBJ_ENGINE_DISPLAY (NVOBJ_ENGINE_NR + 0) /*XXX*/
  146. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  147. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  148. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  149. #define NVOBJ_FLAG_VM (1 << 3)
  150. #define NVOBJ_FLAG_VM_USER (1 << 4)
  151. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  152. struct nouveau_gpuobj {
  153. struct drm_device *dev;
  154. struct kref refcount;
  155. struct list_head list;
  156. void *node;
  157. u32 *suspend;
  158. uint32_t flags;
  159. u32 size;
  160. u32 pinst; /* PRAMIN BAR offset */
  161. u32 cinst; /* Channel offset */
  162. u64 vinst; /* VRAM address */
  163. u64 linst; /* VM address */
  164. uint32_t engine;
  165. uint32_t class;
  166. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  167. void *priv;
  168. };
  169. struct nouveau_page_flip_state {
  170. struct list_head head;
  171. struct drm_pending_vblank_event *event;
  172. int crtc, bpp, pitch, x, y;
  173. uint64_t offset;
  174. };
  175. enum nouveau_channel_mutex_class {
  176. NOUVEAU_UCHANNEL_MUTEX,
  177. NOUVEAU_KCHANNEL_MUTEX
  178. };
  179. struct nouveau_channel {
  180. struct drm_device *dev;
  181. struct list_head list;
  182. int id;
  183. /* references to the channel data structure */
  184. struct kref ref;
  185. /* users of the hardware channel resources, the hardware
  186. * context will be kicked off when it reaches zero. */
  187. atomic_t users;
  188. struct mutex mutex;
  189. /* owner of this fifo */
  190. struct drm_file *file_priv;
  191. /* mapping of the fifo itself */
  192. struct drm_local_map *map;
  193. /* mapping of the regs controlling the fifo */
  194. void __iomem *user;
  195. uint32_t user_get;
  196. uint32_t user_get_hi;
  197. uint32_t user_put;
  198. /* DMA push buffer */
  199. struct nouveau_gpuobj *pushbuf;
  200. struct nouveau_bo *pushbuf_bo;
  201. struct nouveau_vma pushbuf_vma;
  202. uint64_t pushbuf_base;
  203. /* Notifier memory */
  204. struct nouveau_bo *notifier_bo;
  205. struct nouveau_vma notifier_vma;
  206. struct drm_mm notifier_heap;
  207. /* PFIFO context */
  208. struct nouveau_gpuobj *ramfc;
  209. /* Execution engine contexts */
  210. void *engctx[NVOBJ_ENGINE_NR];
  211. /* NV50 VM */
  212. struct nouveau_vm *vm;
  213. struct nouveau_gpuobj *vm_pd;
  214. /* Objects */
  215. struct nouveau_gpuobj *ramin; /* Private instmem */
  216. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  217. struct nouveau_ramht *ramht; /* Hash table */
  218. /* GPU object info for stuff used in-kernel (mm_enabled) */
  219. uint32_t m2mf_ntfy;
  220. uint32_t vram_handle;
  221. uint32_t gart_handle;
  222. bool accel_done;
  223. /* Push buffer state (only for drm's channel on !mm_enabled) */
  224. struct {
  225. int max;
  226. int free;
  227. int cur;
  228. int put;
  229. /* access via pushbuf_bo */
  230. int ib_base;
  231. int ib_max;
  232. int ib_free;
  233. int ib_put;
  234. } dma;
  235. struct {
  236. bool active;
  237. char name[32];
  238. struct drm_info_list info;
  239. } debugfs;
  240. };
  241. struct nouveau_exec_engine {
  242. void (*destroy)(struct drm_device *, int engine);
  243. int (*init)(struct drm_device *, int engine);
  244. int (*fini)(struct drm_device *, int engine, bool suspend);
  245. int (*context_new)(struct nouveau_channel *, int engine);
  246. void (*context_del)(struct nouveau_channel *, int engine);
  247. int (*object_new)(struct nouveau_channel *, int engine,
  248. u32 handle, u16 class);
  249. void (*set_tile_region)(struct drm_device *dev, int i);
  250. void (*tlb_flush)(struct drm_device *, int engine);
  251. };
  252. struct nouveau_instmem_engine {
  253. void *priv;
  254. int (*init)(struct drm_device *dev);
  255. void (*takedown)(struct drm_device *dev);
  256. int (*suspend)(struct drm_device *dev);
  257. void (*resume)(struct drm_device *dev);
  258. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  259. u32 size, u32 align);
  260. void (*put)(struct nouveau_gpuobj *);
  261. int (*map)(struct nouveau_gpuobj *);
  262. void (*unmap)(struct nouveau_gpuobj *);
  263. void (*flush)(struct drm_device *);
  264. };
  265. struct nouveau_mc_engine {
  266. int (*init)(struct drm_device *dev);
  267. void (*takedown)(struct drm_device *dev);
  268. };
  269. struct nouveau_timer_engine {
  270. int (*init)(struct drm_device *dev);
  271. void (*takedown)(struct drm_device *dev);
  272. uint64_t (*read)(struct drm_device *dev);
  273. };
  274. struct nouveau_fb_engine {
  275. int num_tiles;
  276. struct drm_mm tag_heap;
  277. void *priv;
  278. int (*init)(struct drm_device *dev);
  279. void (*takedown)(struct drm_device *dev);
  280. void (*init_tile_region)(struct drm_device *dev, int i,
  281. uint32_t addr, uint32_t size,
  282. uint32_t pitch, uint32_t flags);
  283. void (*set_tile_region)(struct drm_device *dev, int i);
  284. void (*free_tile_region)(struct drm_device *dev, int i);
  285. };
  286. struct nouveau_display_engine {
  287. void *priv;
  288. int (*early_init)(struct drm_device *);
  289. void (*late_takedown)(struct drm_device *);
  290. int (*create)(struct drm_device *);
  291. void (*destroy)(struct drm_device *);
  292. int (*init)(struct drm_device *);
  293. void (*fini)(struct drm_device *);
  294. struct drm_property *dithering_mode;
  295. struct drm_property *dithering_depth;
  296. struct drm_property *underscan_property;
  297. struct drm_property *underscan_hborder_property;
  298. struct drm_property *underscan_vborder_property;
  299. /* not really hue and saturation: */
  300. struct drm_property *vibrant_hue_property;
  301. struct drm_property *color_vibrance_property;
  302. };
  303. struct nouveau_gpio_engine {
  304. spinlock_t lock;
  305. struct list_head isr;
  306. int (*init)(struct drm_device *);
  307. void (*fini)(struct drm_device *);
  308. int (*drive)(struct drm_device *, int line, int dir, int out);
  309. int (*sense)(struct drm_device *, int line);
  310. void (*irq_enable)(struct drm_device *, int line, bool);
  311. };
  312. struct nouveau_pm_voltage_level {
  313. u32 voltage; /* microvolts */
  314. u8 vid;
  315. };
  316. struct nouveau_pm_voltage {
  317. bool supported;
  318. u8 version;
  319. u8 vid_mask;
  320. struct nouveau_pm_voltage_level *level;
  321. int nr_level;
  322. };
  323. /* Exclusive upper limits */
  324. #define NV_MEM_CL_DDR2_MAX 8
  325. #define NV_MEM_WR_DDR2_MAX 9
  326. #define NV_MEM_CL_DDR3_MAX 17
  327. #define NV_MEM_WR_DDR3_MAX 17
  328. #define NV_MEM_CL_GDDR3_MAX 16
  329. #define NV_MEM_WR_GDDR3_MAX 18
  330. #define NV_MEM_CL_GDDR5_MAX 21
  331. #define NV_MEM_WR_GDDR5_MAX 20
  332. struct nouveau_pm_memtiming {
  333. int id;
  334. u32 reg[9];
  335. u32 mr[4];
  336. u8 tCWL;
  337. u8 odt;
  338. u8 drive_strength;
  339. };
  340. struct nouveau_pm_tbl_header {
  341. u8 version;
  342. u8 header_len;
  343. u8 entry_cnt;
  344. u8 entry_len;
  345. };
  346. struct nouveau_pm_tbl_entry {
  347. u8 tWR;
  348. u8 tWTR;
  349. u8 tCL;
  350. u8 tRC;
  351. u8 empty_4;
  352. u8 tRFC; /* Byte 5 */
  353. u8 empty_6;
  354. u8 tRAS; /* Byte 7 */
  355. u8 empty_8;
  356. u8 tRP; /* Byte 9 */
  357. u8 tRCDRD;
  358. u8 tRCDWR;
  359. u8 tRRD;
  360. u8 tUNK_13;
  361. u8 RAM_FT1; /* 14, a bitmask of random RAM features */
  362. u8 empty_15;
  363. u8 tUNK_16;
  364. u8 empty_17;
  365. u8 tUNK_18;
  366. u8 tCWL;
  367. u8 tUNK_20, tUNK_21;
  368. };
  369. struct nouveau_pm_profile;
  370. struct nouveau_pm_profile_func {
  371. void (*destroy)(struct nouveau_pm_profile *);
  372. void (*init)(struct nouveau_pm_profile *);
  373. void (*fini)(struct nouveau_pm_profile *);
  374. struct nouveau_pm_level *(*select)(struct nouveau_pm_profile *);
  375. };
  376. struct nouveau_pm_profile {
  377. const struct nouveau_pm_profile_func *func;
  378. struct list_head head;
  379. char name[8];
  380. };
  381. #define NOUVEAU_PM_MAX_LEVEL 8
  382. struct nouveau_pm_level {
  383. struct nouveau_pm_profile profile;
  384. struct device_attribute dev_attr;
  385. char name[32];
  386. int id;
  387. struct nouveau_pm_memtiming timing;
  388. u32 memory;
  389. u16 memscript;
  390. u32 core;
  391. u32 shader;
  392. u32 rop;
  393. u32 copy;
  394. u32 daemon;
  395. u32 vdec;
  396. u32 dom6;
  397. u32 unka0; /* nva3:nvc0 */
  398. u32 hub01; /* nvc0- */
  399. u32 hub06; /* nvc0- */
  400. u32 hub07; /* nvc0- */
  401. u32 volt_min; /* microvolts */
  402. u32 volt_max;
  403. u8 fanspeed;
  404. };
  405. struct nouveau_pm_temp_sensor_constants {
  406. u16 offset_constant;
  407. s16 offset_mult;
  408. s16 offset_div;
  409. s16 slope_mult;
  410. s16 slope_div;
  411. };
  412. struct nouveau_pm_threshold_temp {
  413. s16 critical;
  414. s16 down_clock;
  415. s16 fan_boost;
  416. };
  417. struct nouveau_pm_fan {
  418. u32 percent;
  419. u32 min_duty;
  420. u32 max_duty;
  421. u32 pwm_freq;
  422. u32 pwm_divisor;
  423. };
  424. struct nouveau_pm_engine {
  425. struct nouveau_pm_voltage voltage;
  426. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  427. int nr_perflvl;
  428. struct nouveau_pm_temp_sensor_constants sensor_constants;
  429. struct nouveau_pm_threshold_temp threshold_temp;
  430. struct nouveau_pm_fan fan;
  431. struct nouveau_pm_profile *profile_ac;
  432. struct nouveau_pm_profile *profile_dc;
  433. struct nouveau_pm_profile *profile;
  434. struct list_head profiles;
  435. struct nouveau_pm_level boot;
  436. struct nouveau_pm_level *cur;
  437. struct device *hwmon;
  438. struct notifier_block acpi_nb;
  439. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  440. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  441. int (*clocks_set)(struct drm_device *, void *);
  442. int (*voltage_get)(struct drm_device *);
  443. int (*voltage_set)(struct drm_device *, int voltage);
  444. int (*pwm_get)(struct drm_device *, int line, u32*, u32*);
  445. int (*pwm_set)(struct drm_device *, int line, u32, u32);
  446. int (*temp_get)(struct drm_device *);
  447. };
  448. struct nouveau_vram_engine {
  449. struct nouveau_mm mm;
  450. int (*init)(struct drm_device *);
  451. void (*takedown)(struct drm_device *dev);
  452. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  453. u32 type, struct nouveau_mem **);
  454. void (*put)(struct drm_device *, struct nouveau_mem **);
  455. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  456. };
  457. struct nouveau_engine {
  458. struct nouveau_instmem_engine instmem;
  459. struct nouveau_mc_engine mc;
  460. struct nouveau_timer_engine timer;
  461. struct nouveau_fb_engine fb;
  462. struct nouveau_display_engine display;
  463. struct nouveau_gpio_engine gpio;
  464. struct nouveau_pm_engine pm;
  465. struct nouveau_vram_engine vram;
  466. };
  467. struct nouveau_pll_vals {
  468. union {
  469. struct {
  470. #ifdef __BIG_ENDIAN
  471. uint8_t N1, M1, N2, M2;
  472. #else
  473. uint8_t M1, N1, M2, N2;
  474. #endif
  475. };
  476. struct {
  477. uint16_t NM1, NM2;
  478. } __attribute__((packed));
  479. };
  480. int log2P;
  481. int refclk;
  482. };
  483. enum nv04_fp_display_regs {
  484. FP_DISPLAY_END,
  485. FP_TOTAL,
  486. FP_CRTC,
  487. FP_SYNC_START,
  488. FP_SYNC_END,
  489. FP_VALID_START,
  490. FP_VALID_END
  491. };
  492. struct nv04_crtc_reg {
  493. unsigned char MiscOutReg;
  494. uint8_t CRTC[0xa0];
  495. uint8_t CR58[0x10];
  496. uint8_t Sequencer[5];
  497. uint8_t Graphics[9];
  498. uint8_t Attribute[21];
  499. unsigned char DAC[768];
  500. /* PCRTC regs */
  501. uint32_t fb_start;
  502. uint32_t crtc_cfg;
  503. uint32_t cursor_cfg;
  504. uint32_t gpio_ext;
  505. uint32_t crtc_830;
  506. uint32_t crtc_834;
  507. uint32_t crtc_850;
  508. uint32_t crtc_eng_ctrl;
  509. /* PRAMDAC regs */
  510. uint32_t nv10_cursync;
  511. struct nouveau_pll_vals pllvals;
  512. uint32_t ramdac_gen_ctrl;
  513. uint32_t ramdac_630;
  514. uint32_t ramdac_634;
  515. uint32_t tv_setup;
  516. uint32_t tv_vtotal;
  517. uint32_t tv_vskew;
  518. uint32_t tv_vsync_delay;
  519. uint32_t tv_htotal;
  520. uint32_t tv_hskew;
  521. uint32_t tv_hsync_delay;
  522. uint32_t tv_hsync_delay2;
  523. uint32_t fp_horiz_regs[7];
  524. uint32_t fp_vert_regs[7];
  525. uint32_t dither;
  526. uint32_t fp_control;
  527. uint32_t dither_regs[6];
  528. uint32_t fp_debug_0;
  529. uint32_t fp_debug_1;
  530. uint32_t fp_debug_2;
  531. uint32_t fp_margin_color;
  532. uint32_t ramdac_8c0;
  533. uint32_t ramdac_a20;
  534. uint32_t ramdac_a24;
  535. uint32_t ramdac_a34;
  536. uint32_t ctv_regs[38];
  537. };
  538. struct nv04_output_reg {
  539. uint32_t output;
  540. int head;
  541. };
  542. struct nv04_mode_state {
  543. struct nv04_crtc_reg crtc_reg[2];
  544. uint32_t pllsel;
  545. uint32_t sel_clk;
  546. };
  547. enum nouveau_card_type {
  548. NV_04 = 0x04,
  549. NV_10 = 0x10,
  550. NV_20 = 0x20,
  551. NV_30 = 0x30,
  552. NV_40 = 0x40,
  553. NV_50 = 0x50,
  554. NV_C0 = 0xc0,
  555. NV_D0 = 0xd0,
  556. NV_E0 = 0xe0,
  557. };
  558. struct drm_nouveau_private {
  559. struct drm_device *dev;
  560. bool noaccel;
  561. /* the card type, takes NV_* as values */
  562. enum nouveau_card_type card_type;
  563. /* exact chipset, derived from NV_PMC_BOOT_0 */
  564. int chipset;
  565. int flags;
  566. u32 crystal;
  567. void __iomem *mmio;
  568. spinlock_t ramin_lock;
  569. void __iomem *ramin;
  570. u32 ramin_size;
  571. u32 ramin_base;
  572. bool ramin_available;
  573. struct drm_mm ramin_heap;
  574. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  575. struct list_head gpuobj_list;
  576. struct list_head classes;
  577. struct nouveau_bo *vga_ram;
  578. /* interrupt handling */
  579. void (*irq_handler[32])(struct drm_device *);
  580. bool msi_enabled;
  581. struct list_head vbl_waiting;
  582. struct {
  583. struct drm_global_reference mem_global_ref;
  584. struct ttm_bo_global_ref bo_global_ref;
  585. struct ttm_bo_device bdev;
  586. atomic_t validate_sequence;
  587. int (*move)(struct nouveau_channel *,
  588. struct ttm_buffer_object *,
  589. struct ttm_mem_reg *, struct ttm_mem_reg *);
  590. } ttm;
  591. struct {
  592. spinlock_t lock;
  593. struct drm_mm heap;
  594. struct nouveau_bo *bo;
  595. } fence;
  596. struct {
  597. spinlock_t lock;
  598. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  599. } channels;
  600. struct nouveau_engine engine;
  601. struct nouveau_channel *channel;
  602. /* For PFIFO and PGRAPH. */
  603. spinlock_t context_switch_lock;
  604. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  605. spinlock_t vm_lock;
  606. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  607. struct nouveau_ramht *ramht;
  608. struct nouveau_gpuobj *ramfc;
  609. struct nouveau_gpuobj *ramro;
  610. uint32_t ramin_rsvd_vram;
  611. struct {
  612. enum {
  613. NOUVEAU_GART_NONE = 0,
  614. NOUVEAU_GART_AGP, /* AGP */
  615. NOUVEAU_GART_PDMA, /* paged dma object */
  616. NOUVEAU_GART_HW /* on-chip gart/vm */
  617. } type;
  618. uint64_t aper_base;
  619. uint64_t aper_size;
  620. uint64_t aper_free;
  621. struct ttm_backend_func *func;
  622. struct {
  623. struct page *page;
  624. dma_addr_t addr;
  625. } dummy;
  626. struct nouveau_gpuobj *sg_ctxdma;
  627. } gart_info;
  628. /* nv10-nv40 tiling regions */
  629. struct {
  630. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  631. spinlock_t lock;
  632. } tile;
  633. /* VRAM/fb configuration */
  634. enum {
  635. NV_MEM_TYPE_UNKNOWN = 0,
  636. NV_MEM_TYPE_STOLEN,
  637. NV_MEM_TYPE_SGRAM,
  638. NV_MEM_TYPE_SDRAM,
  639. NV_MEM_TYPE_DDR1,
  640. NV_MEM_TYPE_DDR2,
  641. NV_MEM_TYPE_DDR3,
  642. NV_MEM_TYPE_GDDR2,
  643. NV_MEM_TYPE_GDDR3,
  644. NV_MEM_TYPE_GDDR4,
  645. NV_MEM_TYPE_GDDR5
  646. } vram_type;
  647. uint64_t vram_size;
  648. uint64_t vram_sys_base;
  649. bool vram_rank_B;
  650. uint64_t fb_available_size;
  651. uint64_t fb_mappable_pages;
  652. uint64_t fb_aper_free;
  653. int fb_mtrr;
  654. /* BAR control (NV50-) */
  655. struct nouveau_vm *bar1_vm;
  656. struct nouveau_vm *bar3_vm;
  657. /* G8x/G9x virtual address space */
  658. struct nouveau_vm *chan_vm;
  659. struct nvbios vbios;
  660. u8 *mxms;
  661. struct list_head i2c_ports;
  662. struct nv04_mode_state mode_reg;
  663. struct nv04_mode_state saved_reg;
  664. uint32_t saved_vga_font[4][16384];
  665. uint32_t crtc_owner;
  666. uint32_t dac_users[4];
  667. struct backlight_device *backlight;
  668. struct {
  669. struct dentry *channel_root;
  670. } debugfs;
  671. struct nouveau_fbdev *nfbdev;
  672. struct apertures_struct *apertures;
  673. };
  674. static inline struct drm_nouveau_private *
  675. nouveau_private(struct drm_device *dev)
  676. {
  677. return dev->dev_private;
  678. }
  679. static inline struct drm_nouveau_private *
  680. nouveau_bdev(struct ttm_bo_device *bd)
  681. {
  682. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  683. }
  684. static inline int
  685. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  686. {
  687. struct nouveau_bo *prev;
  688. if (!pnvbo)
  689. return -EINVAL;
  690. prev = *pnvbo;
  691. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  692. if (prev) {
  693. struct ttm_buffer_object *bo = &prev->bo;
  694. ttm_bo_unref(&bo);
  695. }
  696. return 0;
  697. }
  698. /* nouveau_drv.c */
  699. extern int nouveau_modeset;
  700. extern int nouveau_agpmode;
  701. extern int nouveau_duallink;
  702. extern int nouveau_uscript_lvds;
  703. extern int nouveau_uscript_tmds;
  704. extern int nouveau_vram_pushbuf;
  705. extern int nouveau_vram_notify;
  706. extern char *nouveau_vram_type;
  707. extern int nouveau_fbpercrtc;
  708. extern int nouveau_tv_disable;
  709. extern char *nouveau_tv_norm;
  710. extern int nouveau_reg_debug;
  711. extern char *nouveau_vbios;
  712. extern int nouveau_ignorelid;
  713. extern int nouveau_nofbaccel;
  714. extern int nouveau_noaccel;
  715. extern int nouveau_force_post;
  716. extern int nouveau_override_conntype;
  717. extern char *nouveau_perflvl;
  718. extern int nouveau_perflvl_wr;
  719. extern int nouveau_msi;
  720. extern int nouveau_ctxfw;
  721. extern int nouveau_mxmdcb;
  722. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  723. extern int nouveau_pci_resume(struct pci_dev *pdev);
  724. /* nouveau_state.c */
  725. extern int nouveau_open(struct drm_device *, struct drm_file *);
  726. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  727. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  728. extern int nouveau_load(struct drm_device *, unsigned long flags);
  729. extern int nouveau_firstopen(struct drm_device *);
  730. extern void nouveau_lastclose(struct drm_device *);
  731. extern int nouveau_unload(struct drm_device *);
  732. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  733. struct drm_file *);
  734. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  735. struct drm_file *);
  736. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  737. uint32_t reg, uint32_t mask, uint32_t val);
  738. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  739. uint32_t reg, uint32_t mask, uint32_t val);
  740. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  741. bool (*cond)(void *), void *);
  742. extern bool nouveau_wait_for_idle(struct drm_device *);
  743. extern int nouveau_card_init(struct drm_device *);
  744. /* nouveau_mem.c */
  745. extern int nouveau_mem_vram_init(struct drm_device *);
  746. extern void nouveau_mem_vram_fini(struct drm_device *);
  747. extern int nouveau_mem_gart_init(struct drm_device *);
  748. extern void nouveau_mem_gart_fini(struct drm_device *);
  749. extern int nouveau_mem_init_agp(struct drm_device *);
  750. extern int nouveau_mem_reset_agp(struct drm_device *);
  751. extern void nouveau_mem_close(struct drm_device *);
  752. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  753. extern int nouveau_mem_timing_calc(struct drm_device *, u32 freq,
  754. struct nouveau_pm_memtiming *);
  755. extern void nouveau_mem_timing_read(struct drm_device *,
  756. struct nouveau_pm_memtiming *);
  757. extern int nouveau_mem_vbios_type(struct drm_device *);
  758. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  759. struct drm_device *dev, uint32_t addr, uint32_t size,
  760. uint32_t pitch, uint32_t flags);
  761. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  762. struct nouveau_tile_reg *tile,
  763. struct nouveau_fence *fence);
  764. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  765. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  766. /* nouveau_notifier.c */
  767. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  768. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  769. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  770. int cout, uint32_t start, uint32_t end,
  771. uint32_t *offset);
  772. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  773. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  774. struct drm_file *);
  775. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  776. struct drm_file *);
  777. /* nouveau_channel.c */
  778. extern struct drm_ioctl_desc nouveau_ioctls[];
  779. extern int nouveau_max_ioctl;
  780. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  781. extern int nouveau_channel_alloc(struct drm_device *dev,
  782. struct nouveau_channel **chan,
  783. struct drm_file *file_priv,
  784. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  785. extern struct nouveau_channel *
  786. nouveau_channel_get_unlocked(struct nouveau_channel *);
  787. extern struct nouveau_channel *
  788. nouveau_channel_get(struct drm_file *, int id);
  789. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  790. extern void nouveau_channel_put(struct nouveau_channel **);
  791. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  792. struct nouveau_channel **pchan);
  793. extern int nouveau_channel_idle(struct nouveau_channel *chan);
  794. /* nouveau_object.c */
  795. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  796. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  797. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  798. } while (0)
  799. #define NVOBJ_ENGINE_DEL(d, e) do { \
  800. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  801. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  802. } while (0)
  803. #define NVOBJ_CLASS(d, c, e) do { \
  804. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  805. if (ret) \
  806. return ret; \
  807. } while (0)
  808. #define NVOBJ_MTHD(d, c, m, e) do { \
  809. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  810. if (ret) \
  811. return ret; \
  812. } while (0)
  813. extern int nouveau_gpuobj_early_init(struct drm_device *);
  814. extern int nouveau_gpuobj_init(struct drm_device *);
  815. extern void nouveau_gpuobj_takedown(struct drm_device *);
  816. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  817. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  818. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  819. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  820. int (*exec)(struct nouveau_channel *,
  821. u32 class, u32 mthd, u32 data));
  822. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  823. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  824. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  825. uint32_t vram_h, uint32_t tt_h);
  826. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  827. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  828. uint32_t size, int align, uint32_t flags,
  829. struct nouveau_gpuobj **);
  830. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  831. struct nouveau_gpuobj **);
  832. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  833. u32 size, u32 flags,
  834. struct nouveau_gpuobj **);
  835. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  836. uint64_t offset, uint64_t size, int access,
  837. int target, struct nouveau_gpuobj **);
  838. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  839. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  840. u64 size, int target, int access, u32 type,
  841. u32 comp, struct nouveau_gpuobj **pobj);
  842. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  843. int class, u64 base, u64 size, int target,
  844. int access, u32 type, u32 comp);
  845. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  846. struct drm_file *);
  847. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  848. struct drm_file *);
  849. /* nouveau_irq.c */
  850. extern int nouveau_irq_init(struct drm_device *);
  851. extern void nouveau_irq_fini(struct drm_device *);
  852. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  853. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  854. void (*)(struct drm_device *));
  855. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  856. extern void nouveau_irq_preinstall(struct drm_device *);
  857. extern int nouveau_irq_postinstall(struct drm_device *);
  858. extern void nouveau_irq_uninstall(struct drm_device *);
  859. /* nouveau_sgdma.c */
  860. extern int nouveau_sgdma_init(struct drm_device *);
  861. extern void nouveau_sgdma_takedown(struct drm_device *);
  862. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  863. uint32_t offset);
  864. extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
  865. unsigned long size,
  866. uint32_t page_flags,
  867. struct page *dummy_read_page);
  868. /* nouveau_debugfs.c */
  869. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  870. extern int nouveau_debugfs_init(struct drm_minor *);
  871. extern void nouveau_debugfs_takedown(struct drm_minor *);
  872. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  873. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  874. #else
  875. static inline int
  876. nouveau_debugfs_init(struct drm_minor *minor)
  877. {
  878. return 0;
  879. }
  880. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  881. {
  882. }
  883. static inline int
  884. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  885. {
  886. return 0;
  887. }
  888. static inline void
  889. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  890. {
  891. }
  892. #endif
  893. /* nouveau_dma.c */
  894. extern void nouveau_dma_init(struct nouveau_channel *);
  895. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  896. /* nouveau_acpi.c */
  897. #define ROM_BIOS_PAGE 4096
  898. #if defined(CONFIG_ACPI)
  899. void nouveau_register_dsm_handler(void);
  900. void nouveau_unregister_dsm_handler(void);
  901. void nouveau_switcheroo_optimus_dsm(void);
  902. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  903. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  904. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  905. #else
  906. static inline void nouveau_register_dsm_handler(void) {}
  907. static inline void nouveau_unregister_dsm_handler(void) {}
  908. static inline void nouveau_switcheroo_optimus_dsm(void) {}
  909. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  910. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  911. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  912. #endif
  913. /* nouveau_backlight.c */
  914. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  915. extern int nouveau_backlight_init(struct drm_device *);
  916. extern void nouveau_backlight_exit(struct drm_device *);
  917. #else
  918. static inline int nouveau_backlight_init(struct drm_device *dev)
  919. {
  920. return 0;
  921. }
  922. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  923. #endif
  924. /* nouveau_bios.c */
  925. extern int nouveau_bios_init(struct drm_device *);
  926. extern void nouveau_bios_takedown(struct drm_device *dev);
  927. extern int nouveau_run_vbios_init(struct drm_device *);
  928. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  929. struct dcb_entry *, int crtc);
  930. extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
  931. extern struct dcb_connector_table_entry *
  932. nouveau_bios_connector_entry(struct drm_device *, int index);
  933. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  934. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  935. struct pll_lims *);
  936. extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
  937. struct dcb_entry *, int crtc);
  938. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  939. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  940. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  941. bool *dl, bool *if_is_24bit);
  942. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  943. int head, int pxclk);
  944. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  945. enum LVDS_script, int pxclk);
  946. bool bios_encoder_match(struct dcb_entry *, u32 hash);
  947. /* nouveau_mxm.c */
  948. int nouveau_mxm_init(struct drm_device *dev);
  949. void nouveau_mxm_fini(struct drm_device *dev);
  950. /* nouveau_ttm.c */
  951. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  952. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  953. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  954. /* nouveau_hdmi.c */
  955. void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
  956. /* nv04_fb.c */
  957. extern int nv04_fb_vram_init(struct drm_device *);
  958. extern int nv04_fb_init(struct drm_device *);
  959. extern void nv04_fb_takedown(struct drm_device *);
  960. /* nv10_fb.c */
  961. extern int nv10_fb_vram_init(struct drm_device *dev);
  962. extern int nv1a_fb_vram_init(struct drm_device *dev);
  963. extern int nv10_fb_init(struct drm_device *);
  964. extern void nv10_fb_takedown(struct drm_device *);
  965. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  966. uint32_t addr, uint32_t size,
  967. uint32_t pitch, uint32_t flags);
  968. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  969. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  970. /* nv20_fb.c */
  971. extern int nv20_fb_vram_init(struct drm_device *dev);
  972. extern int nv20_fb_init(struct drm_device *);
  973. extern void nv20_fb_takedown(struct drm_device *);
  974. extern void nv20_fb_init_tile_region(struct drm_device *dev, int i,
  975. uint32_t addr, uint32_t size,
  976. uint32_t pitch, uint32_t flags);
  977. extern void nv20_fb_set_tile_region(struct drm_device *dev, int i);
  978. extern void nv20_fb_free_tile_region(struct drm_device *dev, int i);
  979. /* nv30_fb.c */
  980. extern int nv30_fb_init(struct drm_device *);
  981. extern void nv30_fb_takedown(struct drm_device *);
  982. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  983. uint32_t addr, uint32_t size,
  984. uint32_t pitch, uint32_t flags);
  985. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  986. /* nv40_fb.c */
  987. extern int nv40_fb_vram_init(struct drm_device *dev);
  988. extern int nv40_fb_init(struct drm_device *);
  989. extern void nv40_fb_takedown(struct drm_device *);
  990. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  991. /* nv50_fb.c */
  992. extern int nv50_fb_init(struct drm_device *);
  993. extern void nv50_fb_takedown(struct drm_device *);
  994. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  995. /* nvc0_fb.c */
  996. extern int nvc0_fb_init(struct drm_device *);
  997. extern void nvc0_fb_takedown(struct drm_device *);
  998. /* nv04_graph.c */
  999. extern int nv04_graph_create(struct drm_device *);
  1000. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  1001. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  1002. u32 class, u32 mthd, u32 data);
  1003. extern struct nouveau_bitfield nv04_graph_nsource[];
  1004. /* nv10_graph.c */
  1005. extern int nv10_graph_create(struct drm_device *);
  1006. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  1007. extern struct nouveau_bitfield nv10_graph_intr[];
  1008. extern struct nouveau_bitfield nv10_graph_nstatus[];
  1009. /* nv20_graph.c */
  1010. extern int nv20_graph_create(struct drm_device *);
  1011. /* nv40_graph.c */
  1012. extern int nv40_graph_create(struct drm_device *);
  1013. extern void nv40_grctx_init(struct drm_device *, u32 *size);
  1014. extern void nv40_grctx_fill(struct drm_device *, struct nouveau_gpuobj *);
  1015. /* nv50_graph.c */
  1016. extern int nv50_graph_create(struct drm_device *);
  1017. extern struct nouveau_enum nv50_data_error_names[];
  1018. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1019. extern int nv50_grctx_init(struct drm_device *, u32 *, u32, u32 *, u32 *);
  1020. extern void nv50_grctx_fill(struct drm_device *, struct nouveau_gpuobj *);
  1021. /* nvc0_graph.c */
  1022. extern int nvc0_graph_create(struct drm_device *);
  1023. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1024. /* nve0_graph.c */
  1025. extern int nve0_graph_create(struct drm_device *);
  1026. /* nv84_crypt.c */
  1027. extern int nv84_crypt_create(struct drm_device *);
  1028. /* nv98_crypt.c */
  1029. extern int nv98_crypt_create(struct drm_device *dev);
  1030. /* nva3_copy.c */
  1031. extern int nva3_copy_create(struct drm_device *dev);
  1032. /* nvc0_copy.c */
  1033. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1034. /* nv31_mpeg.c */
  1035. extern int nv31_mpeg_create(struct drm_device *dev);
  1036. /* nv50_mpeg.c */
  1037. extern int nv50_mpeg_create(struct drm_device *dev);
  1038. /* nv84_bsp.c */
  1039. /* nv98_bsp.c */
  1040. extern int nv84_bsp_create(struct drm_device *dev);
  1041. /* nv84_vp.c */
  1042. /* nv98_vp.c */
  1043. extern int nv84_vp_create(struct drm_device *dev);
  1044. /* nv98_ppp.c */
  1045. extern int nv98_ppp_create(struct drm_device *dev);
  1046. /* nv04_instmem.c */
  1047. extern int nv04_instmem_init(struct drm_device *);
  1048. extern void nv04_instmem_takedown(struct drm_device *);
  1049. extern int nv04_instmem_suspend(struct drm_device *);
  1050. extern void nv04_instmem_resume(struct drm_device *);
  1051. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1052. u32 size, u32 align);
  1053. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1054. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1055. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1056. extern void nv04_instmem_flush(struct drm_device *);
  1057. /* nv50_instmem.c */
  1058. extern int nv50_instmem_init(struct drm_device *);
  1059. extern void nv50_instmem_takedown(struct drm_device *);
  1060. extern int nv50_instmem_suspend(struct drm_device *);
  1061. extern void nv50_instmem_resume(struct drm_device *);
  1062. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1063. u32 size, u32 align);
  1064. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1065. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1066. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1067. extern void nv50_instmem_flush(struct drm_device *);
  1068. extern void nv84_instmem_flush(struct drm_device *);
  1069. /* nvc0_instmem.c */
  1070. extern int nvc0_instmem_init(struct drm_device *);
  1071. extern void nvc0_instmem_takedown(struct drm_device *);
  1072. extern int nvc0_instmem_suspend(struct drm_device *);
  1073. extern void nvc0_instmem_resume(struct drm_device *);
  1074. /* nv04_mc.c */
  1075. extern int nv04_mc_init(struct drm_device *);
  1076. extern void nv04_mc_takedown(struct drm_device *);
  1077. /* nv40_mc.c */
  1078. extern int nv40_mc_init(struct drm_device *);
  1079. extern void nv40_mc_takedown(struct drm_device *);
  1080. /* nv50_mc.c */
  1081. extern int nv50_mc_init(struct drm_device *);
  1082. extern void nv50_mc_takedown(struct drm_device *);
  1083. /* nv04_timer.c */
  1084. extern int nv04_timer_init(struct drm_device *);
  1085. extern uint64_t nv04_timer_read(struct drm_device *);
  1086. extern void nv04_timer_takedown(struct drm_device *);
  1087. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1088. unsigned long arg);
  1089. /* nv04_dac.c */
  1090. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1091. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1092. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1093. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1094. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1095. /* nv04_dfp.c */
  1096. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1097. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1098. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1099. int head, bool dl);
  1100. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1101. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1102. /* nv04_tv.c */
  1103. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1104. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1105. /* nv17_tv.c */
  1106. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1107. /* nv04_display.c */
  1108. extern int nv04_display_early_init(struct drm_device *);
  1109. extern void nv04_display_late_takedown(struct drm_device *);
  1110. extern int nv04_display_create(struct drm_device *);
  1111. extern void nv04_display_destroy(struct drm_device *);
  1112. extern int nv04_display_init(struct drm_device *);
  1113. extern void nv04_display_fini(struct drm_device *);
  1114. /* nvd0_display.c */
  1115. extern int nvd0_display_create(struct drm_device *);
  1116. extern void nvd0_display_destroy(struct drm_device *);
  1117. extern int nvd0_display_init(struct drm_device *);
  1118. extern void nvd0_display_fini(struct drm_device *);
  1119. struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
  1120. void nvd0_display_flip_stop(struct drm_crtc *);
  1121. int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
  1122. struct nouveau_channel *, u32 swap_interval);
  1123. /* nv04_crtc.c */
  1124. extern int nv04_crtc_create(struct drm_device *, int index);
  1125. /* nouveau_bo.c */
  1126. extern struct ttm_bo_driver nouveau_bo_driver;
  1127. extern void nouveau_bo_move_init(struct nouveau_channel *);
  1128. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1129. uint32_t flags, uint32_t tile_mode,
  1130. uint32_t tile_flags,
  1131. struct sg_table *sg,
  1132. struct nouveau_bo **);
  1133. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1134. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1135. extern int nouveau_bo_map(struct nouveau_bo *);
  1136. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1137. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1138. uint32_t busy);
  1139. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1140. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1141. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1142. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1143. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1144. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1145. bool no_wait_reserve, bool no_wait_gpu);
  1146. extern struct nouveau_vma *
  1147. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1148. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1149. struct nouveau_vma *);
  1150. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1151. /* nouveau_gem.c */
  1152. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1153. uint32_t domain, uint32_t tile_mode,
  1154. uint32_t tile_flags, struct nouveau_bo **);
  1155. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1156. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1157. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1158. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1159. struct drm_file *);
  1160. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1161. struct drm_file *);
  1162. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1163. struct drm_file *);
  1164. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1165. struct drm_file *);
  1166. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1167. struct drm_file *);
  1168. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1169. struct drm_file *);
  1170. extern struct dma_buf *nouveau_gem_prime_export(struct drm_device *dev,
  1171. struct drm_gem_object *obj, int flags);
  1172. extern struct drm_gem_object *nouveau_gem_prime_import(struct drm_device *dev,
  1173. struct dma_buf *dma_buf);
  1174. /* nouveau_display.c */
  1175. int nouveau_display_create(struct drm_device *dev);
  1176. void nouveau_display_destroy(struct drm_device *dev);
  1177. int nouveau_display_init(struct drm_device *dev);
  1178. void nouveau_display_fini(struct drm_device *dev);
  1179. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1180. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1181. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1182. struct drm_pending_vblank_event *event);
  1183. int nouveau_finish_page_flip(struct nouveau_channel *,
  1184. struct nouveau_page_flip_state *);
  1185. int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
  1186. struct drm_mode_create_dumb *args);
  1187. int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
  1188. uint32_t handle, uint64_t *offset);
  1189. int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
  1190. uint32_t handle);
  1191. /* nv10_gpio.c */
  1192. int nv10_gpio_init(struct drm_device *dev);
  1193. void nv10_gpio_fini(struct drm_device *dev);
  1194. int nv10_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1195. int nv10_gpio_sense(struct drm_device *dev, int line);
  1196. void nv10_gpio_irq_enable(struct drm_device *, int line, bool on);
  1197. /* nv50_gpio.c */
  1198. int nv50_gpio_init(struct drm_device *dev);
  1199. void nv50_gpio_fini(struct drm_device *dev);
  1200. int nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1201. int nv50_gpio_sense(struct drm_device *dev, int line);
  1202. void nv50_gpio_irq_enable(struct drm_device *, int line, bool on);
  1203. int nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1204. int nvd0_gpio_sense(struct drm_device *dev, int line);
  1205. /* nv50_calc.c */
  1206. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1207. int *N1, int *M1, int *N2, int *M2, int *P);
  1208. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1209. int clk, int *N, int *fN, int *M, int *P);
  1210. #ifndef ioread32_native
  1211. #ifdef __BIG_ENDIAN
  1212. #define ioread16_native ioread16be
  1213. #define iowrite16_native iowrite16be
  1214. #define ioread32_native ioread32be
  1215. #define iowrite32_native iowrite32be
  1216. #else /* def __BIG_ENDIAN */
  1217. #define ioread16_native ioread16
  1218. #define iowrite16_native iowrite16
  1219. #define ioread32_native ioread32
  1220. #define iowrite32_native iowrite32
  1221. #endif /* def __BIG_ENDIAN else */
  1222. #endif /* !ioread32_native */
  1223. /* channel control reg access */
  1224. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1225. {
  1226. return ioread32_native(chan->user + reg);
  1227. }
  1228. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1229. unsigned reg, u32 val)
  1230. {
  1231. iowrite32_native(val, chan->user + reg);
  1232. }
  1233. /* register access */
  1234. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1235. {
  1236. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1237. return ioread32_native(dev_priv->mmio + reg);
  1238. }
  1239. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1240. {
  1241. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1242. iowrite32_native(val, dev_priv->mmio + reg);
  1243. }
  1244. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1245. {
  1246. u32 tmp = nv_rd32(dev, reg);
  1247. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1248. return tmp;
  1249. }
  1250. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1251. {
  1252. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1253. return ioread8(dev_priv->mmio + reg);
  1254. }
  1255. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1256. {
  1257. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1258. iowrite8(val, dev_priv->mmio + reg);
  1259. }
  1260. #define nv_wait(dev, reg, mask, val) \
  1261. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1262. #define nv_wait_ne(dev, reg, mask, val) \
  1263. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1264. #define nv_wait_cb(dev, func, data) \
  1265. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1266. /* PRAMIN access */
  1267. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1268. {
  1269. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1270. return ioread32_native(dev_priv->ramin + offset);
  1271. }
  1272. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1273. {
  1274. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1275. iowrite32_native(val, dev_priv->ramin + offset);
  1276. }
  1277. /* object access */
  1278. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1279. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1280. /*
  1281. * Logging
  1282. * Argument d is (struct drm_device *).
  1283. */
  1284. #define NV_PRINTK(level, d, fmt, arg...) \
  1285. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1286. pci_name(d->pdev), ##arg)
  1287. #ifndef NV_DEBUG_NOTRACE
  1288. #define NV_DEBUG(d, fmt, arg...) do { \
  1289. if (drm_debug & DRM_UT_DRIVER) { \
  1290. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1291. __LINE__, ##arg); \
  1292. } \
  1293. } while (0)
  1294. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1295. if (drm_debug & DRM_UT_KMS) { \
  1296. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1297. __LINE__, ##arg); \
  1298. } \
  1299. } while (0)
  1300. #else
  1301. #define NV_DEBUG(d, fmt, arg...) do { \
  1302. if (drm_debug & DRM_UT_DRIVER) \
  1303. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1304. } while (0)
  1305. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1306. if (drm_debug & DRM_UT_KMS) \
  1307. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1308. } while (0)
  1309. #endif
  1310. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1311. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1312. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1313. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1314. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1315. #define NV_WARNONCE(d, fmt, arg...) do { \
  1316. static int _warned = 0; \
  1317. if (!_warned) { \
  1318. NV_WARN(d, fmt, ##arg); \
  1319. _warned = 1; \
  1320. } \
  1321. } while(0)
  1322. /* nouveau_reg_debug bitmask */
  1323. enum {
  1324. NOUVEAU_REG_DEBUG_MC = 0x1,
  1325. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1326. NOUVEAU_REG_DEBUG_FB = 0x4,
  1327. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1328. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1329. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1330. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1331. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1332. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1333. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1334. NOUVEAU_REG_DEBUG_AUXCH = 0x400
  1335. };
  1336. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1337. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1338. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1339. } while (0)
  1340. static inline bool
  1341. nv_two_heads(struct drm_device *dev)
  1342. {
  1343. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1344. const int impl = dev->pci_device & 0x0ff0;
  1345. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1346. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1347. return true;
  1348. return false;
  1349. }
  1350. static inline bool
  1351. nv_gf4_disp_arch(struct drm_device *dev)
  1352. {
  1353. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1354. }
  1355. static inline bool
  1356. nv_two_reg_pll(struct drm_device *dev)
  1357. {
  1358. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1359. const int impl = dev->pci_device & 0x0ff0;
  1360. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1361. return true;
  1362. return false;
  1363. }
  1364. static inline bool
  1365. nv_match_device(struct drm_device *dev, unsigned device,
  1366. unsigned sub_vendor, unsigned sub_device)
  1367. {
  1368. return dev->pdev->device == device &&
  1369. dev->pdev->subsystem_vendor == sub_vendor &&
  1370. dev->pdev->subsystem_device == sub_device;
  1371. }
  1372. static inline void *
  1373. nv_engine(struct drm_device *dev, int engine)
  1374. {
  1375. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1376. return (void *)dev_priv->eng[engine];
  1377. }
  1378. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1379. * helpful to determine a number of other hardware features
  1380. */
  1381. static inline int
  1382. nv44_graph_class(struct drm_device *dev)
  1383. {
  1384. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1385. if ((dev_priv->chipset & 0xf0) == 0x60)
  1386. return 1;
  1387. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1388. }
  1389. /* memory type/access flags, do not match hardware values */
  1390. #define NV_MEM_ACCESS_RO 1
  1391. #define NV_MEM_ACCESS_WO 2
  1392. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1393. #define NV_MEM_ACCESS_SYS 4
  1394. #define NV_MEM_ACCESS_VM 8
  1395. #define NV_MEM_ACCESS_NOSNOOP 16
  1396. #define NV_MEM_TARGET_VRAM 0
  1397. #define NV_MEM_TARGET_PCI 1
  1398. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1399. #define NV_MEM_TARGET_VM 3
  1400. #define NV_MEM_TARGET_GART 4
  1401. #define NV_MEM_TYPE_VM 0x7f
  1402. #define NV_MEM_COMP_VM 0x03
  1403. /* FIFO methods */
  1404. #define NV01_SUBCHAN_OBJECT 0x00000000
  1405. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH 0x00000010
  1406. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_LOW 0x00000014
  1407. #define NV84_SUBCHAN_SEMAPHORE_SEQUENCE 0x00000018
  1408. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER 0x0000001c
  1409. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL 0x00000001
  1410. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG 0x00000002
  1411. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL 0x00000004
  1412. #define NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD 0x00001000
  1413. #define NV84_SUBCHAN_NOTIFY_INTR 0x00000020
  1414. #define NV84_SUBCHAN_WRCACHE_FLUSH 0x00000024
  1415. #define NV10_SUBCHAN_REF_CNT 0x00000050
  1416. #define NVSW_SUBCHAN_PAGE_FLIP 0x00000054
  1417. #define NV11_SUBCHAN_DMA_SEMAPHORE 0x00000060
  1418. #define NV11_SUBCHAN_SEMAPHORE_OFFSET 0x00000064
  1419. #define NV11_SUBCHAN_SEMAPHORE_ACQUIRE 0x00000068
  1420. #define NV11_SUBCHAN_SEMAPHORE_RELEASE 0x0000006c
  1421. #define NV40_SUBCHAN_YIELD 0x00000080
  1422. /* NV_SW object class */
  1423. #define NV_SW 0x0000506e
  1424. #define NV_SW_DMA_VBLSEM 0x0000018c
  1425. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1426. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1427. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1428. #define NV_SW_PAGE_FLIP 0x00000500
  1429. #endif /* __NOUVEAU_DRV_H__ */