nouveau_dma.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. /*
  2. * Copyright (C) 2007 Ben Skeggs.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef __NOUVEAU_DMA_H__
  27. #define __NOUVEAU_DMA_H__
  28. #ifndef NOUVEAU_DMA_DEBUG
  29. #define NOUVEAU_DMA_DEBUG 0
  30. #endif
  31. void nv50_dma_push(struct nouveau_channel *, struct nouveau_bo *,
  32. int delta, int length);
  33. /*
  34. * There's a hw race condition where you can't jump to your PUT offset,
  35. * to avoid this we jump to offset + SKIPS and fill the difference with
  36. * NOPs.
  37. *
  38. * xf86-video-nv configures the DMA fetch size to 32 bytes, and uses
  39. * a SKIPS value of 8. Lets assume that the race condition is to do
  40. * with writing into the fetch area, we configure a fetch size of 128
  41. * bytes so we need a larger SKIPS value.
  42. */
  43. #define NOUVEAU_DMA_SKIPS (128 / 4)
  44. /* Hardcoded object assignments to subchannels (subchannel id). */
  45. enum {
  46. NvSubCtxSurf2D = 0,
  47. NvSubSw = 1,
  48. NvSubImageBlit = 2,
  49. NvSub2D = 3,
  50. NvSubGdiRect = 3,
  51. NvSubCopy = 4,
  52. };
  53. /* Object handles. */
  54. enum {
  55. NvM2MF = 0x80000001,
  56. NvDmaFB = 0x80000002,
  57. NvDmaTT = 0x80000003,
  58. NvNotify0 = 0x80000006,
  59. Nv2D = 0x80000007,
  60. NvCtxSurf2D = 0x80000008,
  61. NvRop = 0x80000009,
  62. NvImagePatt = 0x8000000a,
  63. NvClipRect = 0x8000000b,
  64. NvGdiRect = 0x8000000c,
  65. NvImageBlit = 0x8000000d,
  66. NvSw = 0x8000000e,
  67. NvSema = 0x8000000f,
  68. NvEvoSema0 = 0x80000010,
  69. NvEvoSema1 = 0x80000011,
  70. NvNotify1 = 0x80000012,
  71. /* G80+ display objects */
  72. NvEvoVRAM = 0x01000000,
  73. NvEvoFB16 = 0x01000001,
  74. NvEvoFB32 = 0x01000002,
  75. NvEvoVRAM_LP = 0x01000003,
  76. NvEvoSync = 0xcafe0000
  77. };
  78. #define NV_MEMORY_TO_MEMORY_FORMAT 0x00000039
  79. #define NV_MEMORY_TO_MEMORY_FORMAT_NAME 0x00000000
  80. #define NV_MEMORY_TO_MEMORY_FORMAT_SET_REF 0x00000050
  81. #define NV_MEMORY_TO_MEMORY_FORMAT_NOP 0x00000100
  82. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY 0x00000104
  83. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE 0x00000000
  84. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE_LE_AWAKEN 0x00000001
  85. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY 0x00000180
  86. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE 0x00000184
  87. #define NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN 0x0000030c
  88. #define NV50_MEMORY_TO_MEMORY_FORMAT 0x00005039
  89. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK200 0x00000200
  90. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK21C 0x0000021c
  91. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN_HIGH 0x00000238
  92. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_OUT_HIGH 0x0000023c
  93. static __must_check inline int
  94. RING_SPACE(struct nouveau_channel *chan, int size)
  95. {
  96. int ret;
  97. ret = nouveau_dma_wait(chan, 1, size);
  98. if (ret)
  99. return ret;
  100. chan->dma.free -= size;
  101. return 0;
  102. }
  103. static inline void
  104. OUT_RING(struct nouveau_channel *chan, int data)
  105. {
  106. if (NOUVEAU_DMA_DEBUG) {
  107. NV_INFO(chan->dev, "Ch%d/0x%08x: 0x%08x\n",
  108. chan->id, chan->dma.cur << 2, data);
  109. }
  110. nouveau_bo_wr32(chan->pushbuf_bo, chan->dma.cur++, data);
  111. }
  112. extern void
  113. OUT_RINGp(struct nouveau_channel *chan, const void *data, unsigned nr_dwords);
  114. static inline void
  115. BEGIN_NV04(struct nouveau_channel *chan, int subc, int mthd, int size)
  116. {
  117. OUT_RING(chan, 0x00000000 | (subc << 13) | (size << 18) | mthd);
  118. }
  119. static inline void
  120. BEGIN_NI04(struct nouveau_channel *chan, int subc, int mthd, int size)
  121. {
  122. OUT_RING(chan, 0x40000000 | (subc << 13) | (size << 18) | mthd);
  123. }
  124. static inline void
  125. BEGIN_NVC0(struct nouveau_channel *chan, int subc, int mthd, int size)
  126. {
  127. OUT_RING(chan, 0x20000000 | (size << 16) | (subc << 13) | (mthd >> 2));
  128. }
  129. static inline void
  130. BEGIN_NIC0(struct nouveau_channel *chan, int subc, int mthd, int size)
  131. {
  132. OUT_RING(chan, 0x60000000 | (size << 16) | (subc << 13) | (mthd >> 2));
  133. }
  134. static inline void
  135. BEGIN_IMC0(struct nouveau_channel *chan, int subc, int mthd, u16 data)
  136. {
  137. OUT_RING(chan, 0x80000000 | (data << 16) | (subc << 13) | (mthd >> 2));
  138. }
  139. #define WRITE_PUT(val) do { \
  140. DRM_MEMORYBARRIER(); \
  141. nouveau_bo_rd32(chan->pushbuf_bo, 0); \
  142. nvchan_wr32(chan, chan->user_put, ((val) << 2) + chan->pushbuf_base); \
  143. } while (0)
  144. static inline void
  145. FIRE_RING(struct nouveau_channel *chan)
  146. {
  147. if (NOUVEAU_DMA_DEBUG) {
  148. NV_INFO(chan->dev, "Ch%d/0x%08x: PUSH!\n",
  149. chan->id, chan->dma.cur << 2);
  150. }
  151. if (chan->dma.cur == chan->dma.put)
  152. return;
  153. chan->accel_done = true;
  154. if (chan->dma.ib_max) {
  155. nv50_dma_push(chan, chan->pushbuf_bo, chan->dma.put << 2,
  156. (chan->dma.cur - chan->dma.put) << 2);
  157. } else {
  158. WRITE_PUT(chan->dma.cur);
  159. }
  160. chan->dma.put = chan->dma.cur;
  161. }
  162. static inline void
  163. WIND_RING(struct nouveau_channel *chan)
  164. {
  165. chan->dma.cur = chan->dma.put;
  166. }
  167. #endif