i915_drv.h 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <linux/i2c-algo-bit.h>
  37. #include <drm/intel-gtt.h>
  38. #include <linux/backlight.h>
  39. #include <linux/intel-iommu.h>
  40. #include <linux/kref.h>
  41. /* General customization:
  42. */
  43. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  44. #define DRIVER_NAME "i915"
  45. #define DRIVER_DESC "Intel Graphics"
  46. #define DRIVER_DATE "20080730"
  47. enum pipe {
  48. PIPE_A = 0,
  49. PIPE_B,
  50. PIPE_C,
  51. I915_MAX_PIPES
  52. };
  53. #define pipe_name(p) ((p) + 'A')
  54. enum plane {
  55. PLANE_A = 0,
  56. PLANE_B,
  57. PLANE_C,
  58. };
  59. #define plane_name(p) ((p) + 'A')
  60. enum port {
  61. PORT_A = 0,
  62. PORT_B,
  63. PORT_C,
  64. PORT_D,
  65. PORT_E,
  66. I915_MAX_PORTS
  67. };
  68. #define port_name(p) ((p) + 'A')
  69. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  70. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  71. struct intel_pch_pll {
  72. int refcount; /* count of number of CRTCs sharing this PLL */
  73. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  74. bool on; /* is the PLL actually active? Disabled during modeset */
  75. int pll_reg;
  76. int fp0_reg;
  77. int fp1_reg;
  78. };
  79. #define I915_NUM_PLLS 2
  80. /* Interface history:
  81. *
  82. * 1.1: Original.
  83. * 1.2: Add Power Management
  84. * 1.3: Add vblank support
  85. * 1.4: Fix cmdbuffer path, add heap destroy
  86. * 1.5: Add vblank pipe configuration
  87. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  88. * - Support vertical blank on secondary display pipe
  89. */
  90. #define DRIVER_MAJOR 1
  91. #define DRIVER_MINOR 6
  92. #define DRIVER_PATCHLEVEL 0
  93. #define WATCH_COHERENCY 0
  94. #define WATCH_LISTS 0
  95. #define I915_GEM_PHYS_CURSOR_0 1
  96. #define I915_GEM_PHYS_CURSOR_1 2
  97. #define I915_GEM_PHYS_OVERLAY_REGS 3
  98. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  99. struct drm_i915_gem_phys_object {
  100. int id;
  101. struct page **page_list;
  102. drm_dma_handle_t *handle;
  103. struct drm_i915_gem_object *cur_obj;
  104. };
  105. struct mem_block {
  106. struct mem_block *next;
  107. struct mem_block *prev;
  108. int start;
  109. int size;
  110. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  111. };
  112. struct opregion_header;
  113. struct opregion_acpi;
  114. struct opregion_swsci;
  115. struct opregion_asle;
  116. struct drm_i915_private;
  117. struct intel_opregion {
  118. struct opregion_header __iomem *header;
  119. struct opregion_acpi __iomem *acpi;
  120. struct opregion_swsci __iomem *swsci;
  121. struct opregion_asle __iomem *asle;
  122. void __iomem *vbt;
  123. u32 __iomem *lid_state;
  124. };
  125. #define OPREGION_SIZE (8*1024)
  126. struct intel_overlay;
  127. struct intel_overlay_error_state;
  128. struct drm_i915_master_private {
  129. drm_local_map_t *sarea;
  130. struct _drm_i915_sarea *sarea_priv;
  131. };
  132. #define I915_FENCE_REG_NONE -1
  133. #define I915_MAX_NUM_FENCES 16
  134. /* 16 fences + sign bit for FENCE_REG_NONE */
  135. #define I915_MAX_NUM_FENCE_BITS 5
  136. struct drm_i915_fence_reg {
  137. struct list_head lru_list;
  138. struct drm_i915_gem_object *obj;
  139. int pin_count;
  140. };
  141. struct sdvo_device_mapping {
  142. u8 initialized;
  143. u8 dvo_port;
  144. u8 slave_addr;
  145. u8 dvo_wiring;
  146. u8 i2c_pin;
  147. u8 ddc_pin;
  148. };
  149. struct intel_display_error_state;
  150. struct drm_i915_error_state {
  151. struct kref ref;
  152. u32 eir;
  153. u32 pgtbl_er;
  154. u32 ier;
  155. bool waiting[I915_NUM_RINGS];
  156. u32 pipestat[I915_MAX_PIPES];
  157. u32 tail[I915_NUM_RINGS];
  158. u32 head[I915_NUM_RINGS];
  159. u32 ipeir[I915_NUM_RINGS];
  160. u32 ipehr[I915_NUM_RINGS];
  161. u32 instdone[I915_NUM_RINGS];
  162. u32 acthd[I915_NUM_RINGS];
  163. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  164. /* our own tracking of ring head and tail */
  165. u32 cpu_ring_head[I915_NUM_RINGS];
  166. u32 cpu_ring_tail[I915_NUM_RINGS];
  167. u32 error; /* gen6+ */
  168. u32 instpm[I915_NUM_RINGS];
  169. u32 instps[I915_NUM_RINGS];
  170. u32 instdone1;
  171. u32 seqno[I915_NUM_RINGS];
  172. u64 bbaddr;
  173. u32 fault_reg[I915_NUM_RINGS];
  174. u32 done_reg;
  175. u32 faddr[I915_NUM_RINGS];
  176. u64 fence[I915_MAX_NUM_FENCES];
  177. struct timeval time;
  178. struct drm_i915_error_ring {
  179. struct drm_i915_error_object {
  180. int page_count;
  181. u32 gtt_offset;
  182. u32 *pages[0];
  183. } *ringbuffer, *batchbuffer;
  184. struct drm_i915_error_request {
  185. long jiffies;
  186. u32 seqno;
  187. u32 tail;
  188. } *requests;
  189. int num_requests;
  190. } ring[I915_NUM_RINGS];
  191. struct drm_i915_error_buffer {
  192. u32 size;
  193. u32 name;
  194. u32 seqno;
  195. u32 gtt_offset;
  196. u32 read_domains;
  197. u32 write_domain;
  198. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  199. s32 pinned:2;
  200. u32 tiling:2;
  201. u32 dirty:1;
  202. u32 purgeable:1;
  203. s32 ring:4;
  204. u32 cache_level:2;
  205. } *active_bo, *pinned_bo;
  206. u32 active_bo_count, pinned_bo_count;
  207. struct intel_overlay_error_state *overlay;
  208. struct intel_display_error_state *display;
  209. };
  210. struct drm_i915_display_funcs {
  211. void (*dpms)(struct drm_crtc *crtc, int mode);
  212. bool (*fbc_enabled)(struct drm_device *dev);
  213. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  214. void (*disable_fbc)(struct drm_device *dev);
  215. int (*get_display_clock_speed)(struct drm_device *dev);
  216. int (*get_fifo_size)(struct drm_device *dev, int plane);
  217. void (*update_wm)(struct drm_device *dev);
  218. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  219. uint32_t sprite_width, int pixel_size);
  220. void (*sanitize_pm)(struct drm_device *dev);
  221. void (*update_linetime_wm)(struct drm_device *dev, int pipe,
  222. struct drm_display_mode *mode);
  223. int (*crtc_mode_set)(struct drm_crtc *crtc,
  224. struct drm_display_mode *mode,
  225. struct drm_display_mode *adjusted_mode,
  226. int x, int y,
  227. struct drm_framebuffer *old_fb);
  228. void (*off)(struct drm_crtc *crtc);
  229. void (*write_eld)(struct drm_connector *connector,
  230. struct drm_crtc *crtc);
  231. void (*fdi_link_train)(struct drm_crtc *crtc);
  232. void (*init_clock_gating)(struct drm_device *dev);
  233. void (*init_pch_clock_gating)(struct drm_device *dev);
  234. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  235. struct drm_framebuffer *fb,
  236. struct drm_i915_gem_object *obj);
  237. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  238. int x, int y);
  239. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  240. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  241. /* clock updates for mode set */
  242. /* cursor updates */
  243. /* render clock increase/decrease */
  244. /* display clock increase/decrease */
  245. /* pll clock increase/decrease */
  246. };
  247. struct intel_device_info {
  248. u8 gen;
  249. u8 is_mobile:1;
  250. u8 is_i85x:1;
  251. u8 is_i915g:1;
  252. u8 is_i945gm:1;
  253. u8 is_g33:1;
  254. u8 need_gfx_hws:1;
  255. u8 is_g4x:1;
  256. u8 is_pineview:1;
  257. u8 is_broadwater:1;
  258. u8 is_crestline:1;
  259. u8 is_ivybridge:1;
  260. u8 is_valleyview:1;
  261. u8 has_pch_split:1;
  262. u8 has_force_wake:1;
  263. u8 is_haswell:1;
  264. u8 has_fbc:1;
  265. u8 has_pipe_cxsr:1;
  266. u8 has_hotplug:1;
  267. u8 cursor_needs_physical:1;
  268. u8 has_overlay:1;
  269. u8 overlay_needs_physical:1;
  270. u8 supports_tv:1;
  271. u8 has_bsd_ring:1;
  272. u8 has_blt_ring:1;
  273. u8 has_llc:1;
  274. };
  275. #define I915_PPGTT_PD_ENTRIES 512
  276. #define I915_PPGTT_PT_ENTRIES 1024
  277. struct i915_hw_ppgtt {
  278. unsigned num_pd_entries;
  279. struct page **pt_pages;
  280. uint32_t pd_offset;
  281. dma_addr_t *pt_dma_addr;
  282. dma_addr_t scratch_page_dma_addr;
  283. };
  284. enum no_fbc_reason {
  285. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  286. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  287. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  288. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  289. FBC_BAD_PLANE, /* fbc not supported on plane */
  290. FBC_NOT_TILED, /* buffer not tiled */
  291. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  292. FBC_MODULE_PARAM,
  293. };
  294. enum intel_pch {
  295. PCH_IBX, /* Ibexpeak PCH */
  296. PCH_CPT, /* Cougarpoint PCH */
  297. PCH_LPT, /* Lynxpoint PCH */
  298. };
  299. #define QUIRK_PIPEA_FORCE (1<<0)
  300. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  301. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  302. struct intel_fbdev;
  303. struct intel_fbc_work;
  304. struct intel_gmbus {
  305. struct i2c_adapter adapter;
  306. bool force_bit;
  307. u32 reg0;
  308. u32 gpio_reg;
  309. struct i2c_algo_bit_data bit_algo;
  310. struct drm_i915_private *dev_priv;
  311. };
  312. typedef struct drm_i915_private {
  313. struct drm_device *dev;
  314. const struct intel_device_info *info;
  315. int relative_constants_mode;
  316. void __iomem *regs;
  317. /** gt_fifo_count and the subsequent register write are synchronized
  318. * with dev->struct_mutex. */
  319. unsigned gt_fifo_count;
  320. /** forcewake_count is protected by gt_lock */
  321. unsigned forcewake_count;
  322. /** gt_lock is also taken in irq contexts. */
  323. struct spinlock gt_lock;
  324. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  325. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  326. * controller on different i2c buses. */
  327. struct mutex gmbus_mutex;
  328. /**
  329. * Base address of the gmbus and gpio block.
  330. */
  331. uint32_t gpio_mmio_base;
  332. struct pci_dev *bridge_dev;
  333. struct intel_ring_buffer ring[I915_NUM_RINGS];
  334. uint32_t next_seqno;
  335. drm_dma_handle_t *status_page_dmah;
  336. uint32_t counter;
  337. struct drm_i915_gem_object *pwrctx;
  338. struct drm_i915_gem_object *renderctx;
  339. struct resource mch_res;
  340. unsigned int cpp;
  341. int back_offset;
  342. int front_offset;
  343. int current_page;
  344. int page_flipping;
  345. atomic_t irq_received;
  346. /* protects the irq masks */
  347. spinlock_t irq_lock;
  348. /* DPIO indirect register protection */
  349. spinlock_t dpio_lock;
  350. /** Cached value of IMR to avoid reads in updating the bitfield */
  351. u32 pipestat[2];
  352. u32 irq_mask;
  353. u32 gt_irq_mask;
  354. u32 pch_irq_mask;
  355. u32 hotplug_supported_mask;
  356. struct work_struct hotplug_work;
  357. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  358. int num_pipe;
  359. int num_pch_pll;
  360. /* For hangcheck timer */
  361. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  362. struct timer_list hangcheck_timer;
  363. int hangcheck_count;
  364. uint32_t last_acthd[I915_NUM_RINGS];
  365. uint32_t last_instdone;
  366. uint32_t last_instdone1;
  367. unsigned int stop_rings;
  368. unsigned long cfb_size;
  369. unsigned int cfb_fb;
  370. enum plane cfb_plane;
  371. int cfb_y;
  372. struct intel_fbc_work *fbc_work;
  373. struct intel_opregion opregion;
  374. /* overlay */
  375. struct intel_overlay *overlay;
  376. bool sprite_scaling_enabled;
  377. /* LVDS info */
  378. int backlight_level; /* restore backlight to this value */
  379. bool backlight_enabled;
  380. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  381. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  382. /* Feature bits from the VBIOS */
  383. unsigned int int_tv_support:1;
  384. unsigned int lvds_dither:1;
  385. unsigned int lvds_vbt:1;
  386. unsigned int int_crt_support:1;
  387. unsigned int lvds_use_ssc:1;
  388. unsigned int display_clock_mode:1;
  389. int lvds_ssc_freq;
  390. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  391. unsigned int lvds_val; /* used for checking LVDS channel mode */
  392. struct {
  393. int rate;
  394. int lanes;
  395. int preemphasis;
  396. int vswing;
  397. bool initialized;
  398. bool support;
  399. int bpp;
  400. struct edp_power_seq pps;
  401. } edp;
  402. bool no_aux_handshake;
  403. struct notifier_block lid_notifier;
  404. int crt_ddc_pin;
  405. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  406. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  407. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  408. unsigned int fsb_freq, mem_freq, is_ddr3;
  409. spinlock_t error_lock;
  410. /* Protected by dev->error_lock. */
  411. struct drm_i915_error_state *first_error;
  412. struct work_struct error_work;
  413. struct completion error_completion;
  414. struct workqueue_struct *wq;
  415. /* Display functions */
  416. struct drm_i915_display_funcs display;
  417. /* PCH chipset type */
  418. enum intel_pch pch_type;
  419. unsigned long quirks;
  420. /* Register state */
  421. bool modeset_on_lid;
  422. u8 saveLBB;
  423. u32 saveDSPACNTR;
  424. u32 saveDSPBCNTR;
  425. u32 saveDSPARB;
  426. u32 saveHWS;
  427. u32 savePIPEACONF;
  428. u32 savePIPEBCONF;
  429. u32 savePIPEASRC;
  430. u32 savePIPEBSRC;
  431. u32 saveFPA0;
  432. u32 saveFPA1;
  433. u32 saveDPLL_A;
  434. u32 saveDPLL_A_MD;
  435. u32 saveHTOTAL_A;
  436. u32 saveHBLANK_A;
  437. u32 saveHSYNC_A;
  438. u32 saveVTOTAL_A;
  439. u32 saveVBLANK_A;
  440. u32 saveVSYNC_A;
  441. u32 saveBCLRPAT_A;
  442. u32 saveTRANSACONF;
  443. u32 saveTRANS_HTOTAL_A;
  444. u32 saveTRANS_HBLANK_A;
  445. u32 saveTRANS_HSYNC_A;
  446. u32 saveTRANS_VTOTAL_A;
  447. u32 saveTRANS_VBLANK_A;
  448. u32 saveTRANS_VSYNC_A;
  449. u32 savePIPEASTAT;
  450. u32 saveDSPASTRIDE;
  451. u32 saveDSPASIZE;
  452. u32 saveDSPAPOS;
  453. u32 saveDSPAADDR;
  454. u32 saveDSPASURF;
  455. u32 saveDSPATILEOFF;
  456. u32 savePFIT_PGM_RATIOS;
  457. u32 saveBLC_HIST_CTL;
  458. u32 saveBLC_PWM_CTL;
  459. u32 saveBLC_PWM_CTL2;
  460. u32 saveBLC_CPU_PWM_CTL;
  461. u32 saveBLC_CPU_PWM_CTL2;
  462. u32 saveFPB0;
  463. u32 saveFPB1;
  464. u32 saveDPLL_B;
  465. u32 saveDPLL_B_MD;
  466. u32 saveHTOTAL_B;
  467. u32 saveHBLANK_B;
  468. u32 saveHSYNC_B;
  469. u32 saveVTOTAL_B;
  470. u32 saveVBLANK_B;
  471. u32 saveVSYNC_B;
  472. u32 saveBCLRPAT_B;
  473. u32 saveTRANSBCONF;
  474. u32 saveTRANS_HTOTAL_B;
  475. u32 saveTRANS_HBLANK_B;
  476. u32 saveTRANS_HSYNC_B;
  477. u32 saveTRANS_VTOTAL_B;
  478. u32 saveTRANS_VBLANK_B;
  479. u32 saveTRANS_VSYNC_B;
  480. u32 savePIPEBSTAT;
  481. u32 saveDSPBSTRIDE;
  482. u32 saveDSPBSIZE;
  483. u32 saveDSPBPOS;
  484. u32 saveDSPBADDR;
  485. u32 saveDSPBSURF;
  486. u32 saveDSPBTILEOFF;
  487. u32 saveVGA0;
  488. u32 saveVGA1;
  489. u32 saveVGA_PD;
  490. u32 saveVGACNTRL;
  491. u32 saveADPA;
  492. u32 saveLVDS;
  493. u32 savePP_ON_DELAYS;
  494. u32 savePP_OFF_DELAYS;
  495. u32 saveDVOA;
  496. u32 saveDVOB;
  497. u32 saveDVOC;
  498. u32 savePP_ON;
  499. u32 savePP_OFF;
  500. u32 savePP_CONTROL;
  501. u32 savePP_DIVISOR;
  502. u32 savePFIT_CONTROL;
  503. u32 save_palette_a[256];
  504. u32 save_palette_b[256];
  505. u32 saveDPFC_CB_BASE;
  506. u32 saveFBC_CFB_BASE;
  507. u32 saveFBC_LL_BASE;
  508. u32 saveFBC_CONTROL;
  509. u32 saveFBC_CONTROL2;
  510. u32 saveIER;
  511. u32 saveIIR;
  512. u32 saveIMR;
  513. u32 saveDEIER;
  514. u32 saveDEIMR;
  515. u32 saveGTIER;
  516. u32 saveGTIMR;
  517. u32 saveFDI_RXA_IMR;
  518. u32 saveFDI_RXB_IMR;
  519. u32 saveCACHE_MODE_0;
  520. u32 saveMI_ARB_STATE;
  521. u32 saveSWF0[16];
  522. u32 saveSWF1[16];
  523. u32 saveSWF2[3];
  524. u8 saveMSR;
  525. u8 saveSR[8];
  526. u8 saveGR[25];
  527. u8 saveAR_INDEX;
  528. u8 saveAR[21];
  529. u8 saveDACMASK;
  530. u8 saveCR[37];
  531. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  532. u32 saveCURACNTR;
  533. u32 saveCURAPOS;
  534. u32 saveCURABASE;
  535. u32 saveCURBCNTR;
  536. u32 saveCURBPOS;
  537. u32 saveCURBBASE;
  538. u32 saveCURSIZE;
  539. u32 saveDP_B;
  540. u32 saveDP_C;
  541. u32 saveDP_D;
  542. u32 savePIPEA_GMCH_DATA_M;
  543. u32 savePIPEB_GMCH_DATA_M;
  544. u32 savePIPEA_GMCH_DATA_N;
  545. u32 savePIPEB_GMCH_DATA_N;
  546. u32 savePIPEA_DP_LINK_M;
  547. u32 savePIPEB_DP_LINK_M;
  548. u32 savePIPEA_DP_LINK_N;
  549. u32 savePIPEB_DP_LINK_N;
  550. u32 saveFDI_RXA_CTL;
  551. u32 saveFDI_TXA_CTL;
  552. u32 saveFDI_RXB_CTL;
  553. u32 saveFDI_TXB_CTL;
  554. u32 savePFA_CTL_1;
  555. u32 savePFB_CTL_1;
  556. u32 savePFA_WIN_SZ;
  557. u32 savePFB_WIN_SZ;
  558. u32 savePFA_WIN_POS;
  559. u32 savePFB_WIN_POS;
  560. u32 savePCH_DREF_CONTROL;
  561. u32 saveDISP_ARB_CTL;
  562. u32 savePIPEA_DATA_M1;
  563. u32 savePIPEA_DATA_N1;
  564. u32 savePIPEA_LINK_M1;
  565. u32 savePIPEA_LINK_N1;
  566. u32 savePIPEB_DATA_M1;
  567. u32 savePIPEB_DATA_N1;
  568. u32 savePIPEB_LINK_M1;
  569. u32 savePIPEB_LINK_N1;
  570. u32 saveMCHBAR_RENDER_STANDBY;
  571. u32 savePCH_PORT_HOTPLUG;
  572. struct {
  573. /** Bridge to intel-gtt-ko */
  574. const struct intel_gtt *gtt;
  575. /** Memory allocator for GTT stolen memory */
  576. struct drm_mm stolen;
  577. /** Memory allocator for GTT */
  578. struct drm_mm gtt_space;
  579. /** List of all objects in gtt_space. Used to restore gtt
  580. * mappings on resume */
  581. struct list_head gtt_list;
  582. /** Usable portion of the GTT for GEM */
  583. unsigned long gtt_start;
  584. unsigned long gtt_mappable_end;
  585. unsigned long gtt_end;
  586. struct io_mapping *gtt_mapping;
  587. int gtt_mtrr;
  588. /** PPGTT used for aliasing the PPGTT with the GTT */
  589. struct i915_hw_ppgtt *aliasing_ppgtt;
  590. struct shrinker inactive_shrinker;
  591. /**
  592. * List of objects currently involved in rendering.
  593. *
  594. * Includes buffers having the contents of their GPU caches
  595. * flushed, not necessarily primitives. last_rendering_seqno
  596. * represents when the rendering involved will be completed.
  597. *
  598. * A reference is held on the buffer while on this list.
  599. */
  600. struct list_head active_list;
  601. /**
  602. * List of objects which are not in the ringbuffer but which
  603. * still have a write_domain which needs to be flushed before
  604. * unbinding.
  605. *
  606. * last_rendering_seqno is 0 while an object is in this list.
  607. *
  608. * A reference is held on the buffer while on this list.
  609. */
  610. struct list_head flushing_list;
  611. /**
  612. * LRU list of objects which are not in the ringbuffer and
  613. * are ready to unbind, but are still in the GTT.
  614. *
  615. * last_rendering_seqno is 0 while an object is in this list.
  616. *
  617. * A reference is not held on the buffer while on this list,
  618. * as merely being GTT-bound shouldn't prevent its being
  619. * freed, and we'll pull it off the list in the free path.
  620. */
  621. struct list_head inactive_list;
  622. /** LRU list of objects with fence regs on them. */
  623. struct list_head fence_list;
  624. /**
  625. * We leave the user IRQ off as much as possible,
  626. * but this means that requests will finish and never
  627. * be retired once the system goes idle. Set a timer to
  628. * fire periodically while the ring is running. When it
  629. * fires, go retire requests.
  630. */
  631. struct delayed_work retire_work;
  632. /**
  633. * Are we in a non-interruptible section of code like
  634. * modesetting?
  635. */
  636. bool interruptible;
  637. /**
  638. * Flag if the X Server, and thus DRM, is not currently in
  639. * control of the device.
  640. *
  641. * This is set between LeaveVT and EnterVT. It needs to be
  642. * replaced with a semaphore. It also needs to be
  643. * transitioned away from for kernel modesetting.
  644. */
  645. int suspended;
  646. /**
  647. * Flag if the hardware appears to be wedged.
  648. *
  649. * This is set when attempts to idle the device timeout.
  650. * It prevents command submission from occurring and makes
  651. * every pending request fail
  652. */
  653. atomic_t wedged;
  654. /** Bit 6 swizzling required for X tiling */
  655. uint32_t bit_6_swizzle_x;
  656. /** Bit 6 swizzling required for Y tiling */
  657. uint32_t bit_6_swizzle_y;
  658. /* storage for physical objects */
  659. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  660. /* accounting, useful for userland debugging */
  661. size_t gtt_total;
  662. size_t mappable_gtt_total;
  663. size_t object_memory;
  664. u32 object_count;
  665. } mm;
  666. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  667. * here! */
  668. struct {
  669. unsigned allow_batchbuffer : 1;
  670. u32 __iomem *gfx_hws_cpu_addr;
  671. } dri1;
  672. /* Kernel Modesetting */
  673. struct sdvo_device_mapping sdvo_mappings[2];
  674. /* indicate whether the LVDS_BORDER should be enabled or not */
  675. unsigned int lvds_border_bits;
  676. /* Panel fitter placement and size for Ironlake+ */
  677. u32 pch_pf_pos, pch_pf_size;
  678. struct drm_crtc *plane_to_crtc_mapping[3];
  679. struct drm_crtc *pipe_to_crtc_mapping[3];
  680. wait_queue_head_t pending_flip_queue;
  681. struct intel_pch_pll pch_plls[I915_NUM_PLLS];
  682. /* Reclocking support */
  683. bool render_reclock_avail;
  684. bool lvds_downclock_avail;
  685. /* indicates the reduced downclock for LVDS*/
  686. int lvds_downclock;
  687. struct work_struct idle_work;
  688. struct timer_list idle_timer;
  689. bool busy;
  690. u16 orig_clock;
  691. int child_dev_num;
  692. struct child_device_config *child_dev;
  693. struct drm_connector *int_lvds_connector;
  694. struct drm_connector *int_edp_connector;
  695. bool mchbar_need_disable;
  696. struct work_struct rps_work;
  697. spinlock_t rps_lock;
  698. u32 pm_iir;
  699. u8 cur_delay;
  700. u8 min_delay;
  701. u8 max_delay;
  702. u8 fmax;
  703. u8 fstart;
  704. u64 last_count1;
  705. unsigned long last_time1;
  706. unsigned long chipset_power;
  707. u64 last_count2;
  708. struct timespec last_time2;
  709. unsigned long gfx_power;
  710. int c_m;
  711. int r_t;
  712. u8 corr;
  713. spinlock_t *mchdev_lock;
  714. enum no_fbc_reason no_fbc_reason;
  715. struct drm_mm_node *compressed_fb;
  716. struct drm_mm_node *compressed_llb;
  717. unsigned long last_gpu_reset;
  718. /* list of fbdev register on this device */
  719. struct intel_fbdev *fbdev;
  720. struct backlight_device *backlight;
  721. struct drm_property *broadcast_rgb_property;
  722. struct drm_property *force_audio_property;
  723. } drm_i915_private_t;
  724. /* Iterate over initialised rings */
  725. #define for_each_ring(ring__, dev_priv__, i__) \
  726. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  727. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  728. enum hdmi_force_audio {
  729. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  730. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  731. HDMI_AUDIO_AUTO, /* trust EDID */
  732. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  733. };
  734. enum i915_cache_level {
  735. I915_CACHE_NONE,
  736. I915_CACHE_LLC,
  737. I915_CACHE_LLC_MLC, /* gen6+ */
  738. };
  739. struct drm_i915_gem_object {
  740. struct drm_gem_object base;
  741. /** Current space allocated to this object in the GTT, if any. */
  742. struct drm_mm_node *gtt_space;
  743. struct list_head gtt_list;
  744. /** This object's place on the active/flushing/inactive lists */
  745. struct list_head ring_list;
  746. struct list_head mm_list;
  747. /** This object's place on GPU write list */
  748. struct list_head gpu_write_list;
  749. /** This object's place in the batchbuffer or on the eviction list */
  750. struct list_head exec_list;
  751. /**
  752. * This is set if the object is on the active or flushing lists
  753. * (has pending rendering), and is not set if it's on inactive (ready
  754. * to be unbound).
  755. */
  756. unsigned int active:1;
  757. /**
  758. * This is set if the object has been written to since last bound
  759. * to the GTT
  760. */
  761. unsigned int dirty:1;
  762. /**
  763. * This is set if the object has been written to since the last
  764. * GPU flush.
  765. */
  766. unsigned int pending_gpu_write:1;
  767. /**
  768. * Fence register bits (if any) for this object. Will be set
  769. * as needed when mapped into the GTT.
  770. * Protected by dev->struct_mutex.
  771. */
  772. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  773. /**
  774. * Advice: are the backing pages purgeable?
  775. */
  776. unsigned int madv:2;
  777. /**
  778. * Current tiling mode for the object.
  779. */
  780. unsigned int tiling_mode:2;
  781. /**
  782. * Whether the tiling parameters for the currently associated fence
  783. * register have changed. Note that for the purposes of tracking
  784. * tiling changes we also treat the unfenced register, the register
  785. * slot that the object occupies whilst it executes a fenced
  786. * command (such as BLT on gen2/3), as a "fence".
  787. */
  788. unsigned int fence_dirty:1;
  789. /** How many users have pinned this object in GTT space. The following
  790. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  791. * (via user_pin_count), execbuffer (objects are not allowed multiple
  792. * times for the same batchbuffer), and the framebuffer code. When
  793. * switching/pageflipping, the framebuffer code has at most two buffers
  794. * pinned per crtc.
  795. *
  796. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  797. * bits with absolutely no headroom. So use 4 bits. */
  798. unsigned int pin_count:4;
  799. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  800. /**
  801. * Is the object at the current location in the gtt mappable and
  802. * fenceable? Used to avoid costly recalculations.
  803. */
  804. unsigned int map_and_fenceable:1;
  805. /**
  806. * Whether the current gtt mapping needs to be mappable (and isn't just
  807. * mappable by accident). Track pin and fault separate for a more
  808. * accurate mappable working set.
  809. */
  810. unsigned int fault_mappable:1;
  811. unsigned int pin_mappable:1;
  812. /*
  813. * Is the GPU currently using a fence to access this buffer,
  814. */
  815. unsigned int pending_fenced_gpu_access:1;
  816. unsigned int fenced_gpu_access:1;
  817. unsigned int cache_level:2;
  818. unsigned int has_aliasing_ppgtt_mapping:1;
  819. unsigned int has_global_gtt_mapping:1;
  820. struct page **pages;
  821. /**
  822. * DMAR support
  823. */
  824. struct scatterlist *sg_list;
  825. int num_sg;
  826. /* prime dma-buf support */
  827. struct sg_table *sg_table;
  828. void *dma_buf_vmapping;
  829. int vmapping_count;
  830. /**
  831. * Used for performing relocations during execbuffer insertion.
  832. */
  833. struct hlist_node exec_node;
  834. unsigned long exec_handle;
  835. struct drm_i915_gem_exec_object2 *exec_entry;
  836. /**
  837. * Current offset of the object in GTT space.
  838. *
  839. * This is the same as gtt_space->start
  840. */
  841. uint32_t gtt_offset;
  842. struct intel_ring_buffer *ring;
  843. /** Breadcrumb of last rendering to the buffer. */
  844. uint32_t last_rendering_seqno;
  845. /** Breadcrumb of last fenced GPU access to the buffer. */
  846. uint32_t last_fenced_seqno;
  847. /** Current tiling stride for the object, if it's tiled. */
  848. uint32_t stride;
  849. /** Record of address bit 17 of each page at last unbind. */
  850. unsigned long *bit_17;
  851. /** User space pin count and filp owning the pin */
  852. uint32_t user_pin_count;
  853. struct drm_file *pin_filp;
  854. /** for phy allocated objects */
  855. struct drm_i915_gem_phys_object *phys_obj;
  856. /**
  857. * Number of crtcs where this object is currently the fb, but
  858. * will be page flipped away on the next vblank. When it
  859. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  860. */
  861. atomic_t pending_flip;
  862. };
  863. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  864. /**
  865. * Request queue structure.
  866. *
  867. * The request queue allows us to note sequence numbers that have been emitted
  868. * and may be associated with active buffers to be retired.
  869. *
  870. * By keeping this list, we can avoid having to do questionable
  871. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  872. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  873. */
  874. struct drm_i915_gem_request {
  875. /** On Which ring this request was generated */
  876. struct intel_ring_buffer *ring;
  877. /** GEM sequence number associated with this request. */
  878. uint32_t seqno;
  879. /** Postion in the ringbuffer of the end of the request */
  880. u32 tail;
  881. /** Time at which this request was emitted, in jiffies. */
  882. unsigned long emitted_jiffies;
  883. /** global list entry for this request */
  884. struct list_head list;
  885. struct drm_i915_file_private *file_priv;
  886. /** file_priv list entry for this request */
  887. struct list_head client_list;
  888. };
  889. struct drm_i915_file_private {
  890. struct {
  891. struct spinlock lock;
  892. struct list_head request_list;
  893. } mm;
  894. };
  895. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  896. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  897. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  898. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  899. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  900. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  901. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  902. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  903. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  904. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  905. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  906. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  907. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  908. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  909. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  910. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  911. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  912. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  913. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  914. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  915. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  916. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  917. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  918. /*
  919. * The genX designation typically refers to the render engine, so render
  920. * capability related checks should use IS_GEN, while display and other checks
  921. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  922. * chips, etc.).
  923. */
  924. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  925. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  926. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  927. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  928. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  929. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  930. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  931. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  932. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  933. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  934. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
  935. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  936. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  937. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  938. * rows, which changed the alignment requirements and fence programming.
  939. */
  940. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  941. IS_I915GM(dev)))
  942. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  943. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  944. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  945. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  946. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  947. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  948. /* dsparb controlled by hw only */
  949. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  950. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  951. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  952. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  953. #define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
  954. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  955. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  956. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  957. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  958. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  959. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  960. #include "i915_trace.h"
  961. /**
  962. * RC6 is a special power stage which allows the GPU to enter an very
  963. * low-voltage mode when idle, using down to 0V while at this stage. This
  964. * stage is entered automatically when the GPU is idle when RC6 support is
  965. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  966. *
  967. * There are different RC6 modes available in Intel GPU, which differentiate
  968. * among each other with the latency required to enter and leave RC6 and
  969. * voltage consumed by the GPU in different states.
  970. *
  971. * The combination of the following flags define which states GPU is allowed
  972. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  973. * RC6pp is deepest RC6. Their support by hardware varies according to the
  974. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  975. * which brings the most power savings; deeper states save more power, but
  976. * require higher latency to switch to and wake up.
  977. */
  978. #define INTEL_RC6_ENABLE (1<<0)
  979. #define INTEL_RC6p_ENABLE (1<<1)
  980. #define INTEL_RC6pp_ENABLE (1<<2)
  981. extern struct drm_ioctl_desc i915_ioctls[];
  982. extern int i915_max_ioctl;
  983. extern unsigned int i915_fbpercrtc __always_unused;
  984. extern int i915_panel_ignore_lid __read_mostly;
  985. extern unsigned int i915_powersave __read_mostly;
  986. extern int i915_semaphores __read_mostly;
  987. extern unsigned int i915_lvds_downclock __read_mostly;
  988. extern int i915_lvds_channel_mode __read_mostly;
  989. extern int i915_panel_use_ssc __read_mostly;
  990. extern int i915_vbt_sdvo_panel_type __read_mostly;
  991. extern int i915_enable_rc6 __read_mostly;
  992. extern int i915_enable_fbc __read_mostly;
  993. extern bool i915_enable_hangcheck __read_mostly;
  994. extern int i915_enable_ppgtt __read_mostly;
  995. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  996. extern int i915_resume(struct drm_device *dev);
  997. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  998. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  999. /* i915_dma.c */
  1000. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1001. extern void i915_kernel_lost_context(struct drm_device * dev);
  1002. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1003. extern int i915_driver_unload(struct drm_device *);
  1004. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1005. extern void i915_driver_lastclose(struct drm_device * dev);
  1006. extern void i915_driver_preclose(struct drm_device *dev,
  1007. struct drm_file *file_priv);
  1008. extern void i915_driver_postclose(struct drm_device *dev,
  1009. struct drm_file *file_priv);
  1010. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1011. #ifdef CONFIG_COMPAT
  1012. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1013. unsigned long arg);
  1014. #endif
  1015. extern int i915_emit_box(struct drm_device *dev,
  1016. struct drm_clip_rect *box,
  1017. int DR1, int DR4);
  1018. extern int i915_reset(struct drm_device *dev);
  1019. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1020. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1021. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1022. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1023. /* i915_irq.c */
  1024. void i915_hangcheck_elapsed(unsigned long data);
  1025. void i915_handle_error(struct drm_device *dev, bool wedged);
  1026. extern void intel_irq_init(struct drm_device *dev);
  1027. void i915_error_state_free(struct kref *error_ref);
  1028. void
  1029. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1030. void
  1031. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1032. void intel_enable_asle(struct drm_device *dev);
  1033. #ifdef CONFIG_DEBUG_FS
  1034. extern void i915_destroy_error_state(struct drm_device *dev);
  1035. #else
  1036. #define i915_destroy_error_state(x)
  1037. #endif
  1038. /* i915_gem.c */
  1039. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1040. struct drm_file *file_priv);
  1041. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1042. struct drm_file *file_priv);
  1043. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1044. struct drm_file *file_priv);
  1045. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1046. struct drm_file *file_priv);
  1047. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1048. struct drm_file *file_priv);
  1049. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1050. struct drm_file *file_priv);
  1051. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1052. struct drm_file *file_priv);
  1053. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1054. struct drm_file *file_priv);
  1055. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1056. struct drm_file *file_priv);
  1057. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1058. struct drm_file *file_priv);
  1059. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1060. struct drm_file *file_priv);
  1061. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1062. struct drm_file *file_priv);
  1063. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1064. struct drm_file *file_priv);
  1065. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1066. struct drm_file *file_priv);
  1067. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1068. struct drm_file *file_priv);
  1069. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1070. struct drm_file *file_priv);
  1071. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1072. struct drm_file *file_priv);
  1073. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1074. struct drm_file *file_priv);
  1075. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1076. struct drm_file *file_priv);
  1077. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1078. struct drm_file *file_priv);
  1079. void i915_gem_load(struct drm_device *dev);
  1080. int i915_gem_init_object(struct drm_gem_object *obj);
  1081. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1082. uint32_t invalidate_domains,
  1083. uint32_t flush_domains);
  1084. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1085. size_t size);
  1086. void i915_gem_free_object(struct drm_gem_object *obj);
  1087. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1088. uint32_t alignment,
  1089. bool map_and_fenceable);
  1090. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1091. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1092. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1093. void i915_gem_lastclose(struct drm_device *dev);
  1094. int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
  1095. gfp_t gfpmask);
  1096. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1097. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  1098. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1099. struct intel_ring_buffer *to);
  1100. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1101. struct intel_ring_buffer *ring,
  1102. u32 seqno);
  1103. int i915_gem_dumb_create(struct drm_file *file_priv,
  1104. struct drm_device *dev,
  1105. struct drm_mode_create_dumb *args);
  1106. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1107. uint32_t handle, uint64_t *offset);
  1108. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1109. uint32_t handle);
  1110. /**
  1111. * Returns true if seq1 is later than seq2.
  1112. */
  1113. static inline bool
  1114. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1115. {
  1116. return (int32_t)(seq1 - seq2) >= 0;
  1117. }
  1118. u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
  1119. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1120. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1121. static inline bool
  1122. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1123. {
  1124. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1125. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1126. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1127. return true;
  1128. } else
  1129. return false;
  1130. }
  1131. static inline void
  1132. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1133. {
  1134. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1135. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1136. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1137. }
  1138. }
  1139. void i915_gem_retire_requests(struct drm_device *dev);
  1140. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1141. void i915_gem_reset(struct drm_device *dev);
  1142. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1143. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1144. uint32_t read_domains,
  1145. uint32_t write_domain);
  1146. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1147. int __must_check i915_gem_init(struct drm_device *dev);
  1148. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1149. void i915_gem_init_swizzling(struct drm_device *dev);
  1150. void i915_gem_init_ppgtt(struct drm_device *dev);
  1151. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1152. int __must_check i915_gpu_idle(struct drm_device *dev);
  1153. int __must_check i915_gem_idle(struct drm_device *dev);
  1154. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1155. struct drm_file *file,
  1156. struct drm_i915_gem_request *request);
  1157. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1158. uint32_t seqno);
  1159. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1160. int __must_check
  1161. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1162. bool write);
  1163. int __must_check
  1164. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1165. int __must_check
  1166. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1167. u32 alignment,
  1168. struct intel_ring_buffer *pipelined);
  1169. int i915_gem_attach_phys_object(struct drm_device *dev,
  1170. struct drm_i915_gem_object *obj,
  1171. int id,
  1172. int align);
  1173. void i915_gem_detach_phys_object(struct drm_device *dev,
  1174. struct drm_i915_gem_object *obj);
  1175. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1176. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1177. uint32_t
  1178. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1179. uint32_t size,
  1180. int tiling_mode);
  1181. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1182. enum i915_cache_level cache_level);
  1183. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1184. struct dma_buf *dma_buf);
  1185. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1186. struct drm_gem_object *gem_obj, int flags);
  1187. /* i915_gem_gtt.c */
  1188. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1189. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1190. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1191. struct drm_i915_gem_object *obj,
  1192. enum i915_cache_level cache_level);
  1193. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1194. struct drm_i915_gem_object *obj);
  1195. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1196. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1197. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1198. enum i915_cache_level cache_level);
  1199. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1200. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1201. void i915_gem_init_global_gtt(struct drm_device *dev,
  1202. unsigned long start,
  1203. unsigned long mappable_end,
  1204. unsigned long end);
  1205. /* i915_gem_evict.c */
  1206. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1207. unsigned alignment, bool mappable);
  1208. int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
  1209. /* i915_gem_stolen.c */
  1210. int i915_gem_init_stolen(struct drm_device *dev);
  1211. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1212. /* i915_gem_tiling.c */
  1213. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1214. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1215. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1216. /* i915_gem_debug.c */
  1217. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1218. const char *where, uint32_t mark);
  1219. #if WATCH_LISTS
  1220. int i915_verify_lists(struct drm_device *dev);
  1221. #else
  1222. #define i915_verify_lists(dev) 0
  1223. #endif
  1224. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1225. int handle);
  1226. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1227. const char *where, uint32_t mark);
  1228. /* i915_debugfs.c */
  1229. int i915_debugfs_init(struct drm_minor *minor);
  1230. void i915_debugfs_cleanup(struct drm_minor *minor);
  1231. /* i915_suspend.c */
  1232. extern int i915_save_state(struct drm_device *dev);
  1233. extern int i915_restore_state(struct drm_device *dev);
  1234. /* i915_suspend.c */
  1235. extern int i915_save_state(struct drm_device *dev);
  1236. extern int i915_restore_state(struct drm_device *dev);
  1237. /* i915_sysfs.c */
  1238. void i915_setup_sysfs(struct drm_device *dev_priv);
  1239. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1240. /* intel_i2c.c */
  1241. extern int intel_setup_gmbus(struct drm_device *dev);
  1242. extern void intel_teardown_gmbus(struct drm_device *dev);
  1243. extern inline bool intel_gmbus_is_port_valid(unsigned port)
  1244. {
  1245. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1246. }
  1247. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1248. struct drm_i915_private *dev_priv, unsigned port);
  1249. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1250. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1251. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1252. {
  1253. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1254. }
  1255. extern void intel_i2c_reset(struct drm_device *dev);
  1256. /* intel_opregion.c */
  1257. extern int intel_opregion_setup(struct drm_device *dev);
  1258. #ifdef CONFIG_ACPI
  1259. extern void intel_opregion_init(struct drm_device *dev);
  1260. extern void intel_opregion_fini(struct drm_device *dev);
  1261. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1262. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1263. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1264. #else
  1265. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1266. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1267. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1268. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1269. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1270. #endif
  1271. /* intel_acpi.c */
  1272. #ifdef CONFIG_ACPI
  1273. extern void intel_register_dsm_handler(void);
  1274. extern void intel_unregister_dsm_handler(void);
  1275. #else
  1276. static inline void intel_register_dsm_handler(void) { return; }
  1277. static inline void intel_unregister_dsm_handler(void) { return; }
  1278. #endif /* CONFIG_ACPI */
  1279. /* modesetting */
  1280. extern void intel_modeset_init_hw(struct drm_device *dev);
  1281. extern void intel_modeset_init(struct drm_device *dev);
  1282. extern void intel_modeset_gem_init(struct drm_device *dev);
  1283. extern void intel_modeset_cleanup(struct drm_device *dev);
  1284. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1285. extern bool intel_fbc_enabled(struct drm_device *dev);
  1286. extern void intel_disable_fbc(struct drm_device *dev);
  1287. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1288. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1289. extern void ironlake_enable_rc6(struct drm_device *dev);
  1290. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1291. extern void intel_detect_pch(struct drm_device *dev);
  1292. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1293. extern int intel_enable_rc6(const struct drm_device *dev);
  1294. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1295. extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1296. extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
  1297. extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1298. extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
  1299. extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
  1300. extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
  1301. /* overlay */
  1302. #ifdef CONFIG_DEBUG_FS
  1303. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1304. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1305. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1306. extern void intel_display_print_error_state(struct seq_file *m,
  1307. struct drm_device *dev,
  1308. struct intel_display_error_state *error);
  1309. #endif
  1310. /* On SNB platform, before reading ring registers forcewake bit
  1311. * must be set to prevent GT core from power down and stale values being
  1312. * returned.
  1313. */
  1314. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1315. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1316. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1317. #define __i915_read(x, y) \
  1318. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1319. __i915_read(8, b)
  1320. __i915_read(16, w)
  1321. __i915_read(32, l)
  1322. __i915_read(64, q)
  1323. #undef __i915_read
  1324. #define __i915_write(x, y) \
  1325. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1326. __i915_write(8, b)
  1327. __i915_write(16, w)
  1328. __i915_write(32, l)
  1329. __i915_write(64, q)
  1330. #undef __i915_write
  1331. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1332. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1333. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1334. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1335. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1336. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1337. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1338. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1339. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1340. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1341. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1342. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1343. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1344. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1345. #endif