ohci.c 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/page.h>
  47. #ifdef CONFIG_PPC_PMAC
  48. #include <asm/pmac_feature.h>
  49. #endif
  50. #include "core.h"
  51. #include "ohci.h"
  52. #define DESCRIPTOR_OUTPUT_MORE 0
  53. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  54. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  55. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  56. #define DESCRIPTOR_STATUS (1 << 11)
  57. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  58. #define DESCRIPTOR_PING (1 << 7)
  59. #define DESCRIPTOR_YY (1 << 6)
  60. #define DESCRIPTOR_NO_IRQ (0 << 4)
  61. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  62. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  63. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  64. #define DESCRIPTOR_WAIT (3 << 0)
  65. struct descriptor {
  66. __le16 req_count;
  67. __le16 control;
  68. __le32 data_address;
  69. __le32 branch_address;
  70. __le16 res_count;
  71. __le16 transfer_status;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. #define AR_BUFFER_SIZE (32*1024)
  78. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  79. /* we need at least two pages for proper list management */
  80. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  81. #define MAX_ASYNC_PAYLOAD 4096
  82. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  83. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  84. struct ar_context {
  85. struct fw_ohci *ohci;
  86. struct page *pages[AR_BUFFERS];
  87. void *buffer;
  88. struct descriptor *descriptors;
  89. dma_addr_t descriptors_bus;
  90. void *pointer;
  91. unsigned int last_buffer_index;
  92. u32 regs;
  93. struct tasklet_struct tasklet;
  94. };
  95. struct context;
  96. typedef int (*descriptor_callback_t)(struct context *ctx,
  97. struct descriptor *d,
  98. struct descriptor *last);
  99. /*
  100. * A buffer that contains a block of DMA-able coherent memory used for
  101. * storing a portion of a DMA descriptor program.
  102. */
  103. struct descriptor_buffer {
  104. struct list_head list;
  105. dma_addr_t buffer_bus;
  106. size_t buffer_size;
  107. size_t used;
  108. struct descriptor buffer[0];
  109. };
  110. struct context {
  111. struct fw_ohci *ohci;
  112. u32 regs;
  113. int total_allocation;
  114. u32 current_bus;
  115. bool running;
  116. bool flushing;
  117. /*
  118. * List of page-sized buffers for storing DMA descriptors.
  119. * Head of list contains buffers in use and tail of list contains
  120. * free buffers.
  121. */
  122. struct list_head buffer_list;
  123. /*
  124. * Pointer to a buffer inside buffer_list that contains the tail
  125. * end of the current DMA program.
  126. */
  127. struct descriptor_buffer *buffer_tail;
  128. /*
  129. * The descriptor containing the branch address of the first
  130. * descriptor that has not yet been filled by the device.
  131. */
  132. struct descriptor *last;
  133. /*
  134. * The last descriptor in the DMA program. It contains the branch
  135. * address that must be updated upon appending a new descriptor.
  136. */
  137. struct descriptor *prev;
  138. descriptor_callback_t callback;
  139. struct tasklet_struct tasklet;
  140. };
  141. #define IT_HEADER_SY(v) ((v) << 0)
  142. #define IT_HEADER_TCODE(v) ((v) << 4)
  143. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  144. #define IT_HEADER_TAG(v) ((v) << 14)
  145. #define IT_HEADER_SPEED(v) ((v) << 16)
  146. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  147. struct iso_context {
  148. struct fw_iso_context base;
  149. struct context context;
  150. void *header;
  151. size_t header_length;
  152. unsigned long flushing_completions;
  153. u32 mc_buffer_bus;
  154. u16 mc_completed;
  155. u16 last_timestamp;
  156. u8 sync;
  157. u8 tags;
  158. };
  159. #define CONFIG_ROM_SIZE 1024
  160. struct fw_ohci {
  161. struct fw_card card;
  162. __iomem char *registers;
  163. int node_id;
  164. int generation;
  165. int request_generation; /* for timestamping incoming requests */
  166. unsigned quirks;
  167. unsigned int pri_req_max;
  168. u32 bus_time;
  169. bool is_root;
  170. bool csr_state_setclear_abdicate;
  171. int n_ir;
  172. int n_it;
  173. /*
  174. * Spinlock for accessing fw_ohci data. Never call out of
  175. * this driver with this lock held.
  176. */
  177. spinlock_t lock;
  178. struct mutex phy_reg_mutex;
  179. void *misc_buffer;
  180. dma_addr_t misc_buffer_bus;
  181. struct ar_context ar_request_ctx;
  182. struct ar_context ar_response_ctx;
  183. struct context at_request_ctx;
  184. struct context at_response_ctx;
  185. u32 it_context_support;
  186. u32 it_context_mask; /* unoccupied IT contexts */
  187. struct iso_context *it_context_list;
  188. u64 ir_context_channels; /* unoccupied channels */
  189. u32 ir_context_support;
  190. u32 ir_context_mask; /* unoccupied IR contexts */
  191. struct iso_context *ir_context_list;
  192. u64 mc_channels; /* channels in use by the multichannel IR context */
  193. bool mc_allocated;
  194. __be32 *config_rom;
  195. dma_addr_t config_rom_bus;
  196. __be32 *next_config_rom;
  197. dma_addr_t next_config_rom_bus;
  198. __be32 next_header;
  199. __le32 *self_id_cpu;
  200. dma_addr_t self_id_bus;
  201. struct work_struct bus_reset_work;
  202. u32 self_id_buffer[512];
  203. };
  204. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  205. {
  206. return container_of(card, struct fw_ohci, card);
  207. }
  208. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  209. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  210. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  211. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  212. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  213. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  214. #define CONTEXT_RUN 0x8000
  215. #define CONTEXT_WAKE 0x1000
  216. #define CONTEXT_DEAD 0x0800
  217. #define CONTEXT_ACTIVE 0x0400
  218. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  219. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  220. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  221. #define OHCI1394_REGISTER_SIZE 0x800
  222. #define OHCI1394_PCI_HCI_Control 0x40
  223. #define SELF_ID_BUF_SIZE 0x800
  224. #define OHCI_TCODE_PHY_PACKET 0x0e
  225. #define OHCI_VERSION_1_1 0x010010
  226. static char ohci_driver_name[] = KBUILD_MODNAME;
  227. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  228. #define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
  229. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  230. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  231. #define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
  232. #define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
  233. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  234. #define QUIRK_CYCLE_TIMER 1
  235. #define QUIRK_RESET_PACKET 2
  236. #define QUIRK_BE_HEADERS 4
  237. #define QUIRK_NO_1394A 8
  238. #define QUIRK_NO_MSI 16
  239. #define QUIRK_TI_SLLZ059 32
  240. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  241. static const struct {
  242. unsigned short vendor, device, revision, flags;
  243. } ohci_quirks[] = {
  244. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  245. QUIRK_CYCLE_TIMER},
  246. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  247. QUIRK_BE_HEADERS},
  248. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  249. QUIRK_NO_MSI},
  250. {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
  251. QUIRK_RESET_PACKET},
  252. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  253. QUIRK_NO_MSI},
  254. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  255. QUIRK_CYCLE_TIMER},
  256. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  257. QUIRK_NO_MSI},
  258. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  259. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  260. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  261. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  262. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
  263. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  264. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
  265. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  266. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  267. QUIRK_RESET_PACKET},
  268. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  269. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  270. };
  271. /* This overrides anything that was found in ohci_quirks[]. */
  272. static int param_quirks;
  273. module_param_named(quirks, param_quirks, int, 0644);
  274. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  275. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  276. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  277. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  278. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  279. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  280. ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
  281. ")");
  282. #define OHCI_PARAM_DEBUG_AT_AR 1
  283. #define OHCI_PARAM_DEBUG_SELFIDS 2
  284. #define OHCI_PARAM_DEBUG_IRQS 4
  285. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  286. static int param_debug;
  287. module_param_named(debug, param_debug, int, 0644);
  288. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  289. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  290. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  291. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  292. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  293. ", or a combination, or all = -1)");
  294. static void log_irqs(struct fw_ohci *ohci, u32 evt)
  295. {
  296. if (likely(!(param_debug &
  297. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  298. return;
  299. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  300. !(evt & OHCI1394_busReset))
  301. return;
  302. dev_notice(ohci->card.device,
  303. "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  304. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  305. evt & OHCI1394_RQPkt ? " AR_req" : "",
  306. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  307. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  308. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  309. evt & OHCI1394_isochRx ? " IR" : "",
  310. evt & OHCI1394_isochTx ? " IT" : "",
  311. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  312. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  313. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  314. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  315. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  316. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  317. evt & OHCI1394_busReset ? " busReset" : "",
  318. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  319. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  320. OHCI1394_respTxComplete | OHCI1394_isochRx |
  321. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  322. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  323. OHCI1394_cycleInconsistent |
  324. OHCI1394_regAccessFail | OHCI1394_busReset)
  325. ? " ?" : "");
  326. }
  327. static const char *speed[] = {
  328. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  329. };
  330. static const char *power[] = {
  331. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  332. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  333. };
  334. static const char port[] = { '.', '-', 'p', 'c', };
  335. static char _p(u32 *s, int shift)
  336. {
  337. return port[*s >> shift & 3];
  338. }
  339. static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
  340. {
  341. u32 *s;
  342. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  343. return;
  344. dev_notice(ohci->card.device,
  345. "%d selfIDs, generation %d, local node ID %04x\n",
  346. self_id_count, generation, ohci->node_id);
  347. for (s = ohci->self_id_buffer; self_id_count--; ++s)
  348. if ((*s & 1 << 23) == 0)
  349. dev_notice(ohci->card.device,
  350. "selfID 0: %08x, phy %d [%c%c%c] "
  351. "%s gc=%d %s %s%s%s\n",
  352. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  353. speed[*s >> 14 & 3], *s >> 16 & 63,
  354. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  355. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  356. else
  357. dev_notice(ohci->card.device,
  358. "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  359. *s, *s >> 24 & 63,
  360. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  361. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  362. }
  363. static const char *evts[] = {
  364. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  365. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  366. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  367. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  368. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  369. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  370. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  371. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  372. [0x10] = "-reserved-", [0x11] = "ack_complete",
  373. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  374. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  375. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  376. [0x18] = "-reserved-", [0x19] = "-reserved-",
  377. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  378. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  379. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  380. [0x20] = "pending/cancelled",
  381. };
  382. static const char *tcodes[] = {
  383. [0x0] = "QW req", [0x1] = "BW req",
  384. [0x2] = "W resp", [0x3] = "-reserved-",
  385. [0x4] = "QR req", [0x5] = "BR req",
  386. [0x6] = "QR resp", [0x7] = "BR resp",
  387. [0x8] = "cycle start", [0x9] = "Lk req",
  388. [0xa] = "async stream packet", [0xb] = "Lk resp",
  389. [0xc] = "-reserved-", [0xd] = "-reserved-",
  390. [0xe] = "link internal", [0xf] = "-reserved-",
  391. };
  392. static void log_ar_at_event(struct fw_ohci *ohci,
  393. char dir, int speed, u32 *header, int evt)
  394. {
  395. int tcode = header[0] >> 4 & 0xf;
  396. char specific[12];
  397. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  398. return;
  399. if (unlikely(evt >= ARRAY_SIZE(evts)))
  400. evt = 0x1f;
  401. if (evt == OHCI1394_evt_bus_reset) {
  402. dev_notice(ohci->card.device,
  403. "A%c evt_bus_reset, generation %d\n",
  404. dir, (header[2] >> 16) & 0xff);
  405. return;
  406. }
  407. switch (tcode) {
  408. case 0x0: case 0x6: case 0x8:
  409. snprintf(specific, sizeof(specific), " = %08x",
  410. be32_to_cpu((__force __be32)header[3]));
  411. break;
  412. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  413. snprintf(specific, sizeof(specific), " %x,%x",
  414. header[3] >> 16, header[3] & 0xffff);
  415. break;
  416. default:
  417. specific[0] = '\0';
  418. }
  419. switch (tcode) {
  420. case 0xa:
  421. dev_notice(ohci->card.device,
  422. "A%c %s, %s\n",
  423. dir, evts[evt], tcodes[tcode]);
  424. break;
  425. case 0xe:
  426. dev_notice(ohci->card.device,
  427. "A%c %s, PHY %08x %08x\n",
  428. dir, evts[evt], header[1], header[2]);
  429. break;
  430. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  431. dev_notice(ohci->card.device,
  432. "A%c spd %x tl %02x, "
  433. "%04x -> %04x, %s, "
  434. "%s, %04x%08x%s\n",
  435. dir, speed, header[0] >> 10 & 0x3f,
  436. header[1] >> 16, header[0] >> 16, evts[evt],
  437. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  438. break;
  439. default:
  440. dev_notice(ohci->card.device,
  441. "A%c spd %x tl %02x, "
  442. "%04x -> %04x, %s, "
  443. "%s%s\n",
  444. dir, speed, header[0] >> 10 & 0x3f,
  445. header[1] >> 16, header[0] >> 16, evts[evt],
  446. tcodes[tcode], specific);
  447. }
  448. }
  449. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  450. {
  451. writel(data, ohci->registers + offset);
  452. }
  453. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  454. {
  455. return readl(ohci->registers + offset);
  456. }
  457. static inline void flush_writes(const struct fw_ohci *ohci)
  458. {
  459. /* Do a dummy read to flush writes. */
  460. reg_read(ohci, OHCI1394_Version);
  461. }
  462. /*
  463. * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
  464. * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
  465. * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
  466. * directly. Exceptions are intrinsically serialized contexts like pci_probe.
  467. */
  468. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  469. {
  470. u32 val;
  471. int i;
  472. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  473. for (i = 0; i < 3 + 100; i++) {
  474. val = reg_read(ohci, OHCI1394_PhyControl);
  475. if (!~val)
  476. return -ENODEV; /* Card was ejected. */
  477. if (val & OHCI1394_PhyControl_ReadDone)
  478. return OHCI1394_PhyControl_ReadData(val);
  479. /*
  480. * Try a few times without waiting. Sleeping is necessary
  481. * only when the link/PHY interface is busy.
  482. */
  483. if (i >= 3)
  484. msleep(1);
  485. }
  486. dev_err(ohci->card.device, "failed to read phy reg\n");
  487. return -EBUSY;
  488. }
  489. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  490. {
  491. int i;
  492. reg_write(ohci, OHCI1394_PhyControl,
  493. OHCI1394_PhyControl_Write(addr, val));
  494. for (i = 0; i < 3 + 100; i++) {
  495. val = reg_read(ohci, OHCI1394_PhyControl);
  496. if (!~val)
  497. return -ENODEV; /* Card was ejected. */
  498. if (!(val & OHCI1394_PhyControl_WritePending))
  499. return 0;
  500. if (i >= 3)
  501. msleep(1);
  502. }
  503. dev_err(ohci->card.device, "failed to write phy reg\n");
  504. return -EBUSY;
  505. }
  506. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  507. int clear_bits, int set_bits)
  508. {
  509. int ret = read_phy_reg(ohci, addr);
  510. if (ret < 0)
  511. return ret;
  512. /*
  513. * The interrupt status bits are cleared by writing a one bit.
  514. * Avoid clearing them unless explicitly requested in set_bits.
  515. */
  516. if (addr == 5)
  517. clear_bits |= PHY_INT_STATUS_BITS;
  518. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  519. }
  520. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  521. {
  522. int ret;
  523. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  524. if (ret < 0)
  525. return ret;
  526. return read_phy_reg(ohci, addr);
  527. }
  528. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  529. {
  530. struct fw_ohci *ohci = fw_ohci(card);
  531. int ret;
  532. mutex_lock(&ohci->phy_reg_mutex);
  533. ret = read_phy_reg(ohci, addr);
  534. mutex_unlock(&ohci->phy_reg_mutex);
  535. return ret;
  536. }
  537. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  538. int clear_bits, int set_bits)
  539. {
  540. struct fw_ohci *ohci = fw_ohci(card);
  541. int ret;
  542. mutex_lock(&ohci->phy_reg_mutex);
  543. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  544. mutex_unlock(&ohci->phy_reg_mutex);
  545. return ret;
  546. }
  547. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  548. {
  549. return page_private(ctx->pages[i]);
  550. }
  551. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  552. {
  553. struct descriptor *d;
  554. d = &ctx->descriptors[index];
  555. d->branch_address &= cpu_to_le32(~0xf);
  556. d->res_count = cpu_to_le16(PAGE_SIZE);
  557. d->transfer_status = 0;
  558. wmb(); /* finish init of new descriptors before branch_address update */
  559. d = &ctx->descriptors[ctx->last_buffer_index];
  560. d->branch_address |= cpu_to_le32(1);
  561. ctx->last_buffer_index = index;
  562. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  563. }
  564. static void ar_context_release(struct ar_context *ctx)
  565. {
  566. unsigned int i;
  567. if (ctx->buffer)
  568. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  569. for (i = 0; i < AR_BUFFERS; i++)
  570. if (ctx->pages[i]) {
  571. dma_unmap_page(ctx->ohci->card.device,
  572. ar_buffer_bus(ctx, i),
  573. PAGE_SIZE, DMA_FROM_DEVICE);
  574. __free_page(ctx->pages[i]);
  575. }
  576. }
  577. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  578. {
  579. struct fw_ohci *ohci = ctx->ohci;
  580. if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  581. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  582. flush_writes(ohci);
  583. dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
  584. error_msg);
  585. }
  586. /* FIXME: restart? */
  587. }
  588. static inline unsigned int ar_next_buffer_index(unsigned int index)
  589. {
  590. return (index + 1) % AR_BUFFERS;
  591. }
  592. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  593. {
  594. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  595. }
  596. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  597. {
  598. return ar_next_buffer_index(ctx->last_buffer_index);
  599. }
  600. /*
  601. * We search for the buffer that contains the last AR packet DMA data written
  602. * by the controller.
  603. */
  604. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  605. unsigned int *buffer_offset)
  606. {
  607. unsigned int i, next_i, last = ctx->last_buffer_index;
  608. __le16 res_count, next_res_count;
  609. i = ar_first_buffer_index(ctx);
  610. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  611. /* A buffer that is not yet completely filled must be the last one. */
  612. while (i != last && res_count == 0) {
  613. /* Peek at the next descriptor. */
  614. next_i = ar_next_buffer_index(i);
  615. rmb(); /* read descriptors in order */
  616. next_res_count = ACCESS_ONCE(
  617. ctx->descriptors[next_i].res_count);
  618. /*
  619. * If the next descriptor is still empty, we must stop at this
  620. * descriptor.
  621. */
  622. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  623. /*
  624. * The exception is when the DMA data for one packet is
  625. * split over three buffers; in this case, the middle
  626. * buffer's descriptor might be never updated by the
  627. * controller and look still empty, and we have to peek
  628. * at the third one.
  629. */
  630. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  631. next_i = ar_next_buffer_index(next_i);
  632. rmb();
  633. next_res_count = ACCESS_ONCE(
  634. ctx->descriptors[next_i].res_count);
  635. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  636. goto next_buffer_is_active;
  637. }
  638. break;
  639. }
  640. next_buffer_is_active:
  641. i = next_i;
  642. res_count = next_res_count;
  643. }
  644. rmb(); /* read res_count before the DMA data */
  645. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  646. if (*buffer_offset > PAGE_SIZE) {
  647. *buffer_offset = 0;
  648. ar_context_abort(ctx, "corrupted descriptor");
  649. }
  650. return i;
  651. }
  652. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  653. unsigned int end_buffer_index,
  654. unsigned int end_buffer_offset)
  655. {
  656. unsigned int i;
  657. i = ar_first_buffer_index(ctx);
  658. while (i != end_buffer_index) {
  659. dma_sync_single_for_cpu(ctx->ohci->card.device,
  660. ar_buffer_bus(ctx, i),
  661. PAGE_SIZE, DMA_FROM_DEVICE);
  662. i = ar_next_buffer_index(i);
  663. }
  664. if (end_buffer_offset > 0)
  665. dma_sync_single_for_cpu(ctx->ohci->card.device,
  666. ar_buffer_bus(ctx, i),
  667. end_buffer_offset, DMA_FROM_DEVICE);
  668. }
  669. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  670. #define cond_le32_to_cpu(v) \
  671. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  672. #else
  673. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  674. #endif
  675. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  676. {
  677. struct fw_ohci *ohci = ctx->ohci;
  678. struct fw_packet p;
  679. u32 status, length, tcode;
  680. int evt;
  681. p.header[0] = cond_le32_to_cpu(buffer[0]);
  682. p.header[1] = cond_le32_to_cpu(buffer[1]);
  683. p.header[2] = cond_le32_to_cpu(buffer[2]);
  684. tcode = (p.header[0] >> 4) & 0x0f;
  685. switch (tcode) {
  686. case TCODE_WRITE_QUADLET_REQUEST:
  687. case TCODE_READ_QUADLET_RESPONSE:
  688. p.header[3] = (__force __u32) buffer[3];
  689. p.header_length = 16;
  690. p.payload_length = 0;
  691. break;
  692. case TCODE_READ_BLOCK_REQUEST :
  693. p.header[3] = cond_le32_to_cpu(buffer[3]);
  694. p.header_length = 16;
  695. p.payload_length = 0;
  696. break;
  697. case TCODE_WRITE_BLOCK_REQUEST:
  698. case TCODE_READ_BLOCK_RESPONSE:
  699. case TCODE_LOCK_REQUEST:
  700. case TCODE_LOCK_RESPONSE:
  701. p.header[3] = cond_le32_to_cpu(buffer[3]);
  702. p.header_length = 16;
  703. p.payload_length = p.header[3] >> 16;
  704. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  705. ar_context_abort(ctx, "invalid packet length");
  706. return NULL;
  707. }
  708. break;
  709. case TCODE_WRITE_RESPONSE:
  710. case TCODE_READ_QUADLET_REQUEST:
  711. case OHCI_TCODE_PHY_PACKET:
  712. p.header_length = 12;
  713. p.payload_length = 0;
  714. break;
  715. default:
  716. ar_context_abort(ctx, "invalid tcode");
  717. return NULL;
  718. }
  719. p.payload = (void *) buffer + p.header_length;
  720. /* FIXME: What to do about evt_* errors? */
  721. length = (p.header_length + p.payload_length + 3) / 4;
  722. status = cond_le32_to_cpu(buffer[length]);
  723. evt = (status >> 16) & 0x1f;
  724. p.ack = evt - 16;
  725. p.speed = (status >> 21) & 0x7;
  726. p.timestamp = status & 0xffff;
  727. p.generation = ohci->request_generation;
  728. log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
  729. /*
  730. * Several controllers, notably from NEC and VIA, forget to
  731. * write ack_complete status at PHY packet reception.
  732. */
  733. if (evt == OHCI1394_evt_no_status &&
  734. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  735. p.ack = ACK_COMPLETE;
  736. /*
  737. * The OHCI bus reset handler synthesizes a PHY packet with
  738. * the new generation number when a bus reset happens (see
  739. * section 8.4.2.3). This helps us determine when a request
  740. * was received and make sure we send the response in the same
  741. * generation. We only need this for requests; for responses
  742. * we use the unique tlabel for finding the matching
  743. * request.
  744. *
  745. * Alas some chips sometimes emit bus reset packets with a
  746. * wrong generation. We set the correct generation for these
  747. * at a slightly incorrect time (in bus_reset_work).
  748. */
  749. if (evt == OHCI1394_evt_bus_reset) {
  750. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  751. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  752. } else if (ctx == &ohci->ar_request_ctx) {
  753. fw_core_handle_request(&ohci->card, &p);
  754. } else {
  755. fw_core_handle_response(&ohci->card, &p);
  756. }
  757. return buffer + length + 1;
  758. }
  759. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  760. {
  761. void *next;
  762. while (p < end) {
  763. next = handle_ar_packet(ctx, p);
  764. if (!next)
  765. return p;
  766. p = next;
  767. }
  768. return p;
  769. }
  770. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  771. {
  772. unsigned int i;
  773. i = ar_first_buffer_index(ctx);
  774. while (i != end_buffer) {
  775. dma_sync_single_for_device(ctx->ohci->card.device,
  776. ar_buffer_bus(ctx, i),
  777. PAGE_SIZE, DMA_FROM_DEVICE);
  778. ar_context_link_page(ctx, i);
  779. i = ar_next_buffer_index(i);
  780. }
  781. }
  782. static void ar_context_tasklet(unsigned long data)
  783. {
  784. struct ar_context *ctx = (struct ar_context *)data;
  785. unsigned int end_buffer_index, end_buffer_offset;
  786. void *p, *end;
  787. p = ctx->pointer;
  788. if (!p)
  789. return;
  790. end_buffer_index = ar_search_last_active_buffer(ctx,
  791. &end_buffer_offset);
  792. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  793. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  794. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  795. /*
  796. * The filled part of the overall buffer wraps around; handle
  797. * all packets up to the buffer end here. If the last packet
  798. * wraps around, its tail will be visible after the buffer end
  799. * because the buffer start pages are mapped there again.
  800. */
  801. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  802. p = handle_ar_packets(ctx, p, buffer_end);
  803. if (p < buffer_end)
  804. goto error;
  805. /* adjust p to point back into the actual buffer */
  806. p -= AR_BUFFERS * PAGE_SIZE;
  807. }
  808. p = handle_ar_packets(ctx, p, end);
  809. if (p != end) {
  810. if (p > end)
  811. ar_context_abort(ctx, "inconsistent descriptor");
  812. goto error;
  813. }
  814. ctx->pointer = p;
  815. ar_recycle_buffers(ctx, end_buffer_index);
  816. return;
  817. error:
  818. ctx->pointer = NULL;
  819. }
  820. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  821. unsigned int descriptors_offset, u32 regs)
  822. {
  823. unsigned int i;
  824. dma_addr_t dma_addr;
  825. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  826. struct descriptor *d;
  827. ctx->regs = regs;
  828. ctx->ohci = ohci;
  829. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  830. for (i = 0; i < AR_BUFFERS; i++) {
  831. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  832. if (!ctx->pages[i])
  833. goto out_of_memory;
  834. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  835. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  836. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  837. __free_page(ctx->pages[i]);
  838. ctx->pages[i] = NULL;
  839. goto out_of_memory;
  840. }
  841. set_page_private(ctx->pages[i], dma_addr);
  842. }
  843. for (i = 0; i < AR_BUFFERS; i++)
  844. pages[i] = ctx->pages[i];
  845. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  846. pages[AR_BUFFERS + i] = ctx->pages[i];
  847. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  848. -1, PAGE_KERNEL);
  849. if (!ctx->buffer)
  850. goto out_of_memory;
  851. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  852. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  853. for (i = 0; i < AR_BUFFERS; i++) {
  854. d = &ctx->descriptors[i];
  855. d->req_count = cpu_to_le16(PAGE_SIZE);
  856. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  857. DESCRIPTOR_STATUS |
  858. DESCRIPTOR_BRANCH_ALWAYS);
  859. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  860. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  861. ar_next_buffer_index(i) * sizeof(struct descriptor));
  862. }
  863. return 0;
  864. out_of_memory:
  865. ar_context_release(ctx);
  866. return -ENOMEM;
  867. }
  868. static void ar_context_run(struct ar_context *ctx)
  869. {
  870. unsigned int i;
  871. for (i = 0; i < AR_BUFFERS; i++)
  872. ar_context_link_page(ctx, i);
  873. ctx->pointer = ctx->buffer;
  874. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  875. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  876. }
  877. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  878. {
  879. __le16 branch;
  880. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  881. /* figure out which descriptor the branch address goes in */
  882. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  883. return d;
  884. else
  885. return d + z - 1;
  886. }
  887. static void context_tasklet(unsigned long data)
  888. {
  889. struct context *ctx = (struct context *) data;
  890. struct descriptor *d, *last;
  891. u32 address;
  892. int z;
  893. struct descriptor_buffer *desc;
  894. desc = list_entry(ctx->buffer_list.next,
  895. struct descriptor_buffer, list);
  896. last = ctx->last;
  897. while (last->branch_address != 0) {
  898. struct descriptor_buffer *old_desc = desc;
  899. address = le32_to_cpu(last->branch_address);
  900. z = address & 0xf;
  901. address &= ~0xf;
  902. ctx->current_bus = address;
  903. /* If the branch address points to a buffer outside of the
  904. * current buffer, advance to the next buffer. */
  905. if (address < desc->buffer_bus ||
  906. address >= desc->buffer_bus + desc->used)
  907. desc = list_entry(desc->list.next,
  908. struct descriptor_buffer, list);
  909. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  910. last = find_branch_descriptor(d, z);
  911. if (!ctx->callback(ctx, d, last))
  912. break;
  913. if (old_desc != desc) {
  914. /* If we've advanced to the next buffer, move the
  915. * previous buffer to the free list. */
  916. unsigned long flags;
  917. old_desc->used = 0;
  918. spin_lock_irqsave(&ctx->ohci->lock, flags);
  919. list_move_tail(&old_desc->list, &ctx->buffer_list);
  920. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  921. }
  922. ctx->last = last;
  923. }
  924. }
  925. /*
  926. * Allocate a new buffer and add it to the list of free buffers for this
  927. * context. Must be called with ohci->lock held.
  928. */
  929. static int context_add_buffer(struct context *ctx)
  930. {
  931. struct descriptor_buffer *desc;
  932. dma_addr_t uninitialized_var(bus_addr);
  933. int offset;
  934. /*
  935. * 16MB of descriptors should be far more than enough for any DMA
  936. * program. This will catch run-away userspace or DoS attacks.
  937. */
  938. if (ctx->total_allocation >= 16*1024*1024)
  939. return -ENOMEM;
  940. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  941. &bus_addr, GFP_ATOMIC);
  942. if (!desc)
  943. return -ENOMEM;
  944. offset = (void *)&desc->buffer - (void *)desc;
  945. desc->buffer_size = PAGE_SIZE - offset;
  946. desc->buffer_bus = bus_addr + offset;
  947. desc->used = 0;
  948. list_add_tail(&desc->list, &ctx->buffer_list);
  949. ctx->total_allocation += PAGE_SIZE;
  950. return 0;
  951. }
  952. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  953. u32 regs, descriptor_callback_t callback)
  954. {
  955. ctx->ohci = ohci;
  956. ctx->regs = regs;
  957. ctx->total_allocation = 0;
  958. INIT_LIST_HEAD(&ctx->buffer_list);
  959. if (context_add_buffer(ctx) < 0)
  960. return -ENOMEM;
  961. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  962. struct descriptor_buffer, list);
  963. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  964. ctx->callback = callback;
  965. /*
  966. * We put a dummy descriptor in the buffer that has a NULL
  967. * branch address and looks like it's been sent. That way we
  968. * have a descriptor to append DMA programs to.
  969. */
  970. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  971. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  972. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  973. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  974. ctx->last = ctx->buffer_tail->buffer;
  975. ctx->prev = ctx->buffer_tail->buffer;
  976. return 0;
  977. }
  978. static void context_release(struct context *ctx)
  979. {
  980. struct fw_card *card = &ctx->ohci->card;
  981. struct descriptor_buffer *desc, *tmp;
  982. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  983. dma_free_coherent(card->device, PAGE_SIZE, desc,
  984. desc->buffer_bus -
  985. ((void *)&desc->buffer - (void *)desc));
  986. }
  987. /* Must be called with ohci->lock held */
  988. static struct descriptor *context_get_descriptors(struct context *ctx,
  989. int z, dma_addr_t *d_bus)
  990. {
  991. struct descriptor *d = NULL;
  992. struct descriptor_buffer *desc = ctx->buffer_tail;
  993. if (z * sizeof(*d) > desc->buffer_size)
  994. return NULL;
  995. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  996. /* No room for the descriptor in this buffer, so advance to the
  997. * next one. */
  998. if (desc->list.next == &ctx->buffer_list) {
  999. /* If there is no free buffer next in the list,
  1000. * allocate one. */
  1001. if (context_add_buffer(ctx) < 0)
  1002. return NULL;
  1003. }
  1004. desc = list_entry(desc->list.next,
  1005. struct descriptor_buffer, list);
  1006. ctx->buffer_tail = desc;
  1007. }
  1008. d = desc->buffer + desc->used / sizeof(*d);
  1009. memset(d, 0, z * sizeof(*d));
  1010. *d_bus = desc->buffer_bus + desc->used;
  1011. return d;
  1012. }
  1013. static void context_run(struct context *ctx, u32 extra)
  1014. {
  1015. struct fw_ohci *ohci = ctx->ohci;
  1016. reg_write(ohci, COMMAND_PTR(ctx->regs),
  1017. le32_to_cpu(ctx->last->branch_address));
  1018. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  1019. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  1020. ctx->running = true;
  1021. flush_writes(ohci);
  1022. }
  1023. static void context_append(struct context *ctx,
  1024. struct descriptor *d, int z, int extra)
  1025. {
  1026. dma_addr_t d_bus;
  1027. struct descriptor_buffer *desc = ctx->buffer_tail;
  1028. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1029. desc->used += (z + extra) * sizeof(*d);
  1030. wmb(); /* finish init of new descriptors before branch_address update */
  1031. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1032. ctx->prev = find_branch_descriptor(d, z);
  1033. }
  1034. static void context_stop(struct context *ctx)
  1035. {
  1036. struct fw_ohci *ohci = ctx->ohci;
  1037. u32 reg;
  1038. int i;
  1039. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1040. ctx->running = false;
  1041. for (i = 0; i < 1000; i++) {
  1042. reg = reg_read(ohci, CONTROL_SET(ctx->regs));
  1043. if ((reg & CONTEXT_ACTIVE) == 0)
  1044. return;
  1045. if (i)
  1046. udelay(10);
  1047. }
  1048. dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
  1049. }
  1050. struct driver_data {
  1051. u8 inline_data[8];
  1052. struct fw_packet *packet;
  1053. };
  1054. /*
  1055. * This function apppends a packet to the DMA queue for transmission.
  1056. * Must always be called with the ochi->lock held to ensure proper
  1057. * generation handling and locking around packet queue manipulation.
  1058. */
  1059. static int at_context_queue_packet(struct context *ctx,
  1060. struct fw_packet *packet)
  1061. {
  1062. struct fw_ohci *ohci = ctx->ohci;
  1063. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1064. struct driver_data *driver_data;
  1065. struct descriptor *d, *last;
  1066. __le32 *header;
  1067. int z, tcode;
  1068. d = context_get_descriptors(ctx, 4, &d_bus);
  1069. if (d == NULL) {
  1070. packet->ack = RCODE_SEND_ERROR;
  1071. return -1;
  1072. }
  1073. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1074. d[0].res_count = cpu_to_le16(packet->timestamp);
  1075. /*
  1076. * The DMA format for asyncronous link packets is different
  1077. * from the IEEE1394 layout, so shift the fields around
  1078. * accordingly.
  1079. */
  1080. tcode = (packet->header[0] >> 4) & 0x0f;
  1081. header = (__le32 *) &d[1];
  1082. switch (tcode) {
  1083. case TCODE_WRITE_QUADLET_REQUEST:
  1084. case TCODE_WRITE_BLOCK_REQUEST:
  1085. case TCODE_WRITE_RESPONSE:
  1086. case TCODE_READ_QUADLET_REQUEST:
  1087. case TCODE_READ_BLOCK_REQUEST:
  1088. case TCODE_READ_QUADLET_RESPONSE:
  1089. case TCODE_READ_BLOCK_RESPONSE:
  1090. case TCODE_LOCK_REQUEST:
  1091. case TCODE_LOCK_RESPONSE:
  1092. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1093. (packet->speed << 16));
  1094. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1095. (packet->header[0] & 0xffff0000));
  1096. header[2] = cpu_to_le32(packet->header[2]);
  1097. if (TCODE_IS_BLOCK_PACKET(tcode))
  1098. header[3] = cpu_to_le32(packet->header[3]);
  1099. else
  1100. header[3] = (__force __le32) packet->header[3];
  1101. d[0].req_count = cpu_to_le16(packet->header_length);
  1102. break;
  1103. case TCODE_LINK_INTERNAL:
  1104. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1105. (packet->speed << 16));
  1106. header[1] = cpu_to_le32(packet->header[1]);
  1107. header[2] = cpu_to_le32(packet->header[2]);
  1108. d[0].req_count = cpu_to_le16(12);
  1109. if (is_ping_packet(&packet->header[1]))
  1110. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1111. break;
  1112. case TCODE_STREAM_DATA:
  1113. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1114. (packet->speed << 16));
  1115. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1116. d[0].req_count = cpu_to_le16(8);
  1117. break;
  1118. default:
  1119. /* BUG(); */
  1120. packet->ack = RCODE_SEND_ERROR;
  1121. return -1;
  1122. }
  1123. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1124. driver_data = (struct driver_data *) &d[3];
  1125. driver_data->packet = packet;
  1126. packet->driver_data = driver_data;
  1127. if (packet->payload_length > 0) {
  1128. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1129. payload_bus = dma_map_single(ohci->card.device,
  1130. packet->payload,
  1131. packet->payload_length,
  1132. DMA_TO_DEVICE);
  1133. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1134. packet->ack = RCODE_SEND_ERROR;
  1135. return -1;
  1136. }
  1137. packet->payload_bus = payload_bus;
  1138. packet->payload_mapped = true;
  1139. } else {
  1140. memcpy(driver_data->inline_data, packet->payload,
  1141. packet->payload_length);
  1142. payload_bus = d_bus + 3 * sizeof(*d);
  1143. }
  1144. d[2].req_count = cpu_to_le16(packet->payload_length);
  1145. d[2].data_address = cpu_to_le32(payload_bus);
  1146. last = &d[2];
  1147. z = 3;
  1148. } else {
  1149. last = &d[0];
  1150. z = 2;
  1151. }
  1152. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1153. DESCRIPTOR_IRQ_ALWAYS |
  1154. DESCRIPTOR_BRANCH_ALWAYS);
  1155. /* FIXME: Document how the locking works. */
  1156. if (ohci->generation != packet->generation) {
  1157. if (packet->payload_mapped)
  1158. dma_unmap_single(ohci->card.device, payload_bus,
  1159. packet->payload_length, DMA_TO_DEVICE);
  1160. packet->ack = RCODE_GENERATION;
  1161. return -1;
  1162. }
  1163. context_append(ctx, d, z, 4 - z);
  1164. if (ctx->running)
  1165. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1166. else
  1167. context_run(ctx, 0);
  1168. return 0;
  1169. }
  1170. static void at_context_flush(struct context *ctx)
  1171. {
  1172. tasklet_disable(&ctx->tasklet);
  1173. ctx->flushing = true;
  1174. context_tasklet((unsigned long)ctx);
  1175. ctx->flushing = false;
  1176. tasklet_enable(&ctx->tasklet);
  1177. }
  1178. static int handle_at_packet(struct context *context,
  1179. struct descriptor *d,
  1180. struct descriptor *last)
  1181. {
  1182. struct driver_data *driver_data;
  1183. struct fw_packet *packet;
  1184. struct fw_ohci *ohci = context->ohci;
  1185. int evt;
  1186. if (last->transfer_status == 0 && !context->flushing)
  1187. /* This descriptor isn't done yet, stop iteration. */
  1188. return 0;
  1189. driver_data = (struct driver_data *) &d[3];
  1190. packet = driver_data->packet;
  1191. if (packet == NULL)
  1192. /* This packet was cancelled, just continue. */
  1193. return 1;
  1194. if (packet->payload_mapped)
  1195. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1196. packet->payload_length, DMA_TO_DEVICE);
  1197. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1198. packet->timestamp = le16_to_cpu(last->res_count);
  1199. log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
  1200. switch (evt) {
  1201. case OHCI1394_evt_timeout:
  1202. /* Async response transmit timed out. */
  1203. packet->ack = RCODE_CANCELLED;
  1204. break;
  1205. case OHCI1394_evt_flushed:
  1206. /*
  1207. * The packet was flushed should give same error as
  1208. * when we try to use a stale generation count.
  1209. */
  1210. packet->ack = RCODE_GENERATION;
  1211. break;
  1212. case OHCI1394_evt_missing_ack:
  1213. if (context->flushing)
  1214. packet->ack = RCODE_GENERATION;
  1215. else {
  1216. /*
  1217. * Using a valid (current) generation count, but the
  1218. * node is not on the bus or not sending acks.
  1219. */
  1220. packet->ack = RCODE_NO_ACK;
  1221. }
  1222. break;
  1223. case ACK_COMPLETE + 0x10:
  1224. case ACK_PENDING + 0x10:
  1225. case ACK_BUSY_X + 0x10:
  1226. case ACK_BUSY_A + 0x10:
  1227. case ACK_BUSY_B + 0x10:
  1228. case ACK_DATA_ERROR + 0x10:
  1229. case ACK_TYPE_ERROR + 0x10:
  1230. packet->ack = evt - 0x10;
  1231. break;
  1232. case OHCI1394_evt_no_status:
  1233. if (context->flushing) {
  1234. packet->ack = RCODE_GENERATION;
  1235. break;
  1236. }
  1237. /* fall through */
  1238. default:
  1239. packet->ack = RCODE_SEND_ERROR;
  1240. break;
  1241. }
  1242. packet->callback(packet, &ohci->card, packet->ack);
  1243. return 1;
  1244. }
  1245. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1246. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1247. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1248. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1249. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1250. static void handle_local_rom(struct fw_ohci *ohci,
  1251. struct fw_packet *packet, u32 csr)
  1252. {
  1253. struct fw_packet response;
  1254. int tcode, length, i;
  1255. tcode = HEADER_GET_TCODE(packet->header[0]);
  1256. if (TCODE_IS_BLOCK_PACKET(tcode))
  1257. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1258. else
  1259. length = 4;
  1260. i = csr - CSR_CONFIG_ROM;
  1261. if (i + length > CONFIG_ROM_SIZE) {
  1262. fw_fill_response(&response, packet->header,
  1263. RCODE_ADDRESS_ERROR, NULL, 0);
  1264. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1265. fw_fill_response(&response, packet->header,
  1266. RCODE_TYPE_ERROR, NULL, 0);
  1267. } else {
  1268. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1269. (void *) ohci->config_rom + i, length);
  1270. }
  1271. fw_core_handle_response(&ohci->card, &response);
  1272. }
  1273. static void handle_local_lock(struct fw_ohci *ohci,
  1274. struct fw_packet *packet, u32 csr)
  1275. {
  1276. struct fw_packet response;
  1277. int tcode, length, ext_tcode, sel, try;
  1278. __be32 *payload, lock_old;
  1279. u32 lock_arg, lock_data;
  1280. tcode = HEADER_GET_TCODE(packet->header[0]);
  1281. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1282. payload = packet->payload;
  1283. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1284. if (tcode == TCODE_LOCK_REQUEST &&
  1285. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1286. lock_arg = be32_to_cpu(payload[0]);
  1287. lock_data = be32_to_cpu(payload[1]);
  1288. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1289. lock_arg = 0;
  1290. lock_data = 0;
  1291. } else {
  1292. fw_fill_response(&response, packet->header,
  1293. RCODE_TYPE_ERROR, NULL, 0);
  1294. goto out;
  1295. }
  1296. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1297. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1298. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1299. reg_write(ohci, OHCI1394_CSRControl, sel);
  1300. for (try = 0; try < 20; try++)
  1301. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1302. lock_old = cpu_to_be32(reg_read(ohci,
  1303. OHCI1394_CSRData));
  1304. fw_fill_response(&response, packet->header,
  1305. RCODE_COMPLETE,
  1306. &lock_old, sizeof(lock_old));
  1307. goto out;
  1308. }
  1309. dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
  1310. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1311. out:
  1312. fw_core_handle_response(&ohci->card, &response);
  1313. }
  1314. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1315. {
  1316. u64 offset, csr;
  1317. if (ctx == &ctx->ohci->at_request_ctx) {
  1318. packet->ack = ACK_PENDING;
  1319. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1320. }
  1321. offset =
  1322. ((unsigned long long)
  1323. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1324. packet->header[2];
  1325. csr = offset - CSR_REGISTER_BASE;
  1326. /* Handle config rom reads. */
  1327. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1328. handle_local_rom(ctx->ohci, packet, csr);
  1329. else switch (csr) {
  1330. case CSR_BUS_MANAGER_ID:
  1331. case CSR_BANDWIDTH_AVAILABLE:
  1332. case CSR_CHANNELS_AVAILABLE_HI:
  1333. case CSR_CHANNELS_AVAILABLE_LO:
  1334. handle_local_lock(ctx->ohci, packet, csr);
  1335. break;
  1336. default:
  1337. if (ctx == &ctx->ohci->at_request_ctx)
  1338. fw_core_handle_request(&ctx->ohci->card, packet);
  1339. else
  1340. fw_core_handle_response(&ctx->ohci->card, packet);
  1341. break;
  1342. }
  1343. if (ctx == &ctx->ohci->at_response_ctx) {
  1344. packet->ack = ACK_COMPLETE;
  1345. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1346. }
  1347. }
  1348. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1349. {
  1350. unsigned long flags;
  1351. int ret;
  1352. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1353. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1354. ctx->ohci->generation == packet->generation) {
  1355. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1356. handle_local_request(ctx, packet);
  1357. return;
  1358. }
  1359. ret = at_context_queue_packet(ctx, packet);
  1360. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1361. if (ret < 0)
  1362. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1363. }
  1364. static void detect_dead_context(struct fw_ohci *ohci,
  1365. const char *name, unsigned int regs)
  1366. {
  1367. u32 ctl;
  1368. ctl = reg_read(ohci, CONTROL_SET(regs));
  1369. if (ctl & CONTEXT_DEAD)
  1370. dev_err(ohci->card.device,
  1371. "DMA context %s has stopped, error code: %s\n",
  1372. name, evts[ctl & 0x1f]);
  1373. }
  1374. static void handle_dead_contexts(struct fw_ohci *ohci)
  1375. {
  1376. unsigned int i;
  1377. char name[8];
  1378. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1379. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1380. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1381. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1382. for (i = 0; i < 32; ++i) {
  1383. if (!(ohci->it_context_support & (1 << i)))
  1384. continue;
  1385. sprintf(name, "IT%u", i);
  1386. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1387. }
  1388. for (i = 0; i < 32; ++i) {
  1389. if (!(ohci->ir_context_support & (1 << i)))
  1390. continue;
  1391. sprintf(name, "IR%u", i);
  1392. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1393. }
  1394. /* TODO: maybe try to flush and restart the dead contexts */
  1395. }
  1396. static u32 cycle_timer_ticks(u32 cycle_timer)
  1397. {
  1398. u32 ticks;
  1399. ticks = cycle_timer & 0xfff;
  1400. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1401. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1402. return ticks;
  1403. }
  1404. /*
  1405. * Some controllers exhibit one or more of the following bugs when updating the
  1406. * iso cycle timer register:
  1407. * - When the lowest six bits are wrapping around to zero, a read that happens
  1408. * at the same time will return garbage in the lowest ten bits.
  1409. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1410. * not incremented for about 60 ns.
  1411. * - Occasionally, the entire register reads zero.
  1412. *
  1413. * To catch these, we read the register three times and ensure that the
  1414. * difference between each two consecutive reads is approximately the same, i.e.
  1415. * less than twice the other. Furthermore, any negative difference indicates an
  1416. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1417. * execute, so we have enough precision to compute the ratio of the differences.)
  1418. */
  1419. static u32 get_cycle_time(struct fw_ohci *ohci)
  1420. {
  1421. u32 c0, c1, c2;
  1422. u32 t0, t1, t2;
  1423. s32 diff01, diff12;
  1424. int i;
  1425. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1426. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1427. i = 0;
  1428. c1 = c2;
  1429. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1430. do {
  1431. c0 = c1;
  1432. c1 = c2;
  1433. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1434. t0 = cycle_timer_ticks(c0);
  1435. t1 = cycle_timer_ticks(c1);
  1436. t2 = cycle_timer_ticks(c2);
  1437. diff01 = t1 - t0;
  1438. diff12 = t2 - t1;
  1439. } while ((diff01 <= 0 || diff12 <= 0 ||
  1440. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1441. && i++ < 20);
  1442. }
  1443. return c2;
  1444. }
  1445. /*
  1446. * This function has to be called at least every 64 seconds. The bus_time
  1447. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1448. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1449. * changes in this bit.
  1450. */
  1451. static u32 update_bus_time(struct fw_ohci *ohci)
  1452. {
  1453. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1454. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1455. ohci->bus_time += 0x40;
  1456. return ohci->bus_time | cycle_time_seconds;
  1457. }
  1458. static int get_status_for_port(struct fw_ohci *ohci, int port_index)
  1459. {
  1460. int reg;
  1461. mutex_lock(&ohci->phy_reg_mutex);
  1462. reg = write_phy_reg(ohci, 7, port_index);
  1463. if (reg >= 0)
  1464. reg = read_phy_reg(ohci, 8);
  1465. mutex_unlock(&ohci->phy_reg_mutex);
  1466. if (reg < 0)
  1467. return reg;
  1468. switch (reg & 0x0f) {
  1469. case 0x06:
  1470. return 2; /* is child node (connected to parent node) */
  1471. case 0x0e:
  1472. return 3; /* is parent node (connected to child node) */
  1473. }
  1474. return 1; /* not connected */
  1475. }
  1476. static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
  1477. int self_id_count)
  1478. {
  1479. int i;
  1480. u32 entry;
  1481. for (i = 0; i < self_id_count; i++) {
  1482. entry = ohci->self_id_buffer[i];
  1483. if ((self_id & 0xff000000) == (entry & 0xff000000))
  1484. return -1;
  1485. if ((self_id & 0xff000000) < (entry & 0xff000000))
  1486. return i;
  1487. }
  1488. return i;
  1489. }
  1490. /*
  1491. * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
  1492. * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
  1493. * Construct the selfID from phy register contents.
  1494. * FIXME: How to determine the selfID.i flag?
  1495. */
  1496. static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
  1497. {
  1498. int reg, i, pos, status;
  1499. /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
  1500. u32 self_id = 0x8040c800;
  1501. reg = reg_read(ohci, OHCI1394_NodeID);
  1502. if (!(reg & OHCI1394_NodeID_idValid)) {
  1503. dev_notice(ohci->card.device,
  1504. "node ID not valid, new bus reset in progress\n");
  1505. return -EBUSY;
  1506. }
  1507. self_id |= ((reg & 0x3f) << 24); /* phy ID */
  1508. reg = ohci_read_phy_reg(&ohci->card, 4);
  1509. if (reg < 0)
  1510. return reg;
  1511. self_id |= ((reg & 0x07) << 8); /* power class */
  1512. reg = ohci_read_phy_reg(&ohci->card, 1);
  1513. if (reg < 0)
  1514. return reg;
  1515. self_id |= ((reg & 0x3f) << 16); /* gap count */
  1516. for (i = 0; i < 3; i++) {
  1517. status = get_status_for_port(ohci, i);
  1518. if (status < 0)
  1519. return status;
  1520. self_id |= ((status & 0x3) << (6 - (i * 2)));
  1521. }
  1522. pos = get_self_id_pos(ohci, self_id, self_id_count);
  1523. if (pos >= 0) {
  1524. memmove(&(ohci->self_id_buffer[pos+1]),
  1525. &(ohci->self_id_buffer[pos]),
  1526. (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
  1527. ohci->self_id_buffer[pos] = self_id;
  1528. self_id_count++;
  1529. }
  1530. return self_id_count;
  1531. }
  1532. static void bus_reset_work(struct work_struct *work)
  1533. {
  1534. struct fw_ohci *ohci =
  1535. container_of(work, struct fw_ohci, bus_reset_work);
  1536. int self_id_count, generation, new_generation, i, j;
  1537. u32 reg;
  1538. void *free_rom = NULL;
  1539. dma_addr_t free_rom_bus = 0;
  1540. bool is_new_root;
  1541. reg = reg_read(ohci, OHCI1394_NodeID);
  1542. if (!(reg & OHCI1394_NodeID_idValid)) {
  1543. dev_notice(ohci->card.device,
  1544. "node ID not valid, new bus reset in progress\n");
  1545. return;
  1546. }
  1547. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1548. dev_notice(ohci->card.device, "malconfigured bus\n");
  1549. return;
  1550. }
  1551. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1552. OHCI1394_NodeID_nodeNumber);
  1553. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1554. if (!(ohci->is_root && is_new_root))
  1555. reg_write(ohci, OHCI1394_LinkControlSet,
  1556. OHCI1394_LinkControl_cycleMaster);
  1557. ohci->is_root = is_new_root;
  1558. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1559. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1560. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1561. return;
  1562. }
  1563. /*
  1564. * The count in the SelfIDCount register is the number of
  1565. * bytes in the self ID receive buffer. Since we also receive
  1566. * the inverted quadlets and a header quadlet, we shift one
  1567. * bit extra to get the actual number of self IDs.
  1568. */
  1569. self_id_count = (reg >> 3) & 0xff;
  1570. if (self_id_count > 252) {
  1571. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1572. return;
  1573. }
  1574. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1575. rmb();
  1576. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1577. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1578. /*
  1579. * If the invalid data looks like a cycle start packet,
  1580. * it's likely to be the result of the cycle master
  1581. * having a wrong gap count. In this case, the self IDs
  1582. * so far are valid and should be processed so that the
  1583. * bus manager can then correct the gap count.
  1584. */
  1585. if (cond_le32_to_cpu(ohci->self_id_cpu[i])
  1586. == 0xffff008f) {
  1587. dev_notice(ohci->card.device,
  1588. "ignoring spurious self IDs\n");
  1589. self_id_count = j;
  1590. break;
  1591. } else {
  1592. dev_notice(ohci->card.device,
  1593. "inconsistent self IDs\n");
  1594. return;
  1595. }
  1596. }
  1597. ohci->self_id_buffer[j] =
  1598. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1599. }
  1600. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1601. self_id_count = find_and_insert_self_id(ohci, self_id_count);
  1602. if (self_id_count < 0) {
  1603. dev_notice(ohci->card.device,
  1604. "could not construct local self ID\n");
  1605. return;
  1606. }
  1607. }
  1608. if (self_id_count == 0) {
  1609. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1610. return;
  1611. }
  1612. rmb();
  1613. /*
  1614. * Check the consistency of the self IDs we just read. The
  1615. * problem we face is that a new bus reset can start while we
  1616. * read out the self IDs from the DMA buffer. If this happens,
  1617. * the DMA buffer will be overwritten with new self IDs and we
  1618. * will read out inconsistent data. The OHCI specification
  1619. * (section 11.2) recommends a technique similar to
  1620. * linux/seqlock.h, where we remember the generation of the
  1621. * self IDs in the buffer before reading them out and compare
  1622. * it to the current generation after reading them out. If
  1623. * the two generations match we know we have a consistent set
  1624. * of self IDs.
  1625. */
  1626. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1627. if (new_generation != generation) {
  1628. dev_notice(ohci->card.device,
  1629. "new bus reset, discarding self ids\n");
  1630. return;
  1631. }
  1632. /* FIXME: Document how the locking works. */
  1633. spin_lock_irq(&ohci->lock);
  1634. ohci->generation = -1; /* prevent AT packet queueing */
  1635. context_stop(&ohci->at_request_ctx);
  1636. context_stop(&ohci->at_response_ctx);
  1637. spin_unlock_irq(&ohci->lock);
  1638. /*
  1639. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1640. * packets in the AT queues and software needs to drain them.
  1641. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1642. */
  1643. at_context_flush(&ohci->at_request_ctx);
  1644. at_context_flush(&ohci->at_response_ctx);
  1645. spin_lock_irq(&ohci->lock);
  1646. ohci->generation = generation;
  1647. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1648. if (ohci->quirks & QUIRK_RESET_PACKET)
  1649. ohci->request_generation = generation;
  1650. /*
  1651. * This next bit is unrelated to the AT context stuff but we
  1652. * have to do it under the spinlock also. If a new config rom
  1653. * was set up before this reset, the old one is now no longer
  1654. * in use and we can free it. Update the config rom pointers
  1655. * to point to the current config rom and clear the
  1656. * next_config_rom pointer so a new update can take place.
  1657. */
  1658. if (ohci->next_config_rom != NULL) {
  1659. if (ohci->next_config_rom != ohci->config_rom) {
  1660. free_rom = ohci->config_rom;
  1661. free_rom_bus = ohci->config_rom_bus;
  1662. }
  1663. ohci->config_rom = ohci->next_config_rom;
  1664. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1665. ohci->next_config_rom = NULL;
  1666. /*
  1667. * Restore config_rom image and manually update
  1668. * config_rom registers. Writing the header quadlet
  1669. * will indicate that the config rom is ready, so we
  1670. * do that last.
  1671. */
  1672. reg_write(ohci, OHCI1394_BusOptions,
  1673. be32_to_cpu(ohci->config_rom[2]));
  1674. ohci->config_rom[0] = ohci->next_header;
  1675. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1676. be32_to_cpu(ohci->next_header));
  1677. }
  1678. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1679. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1680. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1681. #endif
  1682. spin_unlock_irq(&ohci->lock);
  1683. if (free_rom)
  1684. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1685. free_rom, free_rom_bus);
  1686. log_selfids(ohci, generation, self_id_count);
  1687. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1688. self_id_count, ohci->self_id_buffer,
  1689. ohci->csr_state_setclear_abdicate);
  1690. ohci->csr_state_setclear_abdicate = false;
  1691. }
  1692. static irqreturn_t irq_handler(int irq, void *data)
  1693. {
  1694. struct fw_ohci *ohci = data;
  1695. u32 event, iso_event;
  1696. int i;
  1697. event = reg_read(ohci, OHCI1394_IntEventClear);
  1698. if (!event || !~event)
  1699. return IRQ_NONE;
  1700. /*
  1701. * busReset and postedWriteErr must not be cleared yet
  1702. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1703. */
  1704. reg_write(ohci, OHCI1394_IntEventClear,
  1705. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1706. log_irqs(ohci, event);
  1707. if (event & OHCI1394_selfIDComplete)
  1708. queue_work(fw_workqueue, &ohci->bus_reset_work);
  1709. if (event & OHCI1394_RQPkt)
  1710. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1711. if (event & OHCI1394_RSPkt)
  1712. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1713. if (event & OHCI1394_reqTxComplete)
  1714. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1715. if (event & OHCI1394_respTxComplete)
  1716. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1717. if (event & OHCI1394_isochRx) {
  1718. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1719. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1720. while (iso_event) {
  1721. i = ffs(iso_event) - 1;
  1722. tasklet_schedule(
  1723. &ohci->ir_context_list[i].context.tasklet);
  1724. iso_event &= ~(1 << i);
  1725. }
  1726. }
  1727. if (event & OHCI1394_isochTx) {
  1728. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1729. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1730. while (iso_event) {
  1731. i = ffs(iso_event) - 1;
  1732. tasklet_schedule(
  1733. &ohci->it_context_list[i].context.tasklet);
  1734. iso_event &= ~(1 << i);
  1735. }
  1736. }
  1737. if (unlikely(event & OHCI1394_regAccessFail))
  1738. dev_err(ohci->card.device, "register access failure\n");
  1739. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1740. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1741. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1742. reg_write(ohci, OHCI1394_IntEventClear,
  1743. OHCI1394_postedWriteErr);
  1744. if (printk_ratelimit())
  1745. dev_err(ohci->card.device, "PCI posted write error\n");
  1746. }
  1747. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1748. if (printk_ratelimit())
  1749. dev_notice(ohci->card.device,
  1750. "isochronous cycle too long\n");
  1751. reg_write(ohci, OHCI1394_LinkControlSet,
  1752. OHCI1394_LinkControl_cycleMaster);
  1753. }
  1754. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1755. /*
  1756. * We need to clear this event bit in order to make
  1757. * cycleMatch isochronous I/O work. In theory we should
  1758. * stop active cycleMatch iso contexts now and restart
  1759. * them at least two cycles later. (FIXME?)
  1760. */
  1761. if (printk_ratelimit())
  1762. dev_notice(ohci->card.device,
  1763. "isochronous cycle inconsistent\n");
  1764. }
  1765. if (unlikely(event & OHCI1394_unrecoverableError))
  1766. handle_dead_contexts(ohci);
  1767. if (event & OHCI1394_cycle64Seconds) {
  1768. spin_lock(&ohci->lock);
  1769. update_bus_time(ohci);
  1770. spin_unlock(&ohci->lock);
  1771. } else
  1772. flush_writes(ohci);
  1773. return IRQ_HANDLED;
  1774. }
  1775. static int software_reset(struct fw_ohci *ohci)
  1776. {
  1777. u32 val;
  1778. int i;
  1779. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1780. for (i = 0; i < 500; i++) {
  1781. val = reg_read(ohci, OHCI1394_HCControlSet);
  1782. if (!~val)
  1783. return -ENODEV; /* Card was ejected. */
  1784. if (!(val & OHCI1394_HCControl_softReset))
  1785. return 0;
  1786. msleep(1);
  1787. }
  1788. return -EBUSY;
  1789. }
  1790. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1791. {
  1792. size_t size = length * 4;
  1793. memcpy(dest, src, size);
  1794. if (size < CONFIG_ROM_SIZE)
  1795. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1796. }
  1797. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1798. {
  1799. bool enable_1394a;
  1800. int ret, clear, set, offset;
  1801. /* Check if the driver should configure link and PHY. */
  1802. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1803. OHCI1394_HCControl_programPhyEnable))
  1804. return 0;
  1805. /* Paranoia: check whether the PHY supports 1394a, too. */
  1806. enable_1394a = false;
  1807. ret = read_phy_reg(ohci, 2);
  1808. if (ret < 0)
  1809. return ret;
  1810. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1811. ret = read_paged_phy_reg(ohci, 1, 8);
  1812. if (ret < 0)
  1813. return ret;
  1814. if (ret >= 1)
  1815. enable_1394a = true;
  1816. }
  1817. if (ohci->quirks & QUIRK_NO_1394A)
  1818. enable_1394a = false;
  1819. /* Configure PHY and link consistently. */
  1820. if (enable_1394a) {
  1821. clear = 0;
  1822. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1823. } else {
  1824. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1825. set = 0;
  1826. }
  1827. ret = update_phy_reg(ohci, 5, clear, set);
  1828. if (ret < 0)
  1829. return ret;
  1830. if (enable_1394a)
  1831. offset = OHCI1394_HCControlSet;
  1832. else
  1833. offset = OHCI1394_HCControlClear;
  1834. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1835. /* Clean up: configuration has been taken care of. */
  1836. reg_write(ohci, OHCI1394_HCControlClear,
  1837. OHCI1394_HCControl_programPhyEnable);
  1838. return 0;
  1839. }
  1840. static int probe_tsb41ba3d(struct fw_ohci *ohci)
  1841. {
  1842. /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
  1843. static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
  1844. int reg, i;
  1845. reg = read_phy_reg(ohci, 2);
  1846. if (reg < 0)
  1847. return reg;
  1848. if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
  1849. return 0;
  1850. for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
  1851. reg = read_paged_phy_reg(ohci, 1, i + 10);
  1852. if (reg < 0)
  1853. return reg;
  1854. if (reg != id[i])
  1855. return 0;
  1856. }
  1857. return 1;
  1858. }
  1859. static int ohci_enable(struct fw_card *card,
  1860. const __be32 *config_rom, size_t length)
  1861. {
  1862. struct fw_ohci *ohci = fw_ohci(card);
  1863. struct pci_dev *dev = to_pci_dev(card->device);
  1864. u32 lps, seconds, version, irqs;
  1865. int i, ret;
  1866. if (software_reset(ohci)) {
  1867. dev_err(card->device, "failed to reset ohci card\n");
  1868. return -EBUSY;
  1869. }
  1870. /*
  1871. * Now enable LPS, which we need in order to start accessing
  1872. * most of the registers. In fact, on some cards (ALI M5251),
  1873. * accessing registers in the SClk domain without LPS enabled
  1874. * will lock up the machine. Wait 50msec to make sure we have
  1875. * full link enabled. However, with some cards (well, at least
  1876. * a JMicron PCIe card), we have to try again sometimes.
  1877. */
  1878. reg_write(ohci, OHCI1394_HCControlSet,
  1879. OHCI1394_HCControl_LPS |
  1880. OHCI1394_HCControl_postedWriteEnable);
  1881. flush_writes(ohci);
  1882. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1883. msleep(50);
  1884. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1885. OHCI1394_HCControl_LPS;
  1886. }
  1887. if (!lps) {
  1888. dev_err(card->device, "failed to set Link Power Status\n");
  1889. return -EIO;
  1890. }
  1891. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1892. ret = probe_tsb41ba3d(ohci);
  1893. if (ret < 0)
  1894. return ret;
  1895. if (ret)
  1896. dev_notice(card->device, "local TSB41BA3D phy\n");
  1897. else
  1898. ohci->quirks &= ~QUIRK_TI_SLLZ059;
  1899. }
  1900. reg_write(ohci, OHCI1394_HCControlClear,
  1901. OHCI1394_HCControl_noByteSwapData);
  1902. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1903. reg_write(ohci, OHCI1394_LinkControlSet,
  1904. OHCI1394_LinkControl_cycleTimerEnable |
  1905. OHCI1394_LinkControl_cycleMaster);
  1906. reg_write(ohci, OHCI1394_ATRetries,
  1907. OHCI1394_MAX_AT_REQ_RETRIES |
  1908. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1909. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1910. (200 << 16));
  1911. seconds = lower_32_bits(get_seconds());
  1912. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1913. ohci->bus_time = seconds & ~0x3f;
  1914. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1915. if (version >= OHCI_VERSION_1_1) {
  1916. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1917. 0xfffffffe);
  1918. card->broadcast_channel_auto_allocated = true;
  1919. }
  1920. /* Get implemented bits of the priority arbitration request counter. */
  1921. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1922. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1923. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1924. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1925. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1926. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1927. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1928. ret = configure_1394a_enhancements(ohci);
  1929. if (ret < 0)
  1930. return ret;
  1931. /* Activate link_on bit and contender bit in our self ID packets.*/
  1932. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1933. if (ret < 0)
  1934. return ret;
  1935. /*
  1936. * When the link is not yet enabled, the atomic config rom
  1937. * update mechanism described below in ohci_set_config_rom()
  1938. * is not active. We have to update ConfigRomHeader and
  1939. * BusOptions manually, and the write to ConfigROMmap takes
  1940. * effect immediately. We tie this to the enabling of the
  1941. * link, so we have a valid config rom before enabling - the
  1942. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1943. * values before enabling.
  1944. *
  1945. * However, when the ConfigROMmap is written, some controllers
  1946. * always read back quadlets 0 and 2 from the config rom to
  1947. * the ConfigRomHeader and BusOptions registers on bus reset.
  1948. * They shouldn't do that in this initial case where the link
  1949. * isn't enabled. This means we have to use the same
  1950. * workaround here, setting the bus header to 0 and then write
  1951. * the right values in the bus reset tasklet.
  1952. */
  1953. if (config_rom) {
  1954. ohci->next_config_rom =
  1955. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1956. &ohci->next_config_rom_bus,
  1957. GFP_KERNEL);
  1958. if (ohci->next_config_rom == NULL)
  1959. return -ENOMEM;
  1960. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1961. } else {
  1962. /*
  1963. * In the suspend case, config_rom is NULL, which
  1964. * means that we just reuse the old config rom.
  1965. */
  1966. ohci->next_config_rom = ohci->config_rom;
  1967. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1968. }
  1969. ohci->next_header = ohci->next_config_rom[0];
  1970. ohci->next_config_rom[0] = 0;
  1971. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1972. reg_write(ohci, OHCI1394_BusOptions,
  1973. be32_to_cpu(ohci->next_config_rom[2]));
  1974. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1975. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1976. if (!(ohci->quirks & QUIRK_NO_MSI))
  1977. pci_enable_msi(dev);
  1978. if (request_irq(dev->irq, irq_handler,
  1979. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1980. ohci_driver_name, ohci)) {
  1981. dev_err(card->device, "failed to allocate interrupt %d\n",
  1982. dev->irq);
  1983. pci_disable_msi(dev);
  1984. if (config_rom) {
  1985. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1986. ohci->next_config_rom,
  1987. ohci->next_config_rom_bus);
  1988. ohci->next_config_rom = NULL;
  1989. }
  1990. return -EIO;
  1991. }
  1992. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1993. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1994. OHCI1394_isochTx | OHCI1394_isochRx |
  1995. OHCI1394_postedWriteErr |
  1996. OHCI1394_selfIDComplete |
  1997. OHCI1394_regAccessFail |
  1998. OHCI1394_cycle64Seconds |
  1999. OHCI1394_cycleInconsistent |
  2000. OHCI1394_unrecoverableError |
  2001. OHCI1394_cycleTooLong |
  2002. OHCI1394_masterIntEnable;
  2003. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  2004. irqs |= OHCI1394_busReset;
  2005. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  2006. reg_write(ohci, OHCI1394_HCControlSet,
  2007. OHCI1394_HCControl_linkEnable |
  2008. OHCI1394_HCControl_BIBimageValid);
  2009. reg_write(ohci, OHCI1394_LinkControlSet,
  2010. OHCI1394_LinkControl_rcvSelfID |
  2011. OHCI1394_LinkControl_rcvPhyPkt);
  2012. ar_context_run(&ohci->ar_request_ctx);
  2013. ar_context_run(&ohci->ar_response_ctx);
  2014. flush_writes(ohci);
  2015. /* We are ready to go, reset bus to finish initialization. */
  2016. fw_schedule_bus_reset(&ohci->card, false, true);
  2017. return 0;
  2018. }
  2019. static int ohci_set_config_rom(struct fw_card *card,
  2020. const __be32 *config_rom, size_t length)
  2021. {
  2022. struct fw_ohci *ohci;
  2023. __be32 *next_config_rom;
  2024. dma_addr_t uninitialized_var(next_config_rom_bus);
  2025. ohci = fw_ohci(card);
  2026. /*
  2027. * When the OHCI controller is enabled, the config rom update
  2028. * mechanism is a bit tricky, but easy enough to use. See
  2029. * section 5.5.6 in the OHCI specification.
  2030. *
  2031. * The OHCI controller caches the new config rom address in a
  2032. * shadow register (ConfigROMmapNext) and needs a bus reset
  2033. * for the changes to take place. When the bus reset is
  2034. * detected, the controller loads the new values for the
  2035. * ConfigRomHeader and BusOptions registers from the specified
  2036. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  2037. * shadow register. All automatically and atomically.
  2038. *
  2039. * Now, there's a twist to this story. The automatic load of
  2040. * ConfigRomHeader and BusOptions doesn't honor the
  2041. * noByteSwapData bit, so with a be32 config rom, the
  2042. * controller will load be32 values in to these registers
  2043. * during the atomic update, even on litte endian
  2044. * architectures. The workaround we use is to put a 0 in the
  2045. * header quadlet; 0 is endian agnostic and means that the
  2046. * config rom isn't ready yet. In the bus reset tasklet we
  2047. * then set up the real values for the two registers.
  2048. *
  2049. * We use ohci->lock to avoid racing with the code that sets
  2050. * ohci->next_config_rom to NULL (see bus_reset_work).
  2051. */
  2052. next_config_rom =
  2053. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2054. &next_config_rom_bus, GFP_KERNEL);
  2055. if (next_config_rom == NULL)
  2056. return -ENOMEM;
  2057. spin_lock_irq(&ohci->lock);
  2058. /*
  2059. * If there is not an already pending config_rom update,
  2060. * push our new allocation into the ohci->next_config_rom
  2061. * and then mark the local variable as null so that we
  2062. * won't deallocate the new buffer.
  2063. *
  2064. * OTOH, if there is a pending config_rom update, just
  2065. * use that buffer with the new config_rom data, and
  2066. * let this routine free the unused DMA allocation.
  2067. */
  2068. if (ohci->next_config_rom == NULL) {
  2069. ohci->next_config_rom = next_config_rom;
  2070. ohci->next_config_rom_bus = next_config_rom_bus;
  2071. next_config_rom = NULL;
  2072. }
  2073. copy_config_rom(ohci->next_config_rom, config_rom, length);
  2074. ohci->next_header = config_rom[0];
  2075. ohci->next_config_rom[0] = 0;
  2076. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  2077. spin_unlock_irq(&ohci->lock);
  2078. /* If we didn't use the DMA allocation, delete it. */
  2079. if (next_config_rom != NULL)
  2080. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2081. next_config_rom, next_config_rom_bus);
  2082. /*
  2083. * Now initiate a bus reset to have the changes take
  2084. * effect. We clean up the old config rom memory and DMA
  2085. * mappings in the bus reset tasklet, since the OHCI
  2086. * controller could need to access it before the bus reset
  2087. * takes effect.
  2088. */
  2089. fw_schedule_bus_reset(&ohci->card, true, true);
  2090. return 0;
  2091. }
  2092. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  2093. {
  2094. struct fw_ohci *ohci = fw_ohci(card);
  2095. at_context_transmit(&ohci->at_request_ctx, packet);
  2096. }
  2097. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  2098. {
  2099. struct fw_ohci *ohci = fw_ohci(card);
  2100. at_context_transmit(&ohci->at_response_ctx, packet);
  2101. }
  2102. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  2103. {
  2104. struct fw_ohci *ohci = fw_ohci(card);
  2105. struct context *ctx = &ohci->at_request_ctx;
  2106. struct driver_data *driver_data = packet->driver_data;
  2107. int ret = -ENOENT;
  2108. tasklet_disable(&ctx->tasklet);
  2109. if (packet->ack != 0)
  2110. goto out;
  2111. if (packet->payload_mapped)
  2112. dma_unmap_single(ohci->card.device, packet->payload_bus,
  2113. packet->payload_length, DMA_TO_DEVICE);
  2114. log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
  2115. driver_data->packet = NULL;
  2116. packet->ack = RCODE_CANCELLED;
  2117. packet->callback(packet, &ohci->card, packet->ack);
  2118. ret = 0;
  2119. out:
  2120. tasklet_enable(&ctx->tasklet);
  2121. return ret;
  2122. }
  2123. static int ohci_enable_phys_dma(struct fw_card *card,
  2124. int node_id, int generation)
  2125. {
  2126. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  2127. return 0;
  2128. #else
  2129. struct fw_ohci *ohci = fw_ohci(card);
  2130. unsigned long flags;
  2131. int n, ret = 0;
  2132. /*
  2133. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  2134. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  2135. */
  2136. spin_lock_irqsave(&ohci->lock, flags);
  2137. if (ohci->generation != generation) {
  2138. ret = -ESTALE;
  2139. goto out;
  2140. }
  2141. /*
  2142. * Note, if the node ID contains a non-local bus ID, physical DMA is
  2143. * enabled for _all_ nodes on remote buses.
  2144. */
  2145. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  2146. if (n < 32)
  2147. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  2148. else
  2149. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  2150. flush_writes(ohci);
  2151. out:
  2152. spin_unlock_irqrestore(&ohci->lock, flags);
  2153. return ret;
  2154. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  2155. }
  2156. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  2157. {
  2158. struct fw_ohci *ohci = fw_ohci(card);
  2159. unsigned long flags;
  2160. u32 value;
  2161. switch (csr_offset) {
  2162. case CSR_STATE_CLEAR:
  2163. case CSR_STATE_SET:
  2164. if (ohci->is_root &&
  2165. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2166. OHCI1394_LinkControl_cycleMaster))
  2167. value = CSR_STATE_BIT_CMSTR;
  2168. else
  2169. value = 0;
  2170. if (ohci->csr_state_setclear_abdicate)
  2171. value |= CSR_STATE_BIT_ABDICATE;
  2172. return value;
  2173. case CSR_NODE_IDS:
  2174. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2175. case CSR_CYCLE_TIME:
  2176. return get_cycle_time(ohci);
  2177. case CSR_BUS_TIME:
  2178. /*
  2179. * We might be called just after the cycle timer has wrapped
  2180. * around but just before the cycle64Seconds handler, so we
  2181. * better check here, too, if the bus time needs to be updated.
  2182. */
  2183. spin_lock_irqsave(&ohci->lock, flags);
  2184. value = update_bus_time(ohci);
  2185. spin_unlock_irqrestore(&ohci->lock, flags);
  2186. return value;
  2187. case CSR_BUSY_TIMEOUT:
  2188. value = reg_read(ohci, OHCI1394_ATRetries);
  2189. return (value >> 4) & 0x0ffff00f;
  2190. case CSR_PRIORITY_BUDGET:
  2191. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2192. (ohci->pri_req_max << 8);
  2193. default:
  2194. WARN_ON(1);
  2195. return 0;
  2196. }
  2197. }
  2198. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2199. {
  2200. struct fw_ohci *ohci = fw_ohci(card);
  2201. unsigned long flags;
  2202. switch (csr_offset) {
  2203. case CSR_STATE_CLEAR:
  2204. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2205. reg_write(ohci, OHCI1394_LinkControlClear,
  2206. OHCI1394_LinkControl_cycleMaster);
  2207. flush_writes(ohci);
  2208. }
  2209. if (value & CSR_STATE_BIT_ABDICATE)
  2210. ohci->csr_state_setclear_abdicate = false;
  2211. break;
  2212. case CSR_STATE_SET:
  2213. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2214. reg_write(ohci, OHCI1394_LinkControlSet,
  2215. OHCI1394_LinkControl_cycleMaster);
  2216. flush_writes(ohci);
  2217. }
  2218. if (value & CSR_STATE_BIT_ABDICATE)
  2219. ohci->csr_state_setclear_abdicate = true;
  2220. break;
  2221. case CSR_NODE_IDS:
  2222. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2223. flush_writes(ohci);
  2224. break;
  2225. case CSR_CYCLE_TIME:
  2226. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2227. reg_write(ohci, OHCI1394_IntEventSet,
  2228. OHCI1394_cycleInconsistent);
  2229. flush_writes(ohci);
  2230. break;
  2231. case CSR_BUS_TIME:
  2232. spin_lock_irqsave(&ohci->lock, flags);
  2233. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2234. spin_unlock_irqrestore(&ohci->lock, flags);
  2235. break;
  2236. case CSR_BUSY_TIMEOUT:
  2237. value = (value & 0xf) | ((value & 0xf) << 4) |
  2238. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2239. reg_write(ohci, OHCI1394_ATRetries, value);
  2240. flush_writes(ohci);
  2241. break;
  2242. case CSR_PRIORITY_BUDGET:
  2243. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2244. flush_writes(ohci);
  2245. break;
  2246. default:
  2247. WARN_ON(1);
  2248. break;
  2249. }
  2250. }
  2251. static void flush_iso_completions(struct iso_context *ctx)
  2252. {
  2253. ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
  2254. ctx->header_length, ctx->header,
  2255. ctx->base.callback_data);
  2256. ctx->header_length = 0;
  2257. }
  2258. static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
  2259. {
  2260. u32 *ctx_hdr;
  2261. if (ctx->header_length + ctx->base.header_size > PAGE_SIZE)
  2262. flush_iso_completions(ctx);
  2263. ctx_hdr = ctx->header + ctx->header_length;
  2264. ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
  2265. /*
  2266. * The two iso header quadlets are byteswapped to little
  2267. * endian by the controller, but we want to present them
  2268. * as big endian for consistency with the bus endianness.
  2269. */
  2270. if (ctx->base.header_size > 0)
  2271. ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
  2272. if (ctx->base.header_size > 4)
  2273. ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
  2274. if (ctx->base.header_size > 8)
  2275. memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
  2276. ctx->header_length += ctx->base.header_size;
  2277. }
  2278. static int handle_ir_packet_per_buffer(struct context *context,
  2279. struct descriptor *d,
  2280. struct descriptor *last)
  2281. {
  2282. struct iso_context *ctx =
  2283. container_of(context, struct iso_context, context);
  2284. struct descriptor *pd;
  2285. u32 buffer_dma;
  2286. for (pd = d; pd <= last; pd++)
  2287. if (pd->transfer_status)
  2288. break;
  2289. if (pd > last)
  2290. /* Descriptor(s) not done yet, stop iteration */
  2291. return 0;
  2292. while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
  2293. d++;
  2294. buffer_dma = le32_to_cpu(d->data_address);
  2295. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2296. buffer_dma & PAGE_MASK,
  2297. buffer_dma & ~PAGE_MASK,
  2298. le16_to_cpu(d->req_count),
  2299. DMA_FROM_DEVICE);
  2300. }
  2301. copy_iso_headers(ctx, (u32 *) (last + 1));
  2302. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
  2303. flush_iso_completions(ctx);
  2304. return 1;
  2305. }
  2306. /* d == last because each descriptor block is only a single descriptor. */
  2307. static int handle_ir_buffer_fill(struct context *context,
  2308. struct descriptor *d,
  2309. struct descriptor *last)
  2310. {
  2311. struct iso_context *ctx =
  2312. container_of(context, struct iso_context, context);
  2313. unsigned int req_count, res_count, completed;
  2314. u32 buffer_dma;
  2315. req_count = le16_to_cpu(last->req_count);
  2316. res_count = le16_to_cpu(ACCESS_ONCE(last->res_count));
  2317. completed = req_count - res_count;
  2318. buffer_dma = le32_to_cpu(last->data_address);
  2319. if (completed > 0) {
  2320. ctx->mc_buffer_bus = buffer_dma;
  2321. ctx->mc_completed = completed;
  2322. }
  2323. if (res_count != 0)
  2324. /* Descriptor(s) not done yet, stop iteration */
  2325. return 0;
  2326. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2327. buffer_dma & PAGE_MASK,
  2328. buffer_dma & ~PAGE_MASK,
  2329. completed, DMA_FROM_DEVICE);
  2330. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
  2331. ctx->base.callback.mc(&ctx->base,
  2332. buffer_dma + completed,
  2333. ctx->base.callback_data);
  2334. ctx->mc_completed = 0;
  2335. }
  2336. return 1;
  2337. }
  2338. static void flush_ir_buffer_fill(struct iso_context *ctx)
  2339. {
  2340. dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
  2341. ctx->mc_buffer_bus & PAGE_MASK,
  2342. ctx->mc_buffer_bus & ~PAGE_MASK,
  2343. ctx->mc_completed, DMA_FROM_DEVICE);
  2344. ctx->base.callback.mc(&ctx->base,
  2345. ctx->mc_buffer_bus + ctx->mc_completed,
  2346. ctx->base.callback_data);
  2347. ctx->mc_completed = 0;
  2348. }
  2349. static inline void sync_it_packet_for_cpu(struct context *context,
  2350. struct descriptor *pd)
  2351. {
  2352. __le16 control;
  2353. u32 buffer_dma;
  2354. /* only packets beginning with OUTPUT_MORE* have data buffers */
  2355. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2356. return;
  2357. /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
  2358. pd += 2;
  2359. /*
  2360. * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
  2361. * data buffer is in the context program's coherent page and must not
  2362. * be synced.
  2363. */
  2364. if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
  2365. (context->current_bus & PAGE_MASK)) {
  2366. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2367. return;
  2368. pd++;
  2369. }
  2370. do {
  2371. buffer_dma = le32_to_cpu(pd->data_address);
  2372. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2373. buffer_dma & PAGE_MASK,
  2374. buffer_dma & ~PAGE_MASK,
  2375. le16_to_cpu(pd->req_count),
  2376. DMA_TO_DEVICE);
  2377. control = pd->control;
  2378. pd++;
  2379. } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
  2380. }
  2381. static int handle_it_packet(struct context *context,
  2382. struct descriptor *d,
  2383. struct descriptor *last)
  2384. {
  2385. struct iso_context *ctx =
  2386. container_of(context, struct iso_context, context);
  2387. struct descriptor *pd;
  2388. __be32 *ctx_hdr;
  2389. for (pd = d; pd <= last; pd++)
  2390. if (pd->transfer_status)
  2391. break;
  2392. if (pd > last)
  2393. /* Descriptor(s) not done yet, stop iteration */
  2394. return 0;
  2395. sync_it_packet_for_cpu(context, d);
  2396. if (ctx->header_length + 4 > PAGE_SIZE)
  2397. flush_iso_completions(ctx);
  2398. ctx_hdr = ctx->header + ctx->header_length;
  2399. ctx->last_timestamp = le16_to_cpu(last->res_count);
  2400. /* Present this value as big-endian to match the receive code */
  2401. *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
  2402. le16_to_cpu(pd->res_count));
  2403. ctx->header_length += 4;
  2404. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
  2405. flush_iso_completions(ctx);
  2406. return 1;
  2407. }
  2408. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2409. {
  2410. u32 hi = channels >> 32, lo = channels;
  2411. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2412. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2413. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2414. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2415. mmiowb();
  2416. ohci->mc_channels = channels;
  2417. }
  2418. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2419. int type, int channel, size_t header_size)
  2420. {
  2421. struct fw_ohci *ohci = fw_ohci(card);
  2422. struct iso_context *uninitialized_var(ctx);
  2423. descriptor_callback_t uninitialized_var(callback);
  2424. u64 *uninitialized_var(channels);
  2425. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2426. int index, ret = -EBUSY;
  2427. spin_lock_irq(&ohci->lock);
  2428. switch (type) {
  2429. case FW_ISO_CONTEXT_TRANSMIT:
  2430. mask = &ohci->it_context_mask;
  2431. callback = handle_it_packet;
  2432. index = ffs(*mask) - 1;
  2433. if (index >= 0) {
  2434. *mask &= ~(1 << index);
  2435. regs = OHCI1394_IsoXmitContextBase(index);
  2436. ctx = &ohci->it_context_list[index];
  2437. }
  2438. break;
  2439. case FW_ISO_CONTEXT_RECEIVE:
  2440. channels = &ohci->ir_context_channels;
  2441. mask = &ohci->ir_context_mask;
  2442. callback = handle_ir_packet_per_buffer;
  2443. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2444. if (index >= 0) {
  2445. *channels &= ~(1ULL << channel);
  2446. *mask &= ~(1 << index);
  2447. regs = OHCI1394_IsoRcvContextBase(index);
  2448. ctx = &ohci->ir_context_list[index];
  2449. }
  2450. break;
  2451. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2452. mask = &ohci->ir_context_mask;
  2453. callback = handle_ir_buffer_fill;
  2454. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2455. if (index >= 0) {
  2456. ohci->mc_allocated = true;
  2457. *mask &= ~(1 << index);
  2458. regs = OHCI1394_IsoRcvContextBase(index);
  2459. ctx = &ohci->ir_context_list[index];
  2460. }
  2461. break;
  2462. default:
  2463. index = -1;
  2464. ret = -ENOSYS;
  2465. }
  2466. spin_unlock_irq(&ohci->lock);
  2467. if (index < 0)
  2468. return ERR_PTR(ret);
  2469. memset(ctx, 0, sizeof(*ctx));
  2470. ctx->header_length = 0;
  2471. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2472. if (ctx->header == NULL) {
  2473. ret = -ENOMEM;
  2474. goto out;
  2475. }
  2476. ret = context_init(&ctx->context, ohci, regs, callback);
  2477. if (ret < 0)
  2478. goto out_with_header;
  2479. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
  2480. set_multichannel_mask(ohci, 0);
  2481. ctx->mc_completed = 0;
  2482. }
  2483. return &ctx->base;
  2484. out_with_header:
  2485. free_page((unsigned long)ctx->header);
  2486. out:
  2487. spin_lock_irq(&ohci->lock);
  2488. switch (type) {
  2489. case FW_ISO_CONTEXT_RECEIVE:
  2490. *channels |= 1ULL << channel;
  2491. break;
  2492. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2493. ohci->mc_allocated = false;
  2494. break;
  2495. }
  2496. *mask |= 1 << index;
  2497. spin_unlock_irq(&ohci->lock);
  2498. return ERR_PTR(ret);
  2499. }
  2500. static int ohci_start_iso(struct fw_iso_context *base,
  2501. s32 cycle, u32 sync, u32 tags)
  2502. {
  2503. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2504. struct fw_ohci *ohci = ctx->context.ohci;
  2505. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2506. int index;
  2507. /* the controller cannot start without any queued packets */
  2508. if (ctx->context.last->branch_address == 0)
  2509. return -ENODATA;
  2510. switch (ctx->base.type) {
  2511. case FW_ISO_CONTEXT_TRANSMIT:
  2512. index = ctx - ohci->it_context_list;
  2513. match = 0;
  2514. if (cycle >= 0)
  2515. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2516. (cycle & 0x7fff) << 16;
  2517. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2518. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2519. context_run(&ctx->context, match);
  2520. break;
  2521. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2522. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2523. /* fall through */
  2524. case FW_ISO_CONTEXT_RECEIVE:
  2525. index = ctx - ohci->ir_context_list;
  2526. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2527. if (cycle >= 0) {
  2528. match |= (cycle & 0x07fff) << 12;
  2529. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2530. }
  2531. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2532. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2533. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2534. context_run(&ctx->context, control);
  2535. ctx->sync = sync;
  2536. ctx->tags = tags;
  2537. break;
  2538. }
  2539. return 0;
  2540. }
  2541. static int ohci_stop_iso(struct fw_iso_context *base)
  2542. {
  2543. struct fw_ohci *ohci = fw_ohci(base->card);
  2544. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2545. int index;
  2546. switch (ctx->base.type) {
  2547. case FW_ISO_CONTEXT_TRANSMIT:
  2548. index = ctx - ohci->it_context_list;
  2549. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2550. break;
  2551. case FW_ISO_CONTEXT_RECEIVE:
  2552. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2553. index = ctx - ohci->ir_context_list;
  2554. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2555. break;
  2556. }
  2557. flush_writes(ohci);
  2558. context_stop(&ctx->context);
  2559. tasklet_kill(&ctx->context.tasklet);
  2560. return 0;
  2561. }
  2562. static void ohci_free_iso_context(struct fw_iso_context *base)
  2563. {
  2564. struct fw_ohci *ohci = fw_ohci(base->card);
  2565. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2566. unsigned long flags;
  2567. int index;
  2568. ohci_stop_iso(base);
  2569. context_release(&ctx->context);
  2570. free_page((unsigned long)ctx->header);
  2571. spin_lock_irqsave(&ohci->lock, flags);
  2572. switch (base->type) {
  2573. case FW_ISO_CONTEXT_TRANSMIT:
  2574. index = ctx - ohci->it_context_list;
  2575. ohci->it_context_mask |= 1 << index;
  2576. break;
  2577. case FW_ISO_CONTEXT_RECEIVE:
  2578. index = ctx - ohci->ir_context_list;
  2579. ohci->ir_context_mask |= 1 << index;
  2580. ohci->ir_context_channels |= 1ULL << base->channel;
  2581. break;
  2582. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2583. index = ctx - ohci->ir_context_list;
  2584. ohci->ir_context_mask |= 1 << index;
  2585. ohci->ir_context_channels |= ohci->mc_channels;
  2586. ohci->mc_channels = 0;
  2587. ohci->mc_allocated = false;
  2588. break;
  2589. }
  2590. spin_unlock_irqrestore(&ohci->lock, flags);
  2591. }
  2592. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2593. {
  2594. struct fw_ohci *ohci = fw_ohci(base->card);
  2595. unsigned long flags;
  2596. int ret;
  2597. switch (base->type) {
  2598. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2599. spin_lock_irqsave(&ohci->lock, flags);
  2600. /* Don't allow multichannel to grab other contexts' channels. */
  2601. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2602. *channels = ohci->ir_context_channels;
  2603. ret = -EBUSY;
  2604. } else {
  2605. set_multichannel_mask(ohci, *channels);
  2606. ret = 0;
  2607. }
  2608. spin_unlock_irqrestore(&ohci->lock, flags);
  2609. break;
  2610. default:
  2611. ret = -EINVAL;
  2612. }
  2613. return ret;
  2614. }
  2615. #ifdef CONFIG_PM
  2616. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2617. {
  2618. int i;
  2619. struct iso_context *ctx;
  2620. for (i = 0 ; i < ohci->n_ir ; i++) {
  2621. ctx = &ohci->ir_context_list[i];
  2622. if (ctx->context.running)
  2623. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2624. }
  2625. for (i = 0 ; i < ohci->n_it ; i++) {
  2626. ctx = &ohci->it_context_list[i];
  2627. if (ctx->context.running)
  2628. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2629. }
  2630. }
  2631. #endif
  2632. static int queue_iso_transmit(struct iso_context *ctx,
  2633. struct fw_iso_packet *packet,
  2634. struct fw_iso_buffer *buffer,
  2635. unsigned long payload)
  2636. {
  2637. struct descriptor *d, *last, *pd;
  2638. struct fw_iso_packet *p;
  2639. __le32 *header;
  2640. dma_addr_t d_bus, page_bus;
  2641. u32 z, header_z, payload_z, irq;
  2642. u32 payload_index, payload_end_index, next_page_index;
  2643. int page, end_page, i, length, offset;
  2644. p = packet;
  2645. payload_index = payload;
  2646. if (p->skip)
  2647. z = 1;
  2648. else
  2649. z = 2;
  2650. if (p->header_length > 0)
  2651. z++;
  2652. /* Determine the first page the payload isn't contained in. */
  2653. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2654. if (p->payload_length > 0)
  2655. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2656. else
  2657. payload_z = 0;
  2658. z += payload_z;
  2659. /* Get header size in number of descriptors. */
  2660. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2661. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2662. if (d == NULL)
  2663. return -ENOMEM;
  2664. if (!p->skip) {
  2665. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2666. d[0].req_count = cpu_to_le16(8);
  2667. /*
  2668. * Link the skip address to this descriptor itself. This causes
  2669. * a context to skip a cycle whenever lost cycles or FIFO
  2670. * overruns occur, without dropping the data. The application
  2671. * should then decide whether this is an error condition or not.
  2672. * FIXME: Make the context's cycle-lost behaviour configurable?
  2673. */
  2674. d[0].branch_address = cpu_to_le32(d_bus | z);
  2675. header = (__le32 *) &d[1];
  2676. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2677. IT_HEADER_TAG(p->tag) |
  2678. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2679. IT_HEADER_CHANNEL(ctx->base.channel) |
  2680. IT_HEADER_SPEED(ctx->base.speed));
  2681. header[1] =
  2682. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2683. p->payload_length));
  2684. }
  2685. if (p->header_length > 0) {
  2686. d[2].req_count = cpu_to_le16(p->header_length);
  2687. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2688. memcpy(&d[z], p->header, p->header_length);
  2689. }
  2690. pd = d + z - payload_z;
  2691. payload_end_index = payload_index + p->payload_length;
  2692. for (i = 0; i < payload_z; i++) {
  2693. page = payload_index >> PAGE_SHIFT;
  2694. offset = payload_index & ~PAGE_MASK;
  2695. next_page_index = (page + 1) << PAGE_SHIFT;
  2696. length =
  2697. min(next_page_index, payload_end_index) - payload_index;
  2698. pd[i].req_count = cpu_to_le16(length);
  2699. page_bus = page_private(buffer->pages[page]);
  2700. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2701. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2702. page_bus, offset, length,
  2703. DMA_TO_DEVICE);
  2704. payload_index += length;
  2705. }
  2706. if (p->interrupt)
  2707. irq = DESCRIPTOR_IRQ_ALWAYS;
  2708. else
  2709. irq = DESCRIPTOR_NO_IRQ;
  2710. last = z == 2 ? d : d + z - 1;
  2711. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2712. DESCRIPTOR_STATUS |
  2713. DESCRIPTOR_BRANCH_ALWAYS |
  2714. irq);
  2715. context_append(&ctx->context, d, z, header_z);
  2716. return 0;
  2717. }
  2718. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2719. struct fw_iso_packet *packet,
  2720. struct fw_iso_buffer *buffer,
  2721. unsigned long payload)
  2722. {
  2723. struct device *device = ctx->context.ohci->card.device;
  2724. struct descriptor *d, *pd;
  2725. dma_addr_t d_bus, page_bus;
  2726. u32 z, header_z, rest;
  2727. int i, j, length;
  2728. int page, offset, packet_count, header_size, payload_per_buffer;
  2729. /*
  2730. * The OHCI controller puts the isochronous header and trailer in the
  2731. * buffer, so we need at least 8 bytes.
  2732. */
  2733. packet_count = packet->header_length / ctx->base.header_size;
  2734. header_size = max(ctx->base.header_size, (size_t)8);
  2735. /* Get header size in number of descriptors. */
  2736. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2737. page = payload >> PAGE_SHIFT;
  2738. offset = payload & ~PAGE_MASK;
  2739. payload_per_buffer = packet->payload_length / packet_count;
  2740. for (i = 0; i < packet_count; i++) {
  2741. /* d points to the header descriptor */
  2742. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2743. d = context_get_descriptors(&ctx->context,
  2744. z + header_z, &d_bus);
  2745. if (d == NULL)
  2746. return -ENOMEM;
  2747. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2748. DESCRIPTOR_INPUT_MORE);
  2749. if (packet->skip && i == 0)
  2750. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2751. d->req_count = cpu_to_le16(header_size);
  2752. d->res_count = d->req_count;
  2753. d->transfer_status = 0;
  2754. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2755. rest = payload_per_buffer;
  2756. pd = d;
  2757. for (j = 1; j < z; j++) {
  2758. pd++;
  2759. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2760. DESCRIPTOR_INPUT_MORE);
  2761. if (offset + rest < PAGE_SIZE)
  2762. length = rest;
  2763. else
  2764. length = PAGE_SIZE - offset;
  2765. pd->req_count = cpu_to_le16(length);
  2766. pd->res_count = pd->req_count;
  2767. pd->transfer_status = 0;
  2768. page_bus = page_private(buffer->pages[page]);
  2769. pd->data_address = cpu_to_le32(page_bus + offset);
  2770. dma_sync_single_range_for_device(device, page_bus,
  2771. offset, length,
  2772. DMA_FROM_DEVICE);
  2773. offset = (offset + length) & ~PAGE_MASK;
  2774. rest -= length;
  2775. if (offset == 0)
  2776. page++;
  2777. }
  2778. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2779. DESCRIPTOR_INPUT_LAST |
  2780. DESCRIPTOR_BRANCH_ALWAYS);
  2781. if (packet->interrupt && i == packet_count - 1)
  2782. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2783. context_append(&ctx->context, d, z, header_z);
  2784. }
  2785. return 0;
  2786. }
  2787. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2788. struct fw_iso_packet *packet,
  2789. struct fw_iso_buffer *buffer,
  2790. unsigned long payload)
  2791. {
  2792. struct descriptor *d;
  2793. dma_addr_t d_bus, page_bus;
  2794. int page, offset, rest, z, i, length;
  2795. page = payload >> PAGE_SHIFT;
  2796. offset = payload & ~PAGE_MASK;
  2797. rest = packet->payload_length;
  2798. /* We need one descriptor for each page in the buffer. */
  2799. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2800. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2801. return -EFAULT;
  2802. for (i = 0; i < z; i++) {
  2803. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2804. if (d == NULL)
  2805. return -ENOMEM;
  2806. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2807. DESCRIPTOR_BRANCH_ALWAYS);
  2808. if (packet->skip && i == 0)
  2809. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2810. if (packet->interrupt && i == z - 1)
  2811. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2812. if (offset + rest < PAGE_SIZE)
  2813. length = rest;
  2814. else
  2815. length = PAGE_SIZE - offset;
  2816. d->req_count = cpu_to_le16(length);
  2817. d->res_count = d->req_count;
  2818. d->transfer_status = 0;
  2819. page_bus = page_private(buffer->pages[page]);
  2820. d->data_address = cpu_to_le32(page_bus + offset);
  2821. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2822. page_bus, offset, length,
  2823. DMA_FROM_DEVICE);
  2824. rest -= length;
  2825. offset = 0;
  2826. page++;
  2827. context_append(&ctx->context, d, 1, 0);
  2828. }
  2829. return 0;
  2830. }
  2831. static int ohci_queue_iso(struct fw_iso_context *base,
  2832. struct fw_iso_packet *packet,
  2833. struct fw_iso_buffer *buffer,
  2834. unsigned long payload)
  2835. {
  2836. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2837. unsigned long flags;
  2838. int ret = -ENOSYS;
  2839. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2840. switch (base->type) {
  2841. case FW_ISO_CONTEXT_TRANSMIT:
  2842. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2843. break;
  2844. case FW_ISO_CONTEXT_RECEIVE:
  2845. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2846. break;
  2847. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2848. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2849. break;
  2850. }
  2851. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2852. return ret;
  2853. }
  2854. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2855. {
  2856. struct context *ctx =
  2857. &container_of(base, struct iso_context, base)->context;
  2858. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2859. }
  2860. static int ohci_flush_iso_completions(struct fw_iso_context *base)
  2861. {
  2862. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2863. int ret = 0;
  2864. tasklet_disable(&ctx->context.tasklet);
  2865. if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
  2866. context_tasklet((unsigned long)&ctx->context);
  2867. switch (base->type) {
  2868. case FW_ISO_CONTEXT_TRANSMIT:
  2869. case FW_ISO_CONTEXT_RECEIVE:
  2870. if (ctx->header_length != 0)
  2871. flush_iso_completions(ctx);
  2872. break;
  2873. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2874. if (ctx->mc_completed != 0)
  2875. flush_ir_buffer_fill(ctx);
  2876. break;
  2877. default:
  2878. ret = -ENOSYS;
  2879. }
  2880. clear_bit_unlock(0, &ctx->flushing_completions);
  2881. smp_mb__after_clear_bit();
  2882. }
  2883. tasklet_enable(&ctx->context.tasklet);
  2884. return ret;
  2885. }
  2886. static const struct fw_card_driver ohci_driver = {
  2887. .enable = ohci_enable,
  2888. .read_phy_reg = ohci_read_phy_reg,
  2889. .update_phy_reg = ohci_update_phy_reg,
  2890. .set_config_rom = ohci_set_config_rom,
  2891. .send_request = ohci_send_request,
  2892. .send_response = ohci_send_response,
  2893. .cancel_packet = ohci_cancel_packet,
  2894. .enable_phys_dma = ohci_enable_phys_dma,
  2895. .read_csr = ohci_read_csr,
  2896. .write_csr = ohci_write_csr,
  2897. .allocate_iso_context = ohci_allocate_iso_context,
  2898. .free_iso_context = ohci_free_iso_context,
  2899. .set_iso_channels = ohci_set_iso_channels,
  2900. .queue_iso = ohci_queue_iso,
  2901. .flush_queue_iso = ohci_flush_queue_iso,
  2902. .flush_iso_completions = ohci_flush_iso_completions,
  2903. .start_iso = ohci_start_iso,
  2904. .stop_iso = ohci_stop_iso,
  2905. };
  2906. #ifdef CONFIG_PPC_PMAC
  2907. static void pmac_ohci_on(struct pci_dev *dev)
  2908. {
  2909. if (machine_is(powermac)) {
  2910. struct device_node *ofn = pci_device_to_OF_node(dev);
  2911. if (ofn) {
  2912. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2913. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2914. }
  2915. }
  2916. }
  2917. static void pmac_ohci_off(struct pci_dev *dev)
  2918. {
  2919. if (machine_is(powermac)) {
  2920. struct device_node *ofn = pci_device_to_OF_node(dev);
  2921. if (ofn) {
  2922. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2923. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2924. }
  2925. }
  2926. }
  2927. #else
  2928. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2929. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2930. #endif /* CONFIG_PPC_PMAC */
  2931. static int __devinit pci_probe(struct pci_dev *dev,
  2932. const struct pci_device_id *ent)
  2933. {
  2934. struct fw_ohci *ohci;
  2935. u32 bus_options, max_receive, link_speed, version;
  2936. u64 guid;
  2937. int i, err;
  2938. size_t size;
  2939. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2940. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2941. return -ENOSYS;
  2942. }
  2943. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2944. if (ohci == NULL) {
  2945. err = -ENOMEM;
  2946. goto fail;
  2947. }
  2948. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2949. pmac_ohci_on(dev);
  2950. err = pci_enable_device(dev);
  2951. if (err) {
  2952. dev_err(&dev->dev, "failed to enable OHCI hardware\n");
  2953. goto fail_free;
  2954. }
  2955. pci_set_master(dev);
  2956. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2957. pci_set_drvdata(dev, ohci);
  2958. spin_lock_init(&ohci->lock);
  2959. mutex_init(&ohci->phy_reg_mutex);
  2960. INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
  2961. err = pci_request_region(dev, 0, ohci_driver_name);
  2962. if (err) {
  2963. dev_err(&dev->dev, "MMIO resource unavailable\n");
  2964. goto fail_disable;
  2965. }
  2966. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2967. if (ohci->registers == NULL) {
  2968. dev_err(&dev->dev, "failed to remap registers\n");
  2969. err = -ENXIO;
  2970. goto fail_iomem;
  2971. }
  2972. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2973. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2974. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2975. ohci_quirks[i].device == dev->device) &&
  2976. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2977. ohci_quirks[i].revision >= dev->revision)) {
  2978. ohci->quirks = ohci_quirks[i].flags;
  2979. break;
  2980. }
  2981. if (param_quirks)
  2982. ohci->quirks = param_quirks;
  2983. /*
  2984. * Because dma_alloc_coherent() allocates at least one page,
  2985. * we save space by using a common buffer for the AR request/
  2986. * response descriptors and the self IDs buffer.
  2987. */
  2988. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2989. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2990. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2991. PAGE_SIZE,
  2992. &ohci->misc_buffer_bus,
  2993. GFP_KERNEL);
  2994. if (!ohci->misc_buffer) {
  2995. err = -ENOMEM;
  2996. goto fail_iounmap;
  2997. }
  2998. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  2999. OHCI1394_AsReqRcvContextControlSet);
  3000. if (err < 0)
  3001. goto fail_misc_buf;
  3002. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  3003. OHCI1394_AsRspRcvContextControlSet);
  3004. if (err < 0)
  3005. goto fail_arreq_ctx;
  3006. err = context_init(&ohci->at_request_ctx, ohci,
  3007. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  3008. if (err < 0)
  3009. goto fail_arrsp_ctx;
  3010. err = context_init(&ohci->at_response_ctx, ohci,
  3011. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  3012. if (err < 0)
  3013. goto fail_atreq_ctx;
  3014. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  3015. ohci->ir_context_channels = ~0ULL;
  3016. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  3017. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  3018. ohci->ir_context_mask = ohci->ir_context_support;
  3019. ohci->n_ir = hweight32(ohci->ir_context_mask);
  3020. size = sizeof(struct iso_context) * ohci->n_ir;
  3021. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  3022. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  3023. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  3024. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  3025. ohci->it_context_mask = ohci->it_context_support;
  3026. ohci->n_it = hweight32(ohci->it_context_mask);
  3027. size = sizeof(struct iso_context) * ohci->n_it;
  3028. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  3029. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  3030. err = -ENOMEM;
  3031. goto fail_contexts;
  3032. }
  3033. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  3034. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  3035. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  3036. max_receive = (bus_options >> 12) & 0xf;
  3037. link_speed = bus_options & 0x7;
  3038. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  3039. reg_read(ohci, OHCI1394_GUIDLo);
  3040. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  3041. if (err)
  3042. goto fail_contexts;
  3043. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  3044. dev_notice(&dev->dev,
  3045. "added OHCI v%x.%x device as card %d, "
  3046. "%d IR + %d IT contexts, quirks 0x%x\n",
  3047. version >> 16, version & 0xff, ohci->card.index,
  3048. ohci->n_ir, ohci->n_it, ohci->quirks);
  3049. return 0;
  3050. fail_contexts:
  3051. kfree(ohci->ir_context_list);
  3052. kfree(ohci->it_context_list);
  3053. context_release(&ohci->at_response_ctx);
  3054. fail_atreq_ctx:
  3055. context_release(&ohci->at_request_ctx);
  3056. fail_arrsp_ctx:
  3057. ar_context_release(&ohci->ar_response_ctx);
  3058. fail_arreq_ctx:
  3059. ar_context_release(&ohci->ar_request_ctx);
  3060. fail_misc_buf:
  3061. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3062. ohci->misc_buffer, ohci->misc_buffer_bus);
  3063. fail_iounmap:
  3064. pci_iounmap(dev, ohci->registers);
  3065. fail_iomem:
  3066. pci_release_region(dev, 0);
  3067. fail_disable:
  3068. pci_disable_device(dev);
  3069. fail_free:
  3070. kfree(ohci);
  3071. pmac_ohci_off(dev);
  3072. fail:
  3073. if (err == -ENOMEM)
  3074. dev_err(&dev->dev, "out of memory\n");
  3075. return err;
  3076. }
  3077. static void pci_remove(struct pci_dev *dev)
  3078. {
  3079. struct fw_ohci *ohci;
  3080. ohci = pci_get_drvdata(dev);
  3081. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  3082. flush_writes(ohci);
  3083. cancel_work_sync(&ohci->bus_reset_work);
  3084. fw_core_remove_card(&ohci->card);
  3085. /*
  3086. * FIXME: Fail all pending packets here, now that the upper
  3087. * layers can't queue any more.
  3088. */
  3089. software_reset(ohci);
  3090. free_irq(dev->irq, ohci);
  3091. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  3092. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3093. ohci->next_config_rom, ohci->next_config_rom_bus);
  3094. if (ohci->config_rom)
  3095. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3096. ohci->config_rom, ohci->config_rom_bus);
  3097. ar_context_release(&ohci->ar_request_ctx);
  3098. ar_context_release(&ohci->ar_response_ctx);
  3099. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3100. ohci->misc_buffer, ohci->misc_buffer_bus);
  3101. context_release(&ohci->at_request_ctx);
  3102. context_release(&ohci->at_response_ctx);
  3103. kfree(ohci->it_context_list);
  3104. kfree(ohci->ir_context_list);
  3105. pci_disable_msi(dev);
  3106. pci_iounmap(dev, ohci->registers);
  3107. pci_release_region(dev, 0);
  3108. pci_disable_device(dev);
  3109. kfree(ohci);
  3110. pmac_ohci_off(dev);
  3111. dev_notice(&dev->dev, "removed fw-ohci device\n");
  3112. }
  3113. #ifdef CONFIG_PM
  3114. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  3115. {
  3116. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3117. int err;
  3118. software_reset(ohci);
  3119. free_irq(dev->irq, ohci);
  3120. pci_disable_msi(dev);
  3121. err = pci_save_state(dev);
  3122. if (err) {
  3123. dev_err(&dev->dev, "pci_save_state failed\n");
  3124. return err;
  3125. }
  3126. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  3127. if (err)
  3128. dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
  3129. pmac_ohci_off(dev);
  3130. return 0;
  3131. }
  3132. static int pci_resume(struct pci_dev *dev)
  3133. {
  3134. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3135. int err;
  3136. pmac_ohci_on(dev);
  3137. pci_set_power_state(dev, PCI_D0);
  3138. pci_restore_state(dev);
  3139. err = pci_enable_device(dev);
  3140. if (err) {
  3141. dev_err(&dev->dev, "pci_enable_device failed\n");
  3142. return err;
  3143. }
  3144. /* Some systems don't setup GUID register on resume from ram */
  3145. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  3146. !reg_read(ohci, OHCI1394_GUIDHi)) {
  3147. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  3148. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  3149. }
  3150. err = ohci_enable(&ohci->card, NULL, 0);
  3151. if (err)
  3152. return err;
  3153. ohci_resume_iso_dma(ohci);
  3154. return 0;
  3155. }
  3156. #endif
  3157. static const struct pci_device_id pci_table[] = {
  3158. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  3159. { }
  3160. };
  3161. MODULE_DEVICE_TABLE(pci, pci_table);
  3162. static struct pci_driver fw_ohci_pci_driver = {
  3163. .name = ohci_driver_name,
  3164. .id_table = pci_table,
  3165. .probe = pci_probe,
  3166. .remove = pci_remove,
  3167. #ifdef CONFIG_PM
  3168. .resume = pci_resume,
  3169. .suspend = pci_suspend,
  3170. #endif
  3171. };
  3172. module_pci_driver(fw_ohci_pci_driver);
  3173. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  3174. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  3175. MODULE_LICENSE("GPL");
  3176. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  3177. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  3178. MODULE_ALIAS("ohci1394");
  3179. #endif