i82975x_edac.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. /*
  2. * Intel 82975X Memory Controller kernel module
  3. * (C) 2007 aCarLab (India) Pvt. Ltd. (http://acarlab.com)
  4. * (C) 2007 jetzbroadband (http://jetzbroadband.com)
  5. * This file may be distributed under the terms of the
  6. * GNU General Public License.
  7. *
  8. * Written by Arvind R.
  9. * Copied from i82875p_edac.c source:
  10. */
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/pci.h>
  14. #include <linux/pci_ids.h>
  15. #include <linux/edac.h>
  16. #include "edac_core.h"
  17. #define I82975X_REVISION " Ver: 1.0.0"
  18. #define EDAC_MOD_STR "i82975x_edac"
  19. #define i82975x_printk(level, fmt, arg...) \
  20. edac_printk(level, "i82975x", fmt, ##arg)
  21. #define i82975x_mc_printk(mci, level, fmt, arg...) \
  22. edac_mc_chipset_printk(mci, level, "i82975x", fmt, ##arg)
  23. #ifndef PCI_DEVICE_ID_INTEL_82975_0
  24. #define PCI_DEVICE_ID_INTEL_82975_0 0x277c
  25. #endif /* PCI_DEVICE_ID_INTEL_82975_0 */
  26. #define I82975X_NR_DIMMS 8
  27. #define I82975X_NR_CSROWS(nr_chans) (I82975X_NR_DIMMS / (nr_chans))
  28. /* Intel 82975X register addresses - device 0 function 0 - DRAM Controller */
  29. #define I82975X_EAP 0x58 /* Dram Error Address Pointer (32b)
  30. *
  31. * 31:7 128 byte cache-line address
  32. * 6:1 reserved
  33. * 0 0: CH0; 1: CH1
  34. */
  35. #define I82975X_DERRSYN 0x5c /* Dram Error SYNdrome (8b)
  36. *
  37. * 7:0 DRAM ECC Syndrome
  38. */
  39. #define I82975X_DES 0x5d /* Dram ERRor DeSTination (8b)
  40. * 0h: Processor Memory Reads
  41. * 1h:7h reserved
  42. * More - See Page 65 of Intel DocSheet.
  43. */
  44. #define I82975X_ERRSTS 0xc8 /* Error Status Register (16b)
  45. *
  46. * 15:12 reserved
  47. * 11 Thermal Sensor Event
  48. * 10 reserved
  49. * 9 non-DRAM lock error (ndlock)
  50. * 8 Refresh Timeout
  51. * 7:2 reserved
  52. * 1 ECC UE (multibit DRAM error)
  53. * 0 ECC CE (singlebit DRAM error)
  54. */
  55. /* Error Reporting is supported by 3 mechanisms:
  56. 1. DMI SERR generation ( ERRCMD )
  57. 2. SMI DMI generation ( SMICMD )
  58. 3. SCI DMI generation ( SCICMD )
  59. NOTE: Only ONE of the three must be enabled
  60. */
  61. #define I82975X_ERRCMD 0xca /* Error Command (16b)
  62. *
  63. * 15:12 reserved
  64. * 11 Thermal Sensor Event
  65. * 10 reserved
  66. * 9 non-DRAM lock error (ndlock)
  67. * 8 Refresh Timeout
  68. * 7:2 reserved
  69. * 1 ECC UE (multibit DRAM error)
  70. * 0 ECC CE (singlebit DRAM error)
  71. */
  72. #define I82975X_SMICMD 0xcc /* Error Command (16b)
  73. *
  74. * 15:2 reserved
  75. * 1 ECC UE (multibit DRAM error)
  76. * 0 ECC CE (singlebit DRAM error)
  77. */
  78. #define I82975X_SCICMD 0xce /* Error Command (16b)
  79. *
  80. * 15:2 reserved
  81. * 1 ECC UE (multibit DRAM error)
  82. * 0 ECC CE (singlebit DRAM error)
  83. */
  84. #define I82975X_XEAP 0xfc /* Extended Dram Error Address Pointer (8b)
  85. *
  86. * 7:1 reserved
  87. * 0 Bit32 of the Dram Error Address
  88. */
  89. #define I82975X_MCHBAR 0x44 /*
  90. *
  91. * 31:14 Base Addr of 16K memory-mapped
  92. * configuration space
  93. * 13:1 reserverd
  94. * 0 mem-mapped config space enable
  95. */
  96. /* NOTE: Following addresses have to indexed using MCHBAR offset (44h, 32b) */
  97. /* Intel 82975x memory mapped register space */
  98. #define I82975X_DRB_SHIFT 25 /* fixed 32MiB grain */
  99. #define I82975X_DRB 0x100 /* DRAM Row Boundary (8b x 8)
  100. *
  101. * 7 set to 1 in highest DRB of
  102. * channel if 4GB in ch.
  103. * 6:2 upper boundary of rank in
  104. * 32MB grains
  105. * 1:0 set to 0
  106. */
  107. #define I82975X_DRB_CH0R0 0x100
  108. #define I82975X_DRB_CH0R1 0x101
  109. #define I82975X_DRB_CH0R2 0x102
  110. #define I82975X_DRB_CH0R3 0x103
  111. #define I82975X_DRB_CH1R0 0x180
  112. #define I82975X_DRB_CH1R1 0x181
  113. #define I82975X_DRB_CH1R2 0x182
  114. #define I82975X_DRB_CH1R3 0x183
  115. #define I82975X_DRA 0x108 /* DRAM Row Attribute (4b x 8)
  116. * defines the PAGE SIZE to be used
  117. * for the rank
  118. * 7 reserved
  119. * 6:4 row attr of odd rank, i.e. 1
  120. * 3 reserved
  121. * 2:0 row attr of even rank, i.e. 0
  122. *
  123. * 000 = unpopulated
  124. * 001 = reserved
  125. * 010 = 4KiB
  126. * 011 = 8KiB
  127. * 100 = 16KiB
  128. * others = reserved
  129. */
  130. #define I82975X_DRA_CH0R01 0x108
  131. #define I82975X_DRA_CH0R23 0x109
  132. #define I82975X_DRA_CH1R01 0x188
  133. #define I82975X_DRA_CH1R23 0x189
  134. #define I82975X_BNKARC 0x10e /* Type of device in each rank - Bank Arch (16b)
  135. *
  136. * 15:8 reserved
  137. * 7:6 Rank 3 architecture
  138. * 5:4 Rank 2 architecture
  139. * 3:2 Rank 1 architecture
  140. * 1:0 Rank 0 architecture
  141. *
  142. * 00 => 4 banks
  143. * 01 => 8 banks
  144. */
  145. #define I82975X_C0BNKARC 0x10e
  146. #define I82975X_C1BNKARC 0x18e
  147. #define I82975X_DRC 0x120 /* DRAM Controller Mode0 (32b)
  148. *
  149. * 31:30 reserved
  150. * 29 init complete
  151. * 28:11 reserved, according to Intel
  152. * 22:21 number of channels
  153. * 00=1 01=2 in 82875
  154. * seems to be ECC mode
  155. * bits in 82975 in Asus
  156. * P5W
  157. * 19:18 Data Integ Mode
  158. * 00=none 01=ECC in 82875
  159. * 10:8 refresh mode
  160. * 7 reserved
  161. * 6:4 mode select
  162. * 3:2 reserved
  163. * 1:0 DRAM type 10=Second Revision
  164. * DDR2 SDRAM
  165. * 00, 01, 11 reserved
  166. */
  167. #define I82975X_DRC_CH0M0 0x120
  168. #define I82975X_DRC_CH1M0 0x1A0
  169. #define I82975X_DRC_M1 0x124 /* DRAM Controller Mode1 (32b)
  170. * 31 0=Standard Address Map
  171. * 1=Enhanced Address Map
  172. * 30:0 reserved
  173. */
  174. #define I82975X_DRC_CH0M1 0x124
  175. #define I82975X_DRC_CH1M1 0x1A4
  176. enum i82975x_chips {
  177. I82975X = 0,
  178. };
  179. struct i82975x_pvt {
  180. void __iomem *mch_window;
  181. };
  182. struct i82975x_dev_info {
  183. const char *ctl_name;
  184. };
  185. struct i82975x_error_info {
  186. u16 errsts;
  187. u32 eap;
  188. u8 des;
  189. u8 derrsyn;
  190. u16 errsts2;
  191. u8 chan; /* the channel is bit 0 of EAP */
  192. u8 xeap; /* extended eap bit */
  193. };
  194. static const struct i82975x_dev_info i82975x_devs[] = {
  195. [I82975X] = {
  196. .ctl_name = "i82975x"
  197. },
  198. };
  199. static struct pci_dev *mci_pdev; /* init dev: in case that AGP code has
  200. * already registered driver
  201. */
  202. static int i82975x_registered = 1;
  203. static void i82975x_get_error_info(struct mem_ctl_info *mci,
  204. struct i82975x_error_info *info)
  205. {
  206. struct pci_dev *pdev;
  207. pdev = to_pci_dev(mci->dev);
  208. /*
  209. * This is a mess because there is no atomic way to read all the
  210. * registers at once and the registers can transition from CE being
  211. * overwritten by UE.
  212. */
  213. pci_read_config_word(pdev, I82975X_ERRSTS, &info->errsts);
  214. pci_read_config_dword(pdev, I82975X_EAP, &info->eap);
  215. pci_read_config_byte(pdev, I82975X_XEAP, &info->xeap);
  216. pci_read_config_byte(pdev, I82975X_DES, &info->des);
  217. pci_read_config_byte(pdev, I82975X_DERRSYN, &info->derrsyn);
  218. pci_read_config_word(pdev, I82975X_ERRSTS, &info->errsts2);
  219. pci_write_bits16(pdev, I82975X_ERRSTS, 0x0003, 0x0003);
  220. /*
  221. * If the error is the same then we can for both reads then
  222. * the first set of reads is valid. If there is a change then
  223. * there is a CE no info and the second set of reads is valid
  224. * and should be UE info.
  225. */
  226. if (!(info->errsts2 & 0x0003))
  227. return;
  228. if ((info->errsts ^ info->errsts2) & 0x0003) {
  229. pci_read_config_dword(pdev, I82975X_EAP, &info->eap);
  230. pci_read_config_byte(pdev, I82975X_XEAP, &info->xeap);
  231. pci_read_config_byte(pdev, I82975X_DES, &info->des);
  232. pci_read_config_byte(pdev, I82975X_DERRSYN,
  233. &info->derrsyn);
  234. }
  235. }
  236. static int i82975x_process_error_info(struct mem_ctl_info *mci,
  237. struct i82975x_error_info *info, int handle_errors)
  238. {
  239. int row, chan;
  240. unsigned long offst, page;
  241. if (!(info->errsts2 & 0x0003))
  242. return 0;
  243. if (!handle_errors)
  244. return 1;
  245. if ((info->errsts ^ info->errsts2) & 0x0003) {
  246. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 0, 0, 0,
  247. -1, -1, -1, "UE overwrote CE", "", NULL);
  248. info->errsts = info->errsts2;
  249. }
  250. page = (unsigned long) info->eap;
  251. page >>= 1;
  252. if (info->xeap & 1)
  253. page |= 0x80000000;
  254. page >>= (PAGE_SHIFT - 1);
  255. row = edac_mc_find_csrow_by_page(mci, page);
  256. if (row == -1) {
  257. i82975x_mc_printk(mci, KERN_ERR, "error processing EAP:\n"
  258. "\tXEAP=%u\n"
  259. "\t EAP=0x%08x\n"
  260. "\tPAGE=0x%08x\n",
  261. (info->xeap & 1) ? 1 : 0, info->eap, (unsigned int) page);
  262. return 0;
  263. }
  264. chan = (mci->csrows[row].nr_channels == 1) ? 0 : info->eap & 1;
  265. offst = info->eap
  266. & ((1 << PAGE_SHIFT) -
  267. (1 << mci->csrows[row].channels[chan].dimm->grain));
  268. if (info->errsts & 0x0002)
  269. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci,
  270. page, offst, 0,
  271. row, -1, -1,
  272. "i82975x UE", "", NULL);
  273. else
  274. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
  275. page, offst, info->derrsyn,
  276. row, chan ? chan : 0, -1,
  277. "i82975x CE", "", NULL);
  278. return 1;
  279. }
  280. static void i82975x_check(struct mem_ctl_info *mci)
  281. {
  282. struct i82975x_error_info info;
  283. debugf1("MC%d: %s()\n", mci->mc_idx, __func__);
  284. i82975x_get_error_info(mci, &info);
  285. i82975x_process_error_info(mci, &info, 1);
  286. }
  287. /* Return 1 if dual channel mode is active. Else return 0. */
  288. static int dual_channel_active(void __iomem *mch_window)
  289. {
  290. /*
  291. * We treat interleaved-symmetric configuration as dual-channel - EAP's
  292. * bit-0 giving the channel of the error location.
  293. *
  294. * All other configurations are treated as single channel - the EAP's
  295. * bit-0 will resolve ok in symmetric area of mixed
  296. * (symmetric/asymmetric) configurations
  297. */
  298. u8 drb[4][2];
  299. int row;
  300. int dualch;
  301. for (dualch = 1, row = 0; dualch && (row < 4); row++) {
  302. drb[row][0] = readb(mch_window + I82975X_DRB + row);
  303. drb[row][1] = readb(mch_window + I82975X_DRB + row + 0x80);
  304. dualch = dualch && (drb[row][0] == drb[row][1]);
  305. }
  306. return dualch;
  307. }
  308. static enum dev_type i82975x_dram_type(void __iomem *mch_window, int rank)
  309. {
  310. /*
  311. * ECC is possible on i92975x ONLY with DEV_X8
  312. */
  313. return DEV_X8;
  314. }
  315. static void i82975x_init_csrows(struct mem_ctl_info *mci,
  316. struct pci_dev *pdev, void __iomem *mch_window)
  317. {
  318. static const char *labels[4] = {
  319. "DIMM A1", "DIMM A2",
  320. "DIMM B1", "DIMM B2"
  321. };
  322. struct csrow_info *csrow;
  323. unsigned long last_cumul_size;
  324. u8 value;
  325. u32 cumul_size, nr_pages;
  326. int index, chan;
  327. struct dimm_info *dimm;
  328. enum dev_type dtype;
  329. last_cumul_size = 0;
  330. /*
  331. * 82875 comment:
  332. * The dram row boundary (DRB) reg values are boundary address
  333. * for each DRAM row with a granularity of 32 or 64MB (single/dual
  334. * channel operation). DRB regs are cumulative; therefore DRB7 will
  335. * contain the total memory contained in all rows.
  336. *
  337. */
  338. for (index = 0; index < mci->nr_csrows; index++) {
  339. csrow = &mci->csrows[index];
  340. value = readb(mch_window + I82975X_DRB + index +
  341. ((index >= 4) ? 0x80 : 0));
  342. cumul_size = value;
  343. cumul_size <<= (I82975X_DRB_SHIFT - PAGE_SHIFT);
  344. /*
  345. * Adjust cumul_size w.r.t number of channels
  346. *
  347. */
  348. if (csrow->nr_channels > 1)
  349. cumul_size <<= 1;
  350. debugf3("%s(): (%d) cumul_size 0x%x\n", __func__, index,
  351. cumul_size);
  352. nr_pages = cumul_size - last_cumul_size;
  353. if (!nr_pages)
  354. continue;
  355. /*
  356. * Initialise dram labels
  357. * index values:
  358. * [0-7] for single-channel; i.e. csrow->nr_channels = 1
  359. * [0-3] for dual-channel; i.e. csrow->nr_channels = 2
  360. */
  361. dtype = i82975x_dram_type(mch_window, index);
  362. for (chan = 0; chan < csrow->nr_channels; chan++) {
  363. dimm = mci->csrows[index].channels[chan].dimm;
  364. dimm->nr_pages = nr_pages / csrow->nr_channels;
  365. strncpy(csrow->channels[chan].dimm->label,
  366. labels[(index >> 1) + (chan * 2)],
  367. EDAC_MC_LABEL_LEN);
  368. dimm->grain = 1 << 7; /* 128Byte cache-line resolution */
  369. dimm->dtype = i82975x_dram_type(mch_window, index);
  370. dimm->mtype = MEM_DDR2; /* I82975x supports only DDR2 */
  371. dimm->edac_mode = EDAC_SECDED; /* only supported */
  372. }
  373. csrow->first_page = last_cumul_size;
  374. csrow->last_page = cumul_size - 1;
  375. last_cumul_size = cumul_size;
  376. }
  377. }
  378. /* #define i82975x_DEBUG_IOMEM */
  379. #ifdef i82975x_DEBUG_IOMEM
  380. static void i82975x_print_dram_timings(void __iomem *mch_window)
  381. {
  382. /*
  383. * The register meanings are from Intel specs;
  384. * (shows 13-5-5-5 for 800-DDR2)
  385. * Asus P5W Bios reports 15-5-4-4
  386. * What's your religion?
  387. */
  388. static const int caslats[4] = { 5, 4, 3, 6 };
  389. u32 dtreg[2];
  390. dtreg[0] = readl(mch_window + 0x114);
  391. dtreg[1] = readl(mch_window + 0x194);
  392. i82975x_printk(KERN_INFO, "DRAM Timings : Ch0 Ch1\n"
  393. " RAS Active Min = %d %d\n"
  394. " CAS latency = %d %d\n"
  395. " RAS to CAS = %d %d\n"
  396. " RAS precharge = %d %d\n",
  397. (dtreg[0] >> 19 ) & 0x0f,
  398. (dtreg[1] >> 19) & 0x0f,
  399. caslats[(dtreg[0] >> 8) & 0x03],
  400. caslats[(dtreg[1] >> 8) & 0x03],
  401. ((dtreg[0] >> 4) & 0x07) + 2,
  402. ((dtreg[1] >> 4) & 0x07) + 2,
  403. (dtreg[0] & 0x07) + 2,
  404. (dtreg[1] & 0x07) + 2
  405. );
  406. }
  407. #endif
  408. static int i82975x_probe1(struct pci_dev *pdev, int dev_idx)
  409. {
  410. int rc = -ENODEV;
  411. struct mem_ctl_info *mci;
  412. struct edac_mc_layer layers[2];
  413. struct i82975x_pvt *pvt;
  414. void __iomem *mch_window;
  415. u32 mchbar;
  416. u32 drc[2];
  417. struct i82975x_error_info discard;
  418. int chans;
  419. #ifdef i82975x_DEBUG_IOMEM
  420. u8 c0drb[4];
  421. u8 c1drb[4];
  422. #endif
  423. debugf0("%s()\n", __func__);
  424. pci_read_config_dword(pdev, I82975X_MCHBAR, &mchbar);
  425. if (!(mchbar & 1)) {
  426. debugf3("%s(): failed, MCHBAR disabled!\n", __func__);
  427. goto fail0;
  428. }
  429. mchbar &= 0xffffc000; /* bits 31:14 used for 16K window */
  430. mch_window = ioremap_nocache(mchbar, 0x1000);
  431. #ifdef i82975x_DEBUG_IOMEM
  432. i82975x_printk(KERN_INFO, "MCHBAR real = %0x, remapped = %p\n",
  433. mchbar, mch_window);
  434. c0drb[0] = readb(mch_window + I82975X_DRB_CH0R0);
  435. c0drb[1] = readb(mch_window + I82975X_DRB_CH0R1);
  436. c0drb[2] = readb(mch_window + I82975X_DRB_CH0R2);
  437. c0drb[3] = readb(mch_window + I82975X_DRB_CH0R3);
  438. c1drb[0] = readb(mch_window + I82975X_DRB_CH1R0);
  439. c1drb[1] = readb(mch_window + I82975X_DRB_CH1R1);
  440. c1drb[2] = readb(mch_window + I82975X_DRB_CH1R2);
  441. c1drb[3] = readb(mch_window + I82975X_DRB_CH1R3);
  442. i82975x_printk(KERN_INFO, "DRBCH0R0 = 0x%02x\n", c0drb[0]);
  443. i82975x_printk(KERN_INFO, "DRBCH0R1 = 0x%02x\n", c0drb[1]);
  444. i82975x_printk(KERN_INFO, "DRBCH0R2 = 0x%02x\n", c0drb[2]);
  445. i82975x_printk(KERN_INFO, "DRBCH0R3 = 0x%02x\n", c0drb[3]);
  446. i82975x_printk(KERN_INFO, "DRBCH1R0 = 0x%02x\n", c1drb[0]);
  447. i82975x_printk(KERN_INFO, "DRBCH1R1 = 0x%02x\n", c1drb[1]);
  448. i82975x_printk(KERN_INFO, "DRBCH1R2 = 0x%02x\n", c1drb[2]);
  449. i82975x_printk(KERN_INFO, "DRBCH1R3 = 0x%02x\n", c1drb[3]);
  450. #endif
  451. drc[0] = readl(mch_window + I82975X_DRC_CH0M0);
  452. drc[1] = readl(mch_window + I82975X_DRC_CH1M0);
  453. #ifdef i82975x_DEBUG_IOMEM
  454. i82975x_printk(KERN_INFO, "DRC_CH0 = %0x, %s\n", drc[0],
  455. ((drc[0] >> 21) & 3) == 1 ?
  456. "ECC enabled" : "ECC disabled");
  457. i82975x_printk(KERN_INFO, "DRC_CH1 = %0x, %s\n", drc[1],
  458. ((drc[1] >> 21) & 3) == 1 ?
  459. "ECC enabled" : "ECC disabled");
  460. i82975x_printk(KERN_INFO, "C0 BNKARC = %0x\n",
  461. readw(mch_window + I82975X_C0BNKARC));
  462. i82975x_printk(KERN_INFO, "C1 BNKARC = %0x\n",
  463. readw(mch_window + I82975X_C1BNKARC));
  464. i82975x_print_dram_timings(mch_window);
  465. goto fail1;
  466. #endif
  467. if (!(((drc[0] >> 21) & 3) == 1 || ((drc[1] >> 21) & 3) == 1)) {
  468. i82975x_printk(KERN_INFO, "ECC disabled on both channels.\n");
  469. goto fail1;
  470. }
  471. chans = dual_channel_active(mch_window) + 1;
  472. /* assuming only one controller, index thus is 0 */
  473. layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
  474. layers[0].size = I82975X_NR_DIMMS;
  475. layers[0].is_virt_csrow = true;
  476. layers[1].type = EDAC_MC_LAYER_CHANNEL;
  477. layers[1].size = I82975X_NR_CSROWS(chans);
  478. layers[1].is_virt_csrow = false;
  479. mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt));
  480. if (!mci) {
  481. rc = -ENOMEM;
  482. goto fail1;
  483. }
  484. debugf3("%s(): init mci\n", __func__);
  485. mci->dev = &pdev->dev;
  486. mci->mtype_cap = MEM_FLAG_DDR2;
  487. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  488. mci->edac_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  489. mci->mod_name = EDAC_MOD_STR;
  490. mci->mod_ver = I82975X_REVISION;
  491. mci->ctl_name = i82975x_devs[dev_idx].ctl_name;
  492. mci->dev_name = pci_name(pdev);
  493. mci->edac_check = i82975x_check;
  494. mci->ctl_page_to_phys = NULL;
  495. debugf3("%s(): init pvt\n", __func__);
  496. pvt = (struct i82975x_pvt *) mci->pvt_info;
  497. pvt->mch_window = mch_window;
  498. i82975x_init_csrows(mci, pdev, mch_window);
  499. mci->scrub_mode = SCRUB_HW_SRC;
  500. i82975x_get_error_info(mci, &discard); /* clear counters */
  501. /* finalize this instance of memory controller with edac core */
  502. if (edac_mc_add_mc(mci)) {
  503. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  504. goto fail2;
  505. }
  506. /* get this far and it's successful */
  507. debugf3("%s(): success\n", __func__);
  508. return 0;
  509. fail2:
  510. edac_mc_free(mci);
  511. fail1:
  512. iounmap(mch_window);
  513. fail0:
  514. return rc;
  515. }
  516. /* returns count (>= 0), or negative on error */
  517. static int __devinit i82975x_init_one(struct pci_dev *pdev,
  518. const struct pci_device_id *ent)
  519. {
  520. int rc;
  521. debugf0("%s()\n", __func__);
  522. if (pci_enable_device(pdev) < 0)
  523. return -EIO;
  524. rc = i82975x_probe1(pdev, ent->driver_data);
  525. if (mci_pdev == NULL)
  526. mci_pdev = pci_dev_get(pdev);
  527. return rc;
  528. }
  529. static void __devexit i82975x_remove_one(struct pci_dev *pdev)
  530. {
  531. struct mem_ctl_info *mci;
  532. struct i82975x_pvt *pvt;
  533. debugf0("%s()\n", __func__);
  534. mci = edac_mc_del_mc(&pdev->dev);
  535. if (mci == NULL)
  536. return;
  537. pvt = mci->pvt_info;
  538. if (pvt->mch_window)
  539. iounmap( pvt->mch_window );
  540. edac_mc_free(mci);
  541. }
  542. static DEFINE_PCI_DEVICE_TABLE(i82975x_pci_tbl) = {
  543. {
  544. PCI_VEND_DEV(INTEL, 82975_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  545. I82975X
  546. },
  547. {
  548. 0,
  549. } /* 0 terminated list. */
  550. };
  551. MODULE_DEVICE_TABLE(pci, i82975x_pci_tbl);
  552. static struct pci_driver i82975x_driver = {
  553. .name = EDAC_MOD_STR,
  554. .probe = i82975x_init_one,
  555. .remove = __devexit_p(i82975x_remove_one),
  556. .id_table = i82975x_pci_tbl,
  557. };
  558. static int __init i82975x_init(void)
  559. {
  560. int pci_rc;
  561. debugf3("%s()\n", __func__);
  562. /* Ensure that the OPSTATE is set correctly for POLL or NMI */
  563. opstate_init();
  564. pci_rc = pci_register_driver(&i82975x_driver);
  565. if (pci_rc < 0)
  566. goto fail0;
  567. if (mci_pdev == NULL) {
  568. mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
  569. PCI_DEVICE_ID_INTEL_82975_0, NULL);
  570. if (!mci_pdev) {
  571. debugf0("i82975x pci_get_device fail\n");
  572. pci_rc = -ENODEV;
  573. goto fail1;
  574. }
  575. pci_rc = i82975x_init_one(mci_pdev, i82975x_pci_tbl);
  576. if (pci_rc < 0) {
  577. debugf0("i82975x init fail\n");
  578. pci_rc = -ENODEV;
  579. goto fail1;
  580. }
  581. }
  582. return 0;
  583. fail1:
  584. pci_unregister_driver(&i82975x_driver);
  585. fail0:
  586. if (mci_pdev != NULL)
  587. pci_dev_put(mci_pdev);
  588. return pci_rc;
  589. }
  590. static void __exit i82975x_exit(void)
  591. {
  592. debugf3("%s()\n", __func__);
  593. pci_unregister_driver(&i82975x_driver);
  594. if (!i82975x_registered) {
  595. i82975x_remove_one(mci_pdev);
  596. pci_dev_put(mci_pdev);
  597. }
  598. }
  599. module_init(i82975x_init);
  600. module_exit(i82975x_exit);
  601. MODULE_LICENSE("GPL");
  602. MODULE_AUTHOR("Arvind R. <arvino55@gmail.com>");
  603. MODULE_DESCRIPTION("MC support for Intel 82975 memory hub controllers");
  604. module_param(edac_op_state, int, 0444);
  605. MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");