nx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /**
  2. * Routines supporting the Power 7+ Nest Accelerators driver
  3. *
  4. * Copyright (C) 2011-2012 International Business Machines Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 only.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. *
  19. * Author: Kent Yoder <yoder1@us.ibm.com>
  20. */
  21. #include <crypto/internal/hash.h>
  22. #include <crypto/hash.h>
  23. #include <crypto/aes.h>
  24. #include <crypto/sha.h>
  25. #include <crypto/algapi.h>
  26. #include <crypto/scatterwalk.h>
  27. #include <linux/module.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/types.h>
  30. #include <linux/mm.h>
  31. #include <linux/crypto.h>
  32. #include <linux/scatterlist.h>
  33. #include <linux/device.h>
  34. #include <linux/of.h>
  35. #include <asm/pSeries_reconfig.h>
  36. #include <asm/abs_addr.h>
  37. #include <asm/hvcall.h>
  38. #include <asm/vio.h>
  39. #include "nx_csbcpb.h"
  40. #include "nx.h"
  41. /**
  42. * nx_hcall_sync - make an H_COP_OP hcall for the passed in op structure
  43. *
  44. * @nx_ctx: the crypto context handle
  45. * @op: PFO operation struct to pass in
  46. * @may_sleep: flag indicating the request can sleep
  47. *
  48. * Make the hcall, retrying while the hardware is busy. If we cannot yield
  49. * the thread, limit the number of retries to 10 here.
  50. */
  51. int nx_hcall_sync(struct nx_crypto_ctx *nx_ctx,
  52. struct vio_pfo_op *op,
  53. u32 may_sleep)
  54. {
  55. int rc, retries = 10;
  56. struct vio_dev *viodev = nx_driver.viodev;
  57. atomic_inc(&(nx_ctx->stats->sync_ops));
  58. do {
  59. rc = vio_h_cop_sync(viodev, op);
  60. } while ((rc == -EBUSY && !may_sleep && retries--) ||
  61. (rc == -EBUSY && may_sleep && cond_resched()));
  62. if (rc) {
  63. dev_dbg(&viodev->dev, "vio_h_cop_sync failed: rc: %d "
  64. "hcall rc: %ld\n", rc, op->hcall_err);
  65. atomic_inc(&(nx_ctx->stats->errors));
  66. atomic_set(&(nx_ctx->stats->last_error), op->hcall_err);
  67. atomic_set(&(nx_ctx->stats->last_error_pid), current->pid);
  68. }
  69. return rc;
  70. }
  71. /**
  72. * nx_build_sg_list - build an NX scatter list describing a single buffer
  73. *
  74. * @sg_head: pointer to the first scatter list element to build
  75. * @start_addr: pointer to the linear buffer
  76. * @len: length of the data at @start_addr
  77. * @sgmax: the largest number of scatter list elements we're allowed to create
  78. *
  79. * This function will start writing nx_sg elements at @sg_head and keep
  80. * writing them until all of the data from @start_addr is described or
  81. * until sgmax elements have been written. Scatter list elements will be
  82. * created such that none of the elements describes a buffer that crosses a 4K
  83. * boundary.
  84. */
  85. struct nx_sg *nx_build_sg_list(struct nx_sg *sg_head,
  86. u8 *start_addr,
  87. unsigned int len,
  88. u32 sgmax)
  89. {
  90. unsigned int sg_len = 0;
  91. struct nx_sg *sg;
  92. u64 sg_addr = (u64)start_addr;
  93. u64 end_addr;
  94. /* determine the start and end for this address range - slightly
  95. * different if this is in VMALLOC_REGION */
  96. if (is_vmalloc_addr(start_addr))
  97. sg_addr = phys_to_abs(page_to_phys(vmalloc_to_page(start_addr)))
  98. + offset_in_page(sg_addr);
  99. else
  100. sg_addr = virt_to_abs(sg_addr);
  101. end_addr = sg_addr + len;
  102. /* each iteration will write one struct nx_sg element and add the
  103. * length of data described by that element to sg_len. Once @len bytes
  104. * have been described (or @sgmax elements have been written), the
  105. * loop ends. min_t is used to ensure @end_addr falls on the same page
  106. * as sg_addr, if not, we need to create another nx_sg element for the
  107. * data on the next page */
  108. for (sg = sg_head; sg_len < len; sg++) {
  109. sg->addr = sg_addr;
  110. sg_addr = min_t(u64, NX_PAGE_NUM(sg_addr + NX_PAGE_SIZE), end_addr);
  111. sg->len = sg_addr - sg->addr;
  112. sg_len += sg->len;
  113. if ((sg - sg_head) == sgmax) {
  114. pr_err("nx: scatter/gather list overflow, pid: %d\n",
  115. current->pid);
  116. return NULL;
  117. }
  118. }
  119. /* return the moved sg_head pointer */
  120. return sg;
  121. }
  122. /**
  123. * nx_walk_and_build - walk a linux scatterlist and build an nx scatterlist
  124. *
  125. * @nx_dst: pointer to the first nx_sg element to write
  126. * @sglen: max number of nx_sg entries we're allowed to write
  127. * @sg_src: pointer to the source linux scatterlist to walk
  128. * @start: number of bytes to fast-forward past at the beginning of @sg_src
  129. * @src_len: number of bytes to walk in @sg_src
  130. */
  131. struct nx_sg *nx_walk_and_build(struct nx_sg *nx_dst,
  132. unsigned int sglen,
  133. struct scatterlist *sg_src,
  134. unsigned int start,
  135. unsigned int src_len)
  136. {
  137. struct scatter_walk walk;
  138. struct nx_sg *nx_sg = nx_dst;
  139. unsigned int n, offset = 0, len = src_len;
  140. char *dst;
  141. /* we need to fast forward through @start bytes first */
  142. for (;;) {
  143. scatterwalk_start(&walk, sg_src);
  144. if (start < offset + sg_src->length)
  145. break;
  146. offset += sg_src->length;
  147. sg_src = scatterwalk_sg_next(sg_src);
  148. }
  149. /* start - offset is the number of bytes to advance in the scatterlist
  150. * element we're currently looking at */
  151. scatterwalk_advance(&walk, start - offset);
  152. while (len && nx_sg) {
  153. n = scatterwalk_clamp(&walk, len);
  154. if (!n) {
  155. scatterwalk_start(&walk, sg_next(walk.sg));
  156. n = scatterwalk_clamp(&walk, len);
  157. }
  158. dst = scatterwalk_map(&walk);
  159. nx_sg = nx_build_sg_list(nx_sg, dst, n, sglen);
  160. len -= n;
  161. scatterwalk_unmap(dst);
  162. scatterwalk_advance(&walk, n);
  163. scatterwalk_done(&walk, SCATTERWALK_FROM_SG, len);
  164. }
  165. /* return the moved destination pointer */
  166. return nx_sg;
  167. }
  168. /**
  169. * nx_build_sg_lists - walk the input scatterlists and build arrays of NX
  170. * scatterlists based on them.
  171. *
  172. * @nx_ctx: NX crypto context for the lists we're building
  173. * @desc: the block cipher descriptor for the operation
  174. * @dst: destination scatterlist
  175. * @src: source scatterlist
  176. * @nbytes: length of data described in the scatterlists
  177. * @iv: destination for the iv data, if the algorithm requires it
  178. *
  179. * This is common code shared by all the AES algorithms. It uses the block
  180. * cipher walk routines to traverse input and output scatterlists, building
  181. * corresponding NX scatterlists
  182. */
  183. int nx_build_sg_lists(struct nx_crypto_ctx *nx_ctx,
  184. struct blkcipher_desc *desc,
  185. struct scatterlist *dst,
  186. struct scatterlist *src,
  187. unsigned int nbytes,
  188. u8 *iv)
  189. {
  190. struct nx_sg *nx_insg = nx_ctx->in_sg;
  191. struct nx_sg *nx_outsg = nx_ctx->out_sg;
  192. struct blkcipher_walk walk;
  193. int rc;
  194. blkcipher_walk_init(&walk, dst, src, nbytes);
  195. rc = blkcipher_walk_virt_block(desc, &walk, AES_BLOCK_SIZE);
  196. if (rc)
  197. goto out;
  198. if (iv)
  199. memcpy(iv, walk.iv, AES_BLOCK_SIZE);
  200. while (walk.nbytes) {
  201. nx_insg = nx_build_sg_list(nx_insg, walk.src.virt.addr,
  202. walk.nbytes, nx_ctx->ap->sglen);
  203. nx_outsg = nx_build_sg_list(nx_outsg, walk.dst.virt.addr,
  204. walk.nbytes, nx_ctx->ap->sglen);
  205. rc = blkcipher_walk_done(desc, &walk, 0);
  206. if (rc)
  207. break;
  208. }
  209. if (walk.nbytes) {
  210. nx_insg = nx_build_sg_list(nx_insg, walk.src.virt.addr,
  211. walk.nbytes, nx_ctx->ap->sglen);
  212. nx_outsg = nx_build_sg_list(nx_outsg, walk.dst.virt.addr,
  213. walk.nbytes, nx_ctx->ap->sglen);
  214. rc = 0;
  215. }
  216. /* these lengths should be negative, which will indicate to phyp that
  217. * the input and output parameters are scatterlists, not linear
  218. * buffers */
  219. nx_ctx->op.inlen = (nx_ctx->in_sg - nx_insg) * sizeof(struct nx_sg);
  220. nx_ctx->op.outlen = (nx_ctx->out_sg - nx_outsg) * sizeof(struct nx_sg);
  221. out:
  222. return rc;
  223. }
  224. /**
  225. * nx_ctx_init - initialize an nx_ctx's vio_pfo_op struct
  226. *
  227. * @nx_ctx: the nx context to initialize
  228. * @function: the function code for the op
  229. */
  230. void nx_ctx_init(struct nx_crypto_ctx *nx_ctx, unsigned int function)
  231. {
  232. memset(nx_ctx->kmem, 0, nx_ctx->kmem_len);
  233. nx_ctx->csbcpb->csb.valid |= NX_CSB_VALID_BIT;
  234. nx_ctx->op.flags = function;
  235. nx_ctx->op.csbcpb = virt_to_abs(nx_ctx->csbcpb);
  236. nx_ctx->op.in = virt_to_abs(nx_ctx->in_sg);
  237. nx_ctx->op.out = virt_to_abs(nx_ctx->out_sg);
  238. if (nx_ctx->csbcpb_aead) {
  239. nx_ctx->csbcpb_aead->csb.valid |= NX_CSB_VALID_BIT;
  240. nx_ctx->op_aead.flags = function;
  241. nx_ctx->op_aead.csbcpb = virt_to_abs(nx_ctx->csbcpb_aead);
  242. nx_ctx->op_aead.in = virt_to_abs(nx_ctx->in_sg);
  243. nx_ctx->op_aead.out = virt_to_abs(nx_ctx->out_sg);
  244. }
  245. }
  246. static void nx_of_update_status(struct device *dev,
  247. struct property *p,
  248. struct nx_of *props)
  249. {
  250. if (!strncmp(p->value, "okay", p->length)) {
  251. props->status = NX_WAITING;
  252. props->flags |= NX_OF_FLAG_STATUS_SET;
  253. } else {
  254. dev_info(dev, "%s: status '%s' is not 'okay'\n", __func__,
  255. (char *)p->value);
  256. }
  257. }
  258. static void nx_of_update_sglen(struct device *dev,
  259. struct property *p,
  260. struct nx_of *props)
  261. {
  262. if (p->length != sizeof(props->max_sg_len)) {
  263. dev_err(dev, "%s: unexpected format for "
  264. "ibm,max-sg-len property\n", __func__);
  265. dev_dbg(dev, "%s: ibm,max-sg-len is %d bytes "
  266. "long, expected %zd bytes\n", __func__,
  267. p->length, sizeof(props->max_sg_len));
  268. return;
  269. }
  270. props->max_sg_len = *(u32 *)p->value;
  271. props->flags |= NX_OF_FLAG_MAXSGLEN_SET;
  272. }
  273. static void nx_of_update_msc(struct device *dev,
  274. struct property *p,
  275. struct nx_of *props)
  276. {
  277. struct msc_triplet *trip;
  278. struct max_sync_cop *msc;
  279. unsigned int bytes_so_far, i, lenp;
  280. msc = (struct max_sync_cop *)p->value;
  281. lenp = p->length;
  282. /* You can't tell if the data read in for this property is sane by its
  283. * size alone. This is because there are sizes embedded in the data
  284. * structure. The best we can do is check lengths as we parse and bail
  285. * as soon as a length error is detected. */
  286. bytes_so_far = 0;
  287. while ((bytes_so_far + sizeof(struct max_sync_cop)) <= lenp) {
  288. bytes_so_far += sizeof(struct max_sync_cop);
  289. trip = msc->trip;
  290. for (i = 0;
  291. ((bytes_so_far + sizeof(struct msc_triplet)) <= lenp) &&
  292. i < msc->triplets;
  293. i++) {
  294. if (msc->fc > NX_MAX_FC || msc->mode > NX_MAX_MODE) {
  295. dev_err(dev, "unknown function code/mode "
  296. "combo: %d/%d (ignored)\n", msc->fc,
  297. msc->mode);
  298. goto next_loop;
  299. }
  300. switch (trip->keybitlen) {
  301. case 128:
  302. case 160:
  303. props->ap[msc->fc][msc->mode][0].databytelen =
  304. trip->databytelen;
  305. props->ap[msc->fc][msc->mode][0].sglen =
  306. trip->sglen;
  307. break;
  308. case 192:
  309. props->ap[msc->fc][msc->mode][1].databytelen =
  310. trip->databytelen;
  311. props->ap[msc->fc][msc->mode][1].sglen =
  312. trip->sglen;
  313. break;
  314. case 256:
  315. if (msc->fc == NX_FC_AES) {
  316. props->ap[msc->fc][msc->mode][2].
  317. databytelen = trip->databytelen;
  318. props->ap[msc->fc][msc->mode][2].sglen =
  319. trip->sglen;
  320. } else if (msc->fc == NX_FC_AES_HMAC ||
  321. msc->fc == NX_FC_SHA) {
  322. props->ap[msc->fc][msc->mode][1].
  323. databytelen = trip->databytelen;
  324. props->ap[msc->fc][msc->mode][1].sglen =
  325. trip->sglen;
  326. } else {
  327. dev_warn(dev, "unknown function "
  328. "code/key bit len combo"
  329. ": (%u/256)\n", msc->fc);
  330. }
  331. break;
  332. case 512:
  333. props->ap[msc->fc][msc->mode][2].databytelen =
  334. trip->databytelen;
  335. props->ap[msc->fc][msc->mode][2].sglen =
  336. trip->sglen;
  337. break;
  338. default:
  339. dev_warn(dev, "unknown function code/key bit "
  340. "len combo: (%u/%u)\n", msc->fc,
  341. trip->keybitlen);
  342. break;
  343. }
  344. next_loop:
  345. bytes_so_far += sizeof(struct msc_triplet);
  346. trip++;
  347. }
  348. msc = (struct max_sync_cop *)trip;
  349. }
  350. props->flags |= NX_OF_FLAG_MAXSYNCCOP_SET;
  351. }
  352. /**
  353. * nx_of_init - read openFirmware values from the device tree
  354. *
  355. * @dev: device handle
  356. * @props: pointer to struct to hold the properties values
  357. *
  358. * Called once at driver probe time, this function will read out the
  359. * openFirmware properties we use at runtime. If all the OF properties are
  360. * acceptable, when we exit this function props->flags will indicate that
  361. * we're ready to register our crypto algorithms.
  362. */
  363. static void nx_of_init(struct device *dev, struct nx_of *props)
  364. {
  365. struct device_node *base_node = dev->of_node;
  366. struct property *p;
  367. p = of_find_property(base_node, "status", NULL);
  368. if (!p)
  369. dev_info(dev, "%s: property 'status' not found\n", __func__);
  370. else
  371. nx_of_update_status(dev, p, props);
  372. p = of_find_property(base_node, "ibm,max-sg-len", NULL);
  373. if (!p)
  374. dev_info(dev, "%s: property 'ibm,max-sg-len' not found\n",
  375. __func__);
  376. else
  377. nx_of_update_sglen(dev, p, props);
  378. p = of_find_property(base_node, "ibm,max-sync-cop", NULL);
  379. if (!p)
  380. dev_info(dev, "%s: property 'ibm,max-sync-cop' not found\n",
  381. __func__);
  382. else
  383. nx_of_update_msc(dev, p, props);
  384. }
  385. /**
  386. * nx_register_algs - register algorithms with the crypto API
  387. *
  388. * Called from nx_probe()
  389. *
  390. * If all OF properties are in an acceptable state, the driver flags will
  391. * indicate that we're ready and we'll create our debugfs files and register
  392. * out crypto algorithms.
  393. */
  394. static int nx_register_algs(void)
  395. {
  396. int rc = -1;
  397. if (nx_driver.of.flags != NX_OF_FLAG_MASK_READY)
  398. goto out;
  399. memset(&nx_driver.stats, 0, sizeof(struct nx_stats));
  400. rc = NX_DEBUGFS_INIT(&nx_driver);
  401. if (rc)
  402. goto out;
  403. rc = crypto_register_alg(&nx_ecb_aes_alg);
  404. if (rc)
  405. goto out;
  406. rc = crypto_register_alg(&nx_cbc_aes_alg);
  407. if (rc)
  408. goto out_unreg_ecb;
  409. rc = crypto_register_alg(&nx_ctr_aes_alg);
  410. if (rc)
  411. goto out_unreg_cbc;
  412. rc = crypto_register_alg(&nx_ctr3686_aes_alg);
  413. if (rc)
  414. goto out_unreg_ctr;
  415. rc = crypto_register_alg(&nx_gcm_aes_alg);
  416. if (rc)
  417. goto out_unreg_ctr3686;
  418. rc = crypto_register_alg(&nx_gcm4106_aes_alg);
  419. if (rc)
  420. goto out_unreg_gcm;
  421. rc = crypto_register_alg(&nx_ccm_aes_alg);
  422. if (rc)
  423. goto out_unreg_gcm4106;
  424. rc = crypto_register_alg(&nx_ccm4309_aes_alg);
  425. if (rc)
  426. goto out_unreg_ccm;
  427. rc = crypto_register_shash(&nx_shash_sha256_alg);
  428. if (rc)
  429. goto out_unreg_ccm4309;
  430. rc = crypto_register_shash(&nx_shash_sha512_alg);
  431. if (rc)
  432. goto out_unreg_s256;
  433. rc = crypto_register_shash(&nx_shash_aes_xcbc_alg);
  434. if (rc)
  435. goto out_unreg_s512;
  436. nx_driver.of.status = NX_OKAY;
  437. goto out;
  438. out_unreg_s512:
  439. crypto_unregister_shash(&nx_shash_sha512_alg);
  440. out_unreg_s256:
  441. crypto_unregister_shash(&nx_shash_sha256_alg);
  442. out_unreg_ccm4309:
  443. crypto_unregister_alg(&nx_ccm4309_aes_alg);
  444. out_unreg_ccm:
  445. crypto_unregister_alg(&nx_ccm_aes_alg);
  446. out_unreg_gcm4106:
  447. crypto_unregister_alg(&nx_gcm4106_aes_alg);
  448. out_unreg_gcm:
  449. crypto_unregister_alg(&nx_gcm_aes_alg);
  450. out_unreg_ctr3686:
  451. crypto_unregister_alg(&nx_ctr3686_aes_alg);
  452. out_unreg_ctr:
  453. crypto_unregister_alg(&nx_ctr_aes_alg);
  454. out_unreg_cbc:
  455. crypto_unregister_alg(&nx_cbc_aes_alg);
  456. out_unreg_ecb:
  457. crypto_unregister_alg(&nx_ecb_aes_alg);
  458. out:
  459. return rc;
  460. }
  461. /**
  462. * nx_crypto_ctx_init - create and initialize a crypto api context
  463. *
  464. * @nx_ctx: the crypto api context
  465. * @fc: function code for the context
  466. * @mode: the function code specific mode for this context
  467. */
  468. static int nx_crypto_ctx_init(struct nx_crypto_ctx *nx_ctx, u32 fc, u32 mode)
  469. {
  470. if (nx_driver.of.status != NX_OKAY) {
  471. pr_err("Attempt to initialize NX crypto context while device "
  472. "is not available!\n");
  473. return -ENODEV;
  474. }
  475. /* we need an extra page for csbcpb_aead for these modes */
  476. if (mode == NX_MODE_AES_GCM || mode == NX_MODE_AES_CCM)
  477. nx_ctx->kmem_len = (4 * NX_PAGE_SIZE) +
  478. sizeof(struct nx_csbcpb);
  479. else
  480. nx_ctx->kmem_len = (3 * NX_PAGE_SIZE) +
  481. sizeof(struct nx_csbcpb);
  482. nx_ctx->kmem = kmalloc(nx_ctx->kmem_len, GFP_KERNEL);
  483. if (!nx_ctx->kmem)
  484. return -ENOMEM;
  485. /* the csbcpb and scatterlists must be 4K aligned pages */
  486. nx_ctx->csbcpb = (struct nx_csbcpb *)(round_up((u64)nx_ctx->kmem,
  487. (u64)NX_PAGE_SIZE));
  488. nx_ctx->in_sg = (struct nx_sg *)((u8 *)nx_ctx->csbcpb + NX_PAGE_SIZE);
  489. nx_ctx->out_sg = (struct nx_sg *)((u8 *)nx_ctx->in_sg + NX_PAGE_SIZE);
  490. if (mode == NX_MODE_AES_GCM || mode == NX_MODE_AES_CCM)
  491. nx_ctx->csbcpb_aead =
  492. (struct nx_csbcpb *)((u8 *)nx_ctx->out_sg +
  493. NX_PAGE_SIZE);
  494. /* give each context a pointer to global stats and their OF
  495. * properties */
  496. nx_ctx->stats = &nx_driver.stats;
  497. memcpy(nx_ctx->props, nx_driver.of.ap[fc][mode],
  498. sizeof(struct alg_props) * 3);
  499. return 0;
  500. }
  501. /* entry points from the crypto tfm initializers */
  502. int nx_crypto_ctx_aes_ccm_init(struct crypto_tfm *tfm)
  503. {
  504. return nx_crypto_ctx_init(crypto_tfm_ctx(tfm), NX_FC_AES,
  505. NX_MODE_AES_CCM);
  506. }
  507. int nx_crypto_ctx_aes_gcm_init(struct crypto_tfm *tfm)
  508. {
  509. return nx_crypto_ctx_init(crypto_tfm_ctx(tfm), NX_FC_AES,
  510. NX_MODE_AES_GCM);
  511. }
  512. int nx_crypto_ctx_aes_ctr_init(struct crypto_tfm *tfm)
  513. {
  514. return nx_crypto_ctx_init(crypto_tfm_ctx(tfm), NX_FC_AES,
  515. NX_MODE_AES_CTR);
  516. }
  517. int nx_crypto_ctx_aes_cbc_init(struct crypto_tfm *tfm)
  518. {
  519. return nx_crypto_ctx_init(crypto_tfm_ctx(tfm), NX_FC_AES,
  520. NX_MODE_AES_CBC);
  521. }
  522. int nx_crypto_ctx_aes_ecb_init(struct crypto_tfm *tfm)
  523. {
  524. return nx_crypto_ctx_init(crypto_tfm_ctx(tfm), NX_FC_AES,
  525. NX_MODE_AES_ECB);
  526. }
  527. int nx_crypto_ctx_sha_init(struct crypto_tfm *tfm)
  528. {
  529. return nx_crypto_ctx_init(crypto_tfm_ctx(tfm), NX_FC_SHA, NX_MODE_SHA);
  530. }
  531. int nx_crypto_ctx_aes_xcbc_init(struct crypto_tfm *tfm)
  532. {
  533. return nx_crypto_ctx_init(crypto_tfm_ctx(tfm), NX_FC_AES,
  534. NX_MODE_AES_XCBC_MAC);
  535. }
  536. /**
  537. * nx_crypto_ctx_exit - destroy a crypto api context
  538. *
  539. * @tfm: the crypto transform pointer for the context
  540. *
  541. * As crypto API contexts are destroyed, this exit hook is called to free the
  542. * memory associated with it.
  543. */
  544. void nx_crypto_ctx_exit(struct crypto_tfm *tfm)
  545. {
  546. struct nx_crypto_ctx *nx_ctx = crypto_tfm_ctx(tfm);
  547. kzfree(nx_ctx->kmem);
  548. nx_ctx->csbcpb = NULL;
  549. nx_ctx->csbcpb_aead = NULL;
  550. nx_ctx->in_sg = NULL;
  551. nx_ctx->out_sg = NULL;
  552. }
  553. static int __devinit nx_probe(struct vio_dev *viodev,
  554. const struct vio_device_id *id)
  555. {
  556. dev_dbg(&viodev->dev, "driver probed: %s resource id: 0x%x\n",
  557. viodev->name, viodev->resource_id);
  558. if (nx_driver.viodev) {
  559. dev_err(&viodev->dev, "%s: Attempt to register more than one "
  560. "instance of the hardware\n", __func__);
  561. return -EINVAL;
  562. }
  563. nx_driver.viodev = viodev;
  564. nx_of_init(&viodev->dev, &nx_driver.of);
  565. return nx_register_algs();
  566. }
  567. static int __devexit nx_remove(struct vio_dev *viodev)
  568. {
  569. dev_dbg(&viodev->dev, "entering nx_remove for UA 0x%x\n",
  570. viodev->unit_address);
  571. if (nx_driver.of.status == NX_OKAY) {
  572. NX_DEBUGFS_FINI(&nx_driver);
  573. crypto_unregister_alg(&nx_ccm_aes_alg);
  574. crypto_unregister_alg(&nx_ccm4309_aes_alg);
  575. crypto_unregister_alg(&nx_gcm_aes_alg);
  576. crypto_unregister_alg(&nx_gcm4106_aes_alg);
  577. crypto_unregister_alg(&nx_ctr_aes_alg);
  578. crypto_unregister_alg(&nx_ctr3686_aes_alg);
  579. crypto_unregister_alg(&nx_cbc_aes_alg);
  580. crypto_unregister_alg(&nx_ecb_aes_alg);
  581. crypto_unregister_shash(&nx_shash_sha256_alg);
  582. crypto_unregister_shash(&nx_shash_sha512_alg);
  583. crypto_unregister_shash(&nx_shash_aes_xcbc_alg);
  584. }
  585. return 0;
  586. }
  587. /* module wide initialization/cleanup */
  588. static int __init nx_init(void)
  589. {
  590. return vio_register_driver(&nx_driver.viodriver);
  591. }
  592. static void __exit nx_fini(void)
  593. {
  594. vio_unregister_driver(&nx_driver.viodriver);
  595. }
  596. static struct vio_device_id nx_crypto_driver_ids[] __devinitdata = {
  597. { "ibm,sym-encryption-v1", "ibm,sym-encryption" },
  598. { "", "" }
  599. };
  600. MODULE_DEVICE_TABLE(vio, nx_crypto_driver_ids);
  601. /* driver state structure */
  602. struct nx_crypto_driver nx_driver = {
  603. .viodriver = {
  604. .id_table = nx_crypto_driver_ids,
  605. .probe = nx_probe,
  606. .remove = nx_remove,
  607. .name = NX_NAME,
  608. },
  609. };
  610. module_init(nx_init);
  611. module_exit(nx_fini);
  612. MODULE_AUTHOR("Kent Yoder <yoder1@us.ibm.com>");
  613. MODULE_DESCRIPTION(NX_STRING);
  614. MODULE_LICENSE("GPL");
  615. MODULE_VERSION(NX_VERSION);