spear3xx_clock.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * SPEAr3xx machines clock framework source file
  3. *
  4. * Copyright (C) 2012 ST Microelectronics
  5. * Viresh Kumar <viresh.kumar@st.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/spinlock_types.h>
  17. #include <mach/misc_regs.h>
  18. #include "clk.h"
  19. static DEFINE_SPINLOCK(_lock);
  20. #define PLL1_CTR (MISC_BASE + 0x008)
  21. #define PLL1_FRQ (MISC_BASE + 0x00C)
  22. #define PLL2_CTR (MISC_BASE + 0x014)
  23. #define PLL2_FRQ (MISC_BASE + 0x018)
  24. #define PLL_CLK_CFG (MISC_BASE + 0x020)
  25. /* PLL_CLK_CFG register masks */
  26. #define MCTR_CLK_SHIFT 28
  27. #define MCTR_CLK_MASK 3
  28. #define CORE_CLK_CFG (MISC_BASE + 0x024)
  29. /* CORE CLK CFG register masks */
  30. #define GEN_SYNTH2_3_CLK_SHIFT 18
  31. #define GEN_SYNTH2_3_CLK_MASK 1
  32. #define HCLK_RATIO_SHIFT 10
  33. #define HCLK_RATIO_MASK 2
  34. #define PCLK_RATIO_SHIFT 8
  35. #define PCLK_RATIO_MASK 2
  36. #define PERIP_CLK_CFG (MISC_BASE + 0x028)
  37. /* PERIP_CLK_CFG register masks */
  38. #define UART_CLK_SHIFT 4
  39. #define UART_CLK_MASK 1
  40. #define FIRDA_CLK_SHIFT 5
  41. #define FIRDA_CLK_MASK 2
  42. #define GPT0_CLK_SHIFT 8
  43. #define GPT1_CLK_SHIFT 11
  44. #define GPT2_CLK_SHIFT 12
  45. #define GPT_CLK_MASK 1
  46. #define PERIP1_CLK_ENB (MISC_BASE + 0x02C)
  47. /* PERIP1_CLK_ENB register masks */
  48. #define UART_CLK_ENB 3
  49. #define SSP_CLK_ENB 5
  50. #define I2C_CLK_ENB 7
  51. #define JPEG_CLK_ENB 8
  52. #define FIRDA_CLK_ENB 10
  53. #define GPT1_CLK_ENB 11
  54. #define GPT2_CLK_ENB 12
  55. #define ADC_CLK_ENB 15
  56. #define RTC_CLK_ENB 17
  57. #define GPIO_CLK_ENB 18
  58. #define DMA_CLK_ENB 19
  59. #define SMI_CLK_ENB 21
  60. #define GMAC_CLK_ENB 23
  61. #define USBD_CLK_ENB 24
  62. #define USBH_CLK_ENB 25
  63. #define C3_CLK_ENB 31
  64. #define RAS_CLK_ENB (MISC_BASE + 0x034)
  65. #define RAS_AHB_CLK_ENB 0
  66. #define RAS_PLL1_CLK_ENB 1
  67. #define RAS_APB_CLK_ENB 2
  68. #define RAS_32K_CLK_ENB 3
  69. #define RAS_24M_CLK_ENB 4
  70. #define RAS_48M_CLK_ENB 5
  71. #define RAS_PLL2_CLK_ENB 7
  72. #define RAS_SYNT0_CLK_ENB 8
  73. #define RAS_SYNT1_CLK_ENB 9
  74. #define RAS_SYNT2_CLK_ENB 10
  75. #define RAS_SYNT3_CLK_ENB 11
  76. #define PRSC0_CLK_CFG (MISC_BASE + 0x044)
  77. #define PRSC1_CLK_CFG (MISC_BASE + 0x048)
  78. #define PRSC2_CLK_CFG (MISC_BASE + 0x04C)
  79. #define AMEM_CLK_CFG (MISC_BASE + 0x050)
  80. #define AMEM_CLK_ENB 0
  81. #define CLCD_CLK_SYNT (MISC_BASE + 0x05C)
  82. #define FIRDA_CLK_SYNT (MISC_BASE + 0x060)
  83. #define UART_CLK_SYNT (MISC_BASE + 0x064)
  84. #define GMAC_CLK_SYNT (MISC_BASE + 0x068)
  85. #define GEN0_CLK_SYNT (MISC_BASE + 0x06C)
  86. #define GEN1_CLK_SYNT (MISC_BASE + 0x070)
  87. #define GEN2_CLK_SYNT (MISC_BASE + 0x074)
  88. #define GEN3_CLK_SYNT (MISC_BASE + 0x078)
  89. /* pll rate configuration table, in ascending order of rates */
  90. static struct pll_rate_tbl pll_rtbl[] = {
  91. {.mode = 0, .m = 0x53, .n = 0x0C, .p = 0x1}, /* vco 332 & pll 166 MHz */
  92. {.mode = 0, .m = 0x85, .n = 0x0C, .p = 0x1}, /* vco 532 & pll 266 MHz */
  93. {.mode = 0, .m = 0xA6, .n = 0x0C, .p = 0x1}, /* vco 664 & pll 332 MHz */
  94. };
  95. /* aux rate configuration table, in ascending order of rates */
  96. static struct aux_rate_tbl aux_rtbl[] = {
  97. /* For PLL1 = 332 MHz */
  98. {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
  99. {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
  100. {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
  101. {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
  102. };
  103. /* gpt rate configuration table, in ascending order of rates */
  104. static struct gpt_rate_tbl gpt_rtbl[] = {
  105. /* For pll1 = 332 MHz */
  106. {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
  107. {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
  108. {.mscale = 1, .nscale = 0}, /* 83 MHz */
  109. };
  110. /* clock parents */
  111. static const char *uart0_parents[] = { "pll3_48m_clk", "uart_synth_gate_clk", };
  112. static const char *firda_parents[] = { "pll3_48m_clk", "firda_synth_gate_clk",
  113. };
  114. static const char *gpt0_parents[] = { "pll3_48m_clk", "gpt0_synth_clk", };
  115. static const char *gpt1_parents[] = { "pll3_48m_clk", "gpt1_synth_clk", };
  116. static const char *gpt2_parents[] = { "pll3_48m_clk", "gpt2_synth_clk", };
  117. static const char *gen2_3_parents[] = { "pll1_clk", "pll2_clk", };
  118. static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
  119. "pll2_clk", };
  120. #ifdef CONFIG_MACH_SPEAR300
  121. static void __init spear300_clk_init(void)
  122. {
  123. struct clk *clk;
  124. clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_48m_clk", 0,
  125. 1, 1);
  126. clk_register_clkdev(clk, NULL, "60000000.clcd");
  127. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  128. 1);
  129. clk_register_clkdev(clk, NULL, "94000000.flash");
  130. clk = clk_register_fixed_factor(NULL, "sdhci_clk", "ras_ahb_clk", 0, 1,
  131. 1);
  132. clk_register_clkdev(clk, NULL, "70000000.sdhci");
  133. clk = clk_register_fixed_factor(NULL, "gpio1_clk", "ras_apb_clk", 0, 1,
  134. 1);
  135. clk_register_clkdev(clk, NULL, "a9000000.gpio");
  136. clk = clk_register_fixed_factor(NULL, "kbd_clk", "ras_apb_clk", 0, 1,
  137. 1);
  138. clk_register_clkdev(clk, NULL, "a0000000.kbd");
  139. }
  140. #endif
  141. /* array of all spear 310 clock lookups */
  142. #ifdef CONFIG_MACH_SPEAR310
  143. static void __init spear310_clk_init(void)
  144. {
  145. struct clk *clk;
  146. clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
  147. 1);
  148. clk_register_clkdev(clk, "emi", NULL);
  149. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  150. 1);
  151. clk_register_clkdev(clk, NULL, "44000000.flash");
  152. clk = clk_register_fixed_factor(NULL, "tdm_clk", "ras_ahb_clk", 0, 1,
  153. 1);
  154. clk_register_clkdev(clk, NULL, "tdm");
  155. clk = clk_register_fixed_factor(NULL, "uart1_clk", "ras_apb_clk", 0, 1,
  156. 1);
  157. clk_register_clkdev(clk, NULL, "b2000000.serial");
  158. clk = clk_register_fixed_factor(NULL, "uart2_clk", "ras_apb_clk", 0, 1,
  159. 1);
  160. clk_register_clkdev(clk, NULL, "b2080000.serial");
  161. clk = clk_register_fixed_factor(NULL, "uart3_clk", "ras_apb_clk", 0, 1,
  162. 1);
  163. clk_register_clkdev(clk, NULL, "b2100000.serial");
  164. clk = clk_register_fixed_factor(NULL, "uart4_clk", "ras_apb_clk", 0, 1,
  165. 1);
  166. clk_register_clkdev(clk, NULL, "b2180000.serial");
  167. clk = clk_register_fixed_factor(NULL, "uart5_clk", "ras_apb_clk", 0, 1,
  168. 1);
  169. clk_register_clkdev(clk, NULL, "b2200000.serial");
  170. }
  171. #endif
  172. /* array of all spear 320 clock lookups */
  173. #ifdef CONFIG_MACH_SPEAR320
  174. #define SMII_PCLK_SHIFT 18
  175. #define SMII_PCLK_MASK 2
  176. #define SMII_PCLK_VAL_PAD 0x0
  177. #define SMII_PCLK_VAL_PLL2 0x1
  178. #define SMII_PCLK_VAL_SYNTH0 0x2
  179. #define SDHCI_PCLK_SHIFT 15
  180. #define SDHCI_PCLK_MASK 1
  181. #define SDHCI_PCLK_VAL_48M 0x0
  182. #define SDHCI_PCLK_VAL_SYNTH3 0x1
  183. #define I2S_REF_PCLK_SHIFT 8
  184. #define I2S_REF_PCLK_MASK 1
  185. #define I2S_REF_PCLK_SYNTH_VAL 0x1
  186. #define I2S_REF_PCLK_PLL2_VAL 0x0
  187. #define UART1_PCLK_SHIFT 6
  188. #define UART1_PCLK_MASK 1
  189. #define SPEAR320_UARTX_PCLK_VAL_SYNTH1 0x0
  190. #define SPEAR320_UARTX_PCLK_VAL_APB 0x1
  191. static const char *i2s_ref_parents[] = { "ras_pll2_clk",
  192. "ras_gen2_synth_gate_clk", };
  193. static const char *sdhci_parents[] = { "ras_pll3_48m_clk",
  194. "ras_gen3_synth_gate_clk",
  195. };
  196. static const char *smii0_parents[] = { "smii_125m_pad", "ras_pll2_clk",
  197. "ras_gen0_synth_gate_clk", };
  198. static const char *uartx_parents[] = { "ras_gen1_synth_gate_clk", "ras_apb_clk",
  199. };
  200. static void __init spear320_clk_init(void)
  201. {
  202. struct clk *clk;
  203. clk = clk_register_fixed_rate(NULL, "smii_125m_pad_clk", NULL,
  204. CLK_IS_ROOT, 125000000);
  205. clk_register_clkdev(clk, "smii_125m_pad", NULL);
  206. clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_48m_clk", 0,
  207. 1, 1);
  208. clk_register_clkdev(clk, NULL, "90000000.clcd");
  209. clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
  210. 1);
  211. clk_register_clkdev(clk, "emi", NULL);
  212. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  213. 1);
  214. clk_register_clkdev(clk, NULL, "4c000000.flash");
  215. clk = clk_register_fixed_factor(NULL, "i2c1_clk", "ras_ahb_clk", 0, 1,
  216. 1);
  217. clk_register_clkdev(clk, NULL, "a7000000.i2c");
  218. clk = clk_register_fixed_factor(NULL, "pwm_clk", "ras_ahb_clk", 0, 1,
  219. 1);
  220. clk_register_clkdev(clk, "pwm", NULL);
  221. clk = clk_register_fixed_factor(NULL, "ssp1_clk", "ras_ahb_clk", 0, 1,
  222. 1);
  223. clk_register_clkdev(clk, NULL, "a5000000.spi");
  224. clk = clk_register_fixed_factor(NULL, "ssp2_clk", "ras_ahb_clk", 0, 1,
  225. 1);
  226. clk_register_clkdev(clk, NULL, "a6000000.spi");
  227. clk = clk_register_fixed_factor(NULL, "can0_clk", "ras_apb_clk", 0, 1,
  228. 1);
  229. clk_register_clkdev(clk, NULL, "c_can_platform.0");
  230. clk = clk_register_fixed_factor(NULL, "can1_clk", "ras_apb_clk", 0, 1,
  231. 1);
  232. clk_register_clkdev(clk, NULL, "c_can_platform.1");
  233. clk = clk_register_fixed_factor(NULL, "i2s_clk", "ras_apb_clk", 0, 1,
  234. 1);
  235. clk_register_clkdev(clk, NULL, "i2s");
  236. clk = clk_register_mux(NULL, "i2s_ref_clk", i2s_ref_parents,
  237. ARRAY_SIZE(i2s_ref_parents), 0, SPEAR320_CONTROL_REG,
  238. I2S_REF_PCLK_SHIFT, I2S_REF_PCLK_MASK, 0, &_lock);
  239. clk_register_clkdev(clk, "i2s_ref_clk", NULL);
  240. clk = clk_register_fixed_factor(NULL, "i2s_sclk", "i2s_ref_clk", 0, 1,
  241. 4);
  242. clk_register_clkdev(clk, "i2s_sclk", NULL);
  243. clk = clk_register_mux(NULL, "rs485_clk", uartx_parents,
  244. ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
  245. SPEAR320_RS485_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
  246. &_lock);
  247. clk_register_clkdev(clk, NULL, "a9300000.serial");
  248. clk = clk_register_mux(NULL, "sdhci_clk", sdhci_parents,
  249. ARRAY_SIZE(sdhci_parents), 0, SPEAR320_CONTROL_REG,
  250. SDHCI_PCLK_SHIFT, SDHCI_PCLK_MASK, 0, &_lock);
  251. clk_register_clkdev(clk, NULL, "70000000.sdhci");
  252. clk = clk_register_mux(NULL, "smii_pclk", smii0_parents,
  253. ARRAY_SIZE(smii0_parents), 0, SPEAR320_CONTROL_REG,
  254. SMII_PCLK_SHIFT, SMII_PCLK_MASK, 0, &_lock);
  255. clk_register_clkdev(clk, NULL, "smii_pclk");
  256. clk = clk_register_fixed_factor(NULL, "smii_clk", "smii_pclk", 0, 1, 1);
  257. clk_register_clkdev(clk, NULL, "smii");
  258. clk = clk_register_mux(NULL, "uart1_clk", uartx_parents,
  259. ARRAY_SIZE(uartx_parents), 0, SPEAR320_CONTROL_REG,
  260. UART1_PCLK_SHIFT, UART1_PCLK_MASK, 0, &_lock);
  261. clk_register_clkdev(clk, NULL, "a3000000.serial");
  262. clk = clk_register_mux(NULL, "uart2_clk", uartx_parents,
  263. ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
  264. SPEAR320_UART2_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
  265. &_lock);
  266. clk_register_clkdev(clk, NULL, "a4000000.serial");
  267. clk = clk_register_mux(NULL, "uart3_clk", uartx_parents,
  268. ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
  269. SPEAR320_UART3_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
  270. &_lock);
  271. clk_register_clkdev(clk, NULL, "a9100000.serial");
  272. clk = clk_register_mux(NULL, "uart4_clk", uartx_parents,
  273. ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
  274. SPEAR320_UART4_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
  275. &_lock);
  276. clk_register_clkdev(clk, NULL, "a9200000.serial");
  277. clk = clk_register_mux(NULL, "uart5_clk", uartx_parents,
  278. ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
  279. SPEAR320_UART5_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
  280. &_lock);
  281. clk_register_clkdev(clk, NULL, "60000000.serial");
  282. clk = clk_register_mux(NULL, "uart6_clk", uartx_parents,
  283. ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
  284. SPEAR320_UART6_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
  285. &_lock);
  286. clk_register_clkdev(clk, NULL, "60100000.serial");
  287. }
  288. #endif
  289. void __init spear3xx_clk_init(void)
  290. {
  291. struct clk *clk, *clk1;
  292. clk = clk_register_fixed_rate(NULL, "apb_pclk", NULL, CLK_IS_ROOT, 0);
  293. clk_register_clkdev(clk, "apb_pclk", NULL);
  294. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
  295. 32000);
  296. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  297. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, CLK_IS_ROOT,
  298. 24000000);
  299. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  300. /* clock derived from 32 KHz osc clk */
  301. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  302. PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
  303. clk_register_clkdev(clk, NULL, "fc900000.rtc");
  304. /* clock derived from 24 MHz osc clk */
  305. clk = clk_register_fixed_rate(NULL, "pll3_48m_clk", "osc_24m_clk", 0,
  306. 48000000);
  307. clk_register_clkdev(clk, "pll3_48m_clk", NULL);
  308. clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_24m_clk", 0, 1,
  309. 1);
  310. clk_register_clkdev(clk, NULL, "fc880000.wdt");
  311. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL,
  312. "osc_24m_clk", 0, PLL1_CTR, PLL1_FRQ, pll_rtbl,
  313. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  314. clk_register_clkdev(clk, "vco1_clk", NULL);
  315. clk_register_clkdev(clk1, "pll1_clk", NULL);
  316. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL,
  317. "osc_24m_clk", 0, PLL2_CTR, PLL2_FRQ, pll_rtbl,
  318. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  319. clk_register_clkdev(clk, "vco2_clk", NULL);
  320. clk_register_clkdev(clk1, "pll2_clk", NULL);
  321. /* clock derived from pll1 clk */
  322. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk", 0, 1, 1);
  323. clk_register_clkdev(clk, "cpu_clk", NULL);
  324. clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
  325. CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
  326. HCLK_RATIO_MASK, 0, &_lock);
  327. clk_register_clkdev(clk, "ahb_clk", NULL);
  328. clk = clk_register_aux("uart_synth_clk", "uart_synth_gate_clk",
  329. "pll1_clk", 0, UART_CLK_SYNT, NULL, aux_rtbl,
  330. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  331. clk_register_clkdev(clk, "uart_synth_clk", NULL);
  332. clk_register_clkdev(clk1, "uart_synth_gate_clk", NULL);
  333. clk = clk_register_mux(NULL, "uart0_mux_clk", uart0_parents,
  334. ARRAY_SIZE(uart0_parents), 0, PERIP_CLK_CFG,
  335. UART_CLK_SHIFT, UART_CLK_MASK, 0, &_lock);
  336. clk_register_clkdev(clk, "uart0_mux_clk", NULL);
  337. clk = clk_register_gate(NULL, "uart0", "uart0_mux_clk", 0,
  338. PERIP1_CLK_ENB, UART_CLK_ENB, 0, &_lock);
  339. clk_register_clkdev(clk, NULL, "d0000000.serial");
  340. clk = clk_register_aux("firda_synth_clk", "firda_synth_gate_clk",
  341. "pll1_clk", 0, FIRDA_CLK_SYNT, NULL, aux_rtbl,
  342. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  343. clk_register_clkdev(clk, "firda_synth_clk", NULL);
  344. clk_register_clkdev(clk1, "firda_synth_gate_clk", NULL);
  345. clk = clk_register_mux(NULL, "firda_mux_clk", firda_parents,
  346. ARRAY_SIZE(firda_parents), 0, PERIP_CLK_CFG,
  347. FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0, &_lock);
  348. clk_register_clkdev(clk, "firda_mux_clk", NULL);
  349. clk = clk_register_gate(NULL, "firda_clk", "firda_mux_clk", 0,
  350. PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0, &_lock);
  351. clk_register_clkdev(clk, NULL, "firda");
  352. /* gpt clocks */
  353. clk_register_gpt("gpt0_synth_clk", "pll1_clk", 0, PRSC0_CLK_CFG,
  354. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  355. clk = clk_register_mux(NULL, "gpt0_clk", gpt0_parents,
  356. ARRAY_SIZE(gpt0_parents), 0, PERIP_CLK_CFG,
  357. GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  358. clk_register_clkdev(clk, NULL, "gpt0");
  359. clk_register_gpt("gpt1_synth_clk", "pll1_clk", 0, PRSC1_CLK_CFG,
  360. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  361. clk = clk_register_mux(NULL, "gpt1_mux_clk", gpt1_parents,
  362. ARRAY_SIZE(gpt1_parents), 0, PERIP_CLK_CFG,
  363. GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  364. clk_register_clkdev(clk, "gpt1_mux_clk", NULL);
  365. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mux_clk", 0,
  366. PERIP1_CLK_ENB, GPT1_CLK_ENB, 0, &_lock);
  367. clk_register_clkdev(clk, NULL, "gpt1");
  368. clk_register_gpt("gpt2_synth_clk", "pll1_clk", 0, PRSC2_CLK_CFG,
  369. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  370. clk = clk_register_mux(NULL, "gpt2_mux_clk", gpt2_parents,
  371. ARRAY_SIZE(gpt2_parents), 0, PERIP_CLK_CFG,
  372. GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  373. clk_register_clkdev(clk, "gpt2_mux_clk", NULL);
  374. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mux_clk", 0,
  375. PERIP1_CLK_ENB, GPT2_CLK_ENB, 0, &_lock);
  376. clk_register_clkdev(clk, NULL, "gpt2");
  377. /* general synths clocks */
  378. clk = clk_register_aux("gen0_synth_clk", "gen0_synth_gate_clk",
  379. "pll1_clk", 0, GEN0_CLK_SYNT, NULL, aux_rtbl,
  380. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  381. clk_register_clkdev(clk, "gen0_synth_clk", NULL);
  382. clk_register_clkdev(clk1, "gen0_synth_gate_clk", NULL);
  383. clk = clk_register_aux("gen1_synth_clk", "gen1_synth_gate_clk",
  384. "pll1_clk", 0, GEN1_CLK_SYNT, NULL, aux_rtbl,
  385. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  386. clk_register_clkdev(clk, "gen1_synth_clk", NULL);
  387. clk_register_clkdev(clk1, "gen1_synth_gate_clk", NULL);
  388. clk = clk_register_mux(NULL, "gen2_3_parent_clk", gen2_3_parents,
  389. ARRAY_SIZE(gen2_3_parents), 0, CORE_CLK_CFG,
  390. GEN_SYNTH2_3_CLK_SHIFT, GEN_SYNTH2_3_CLK_MASK, 0,
  391. &_lock);
  392. clk_register_clkdev(clk, "gen2_3_parent_clk", NULL);
  393. clk = clk_register_aux("gen2_synth_clk", "gen2_synth_gate_clk",
  394. "gen2_3_parent_clk", 0, GEN2_CLK_SYNT, NULL, aux_rtbl,
  395. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  396. clk_register_clkdev(clk, "gen2_synth_clk", NULL);
  397. clk_register_clkdev(clk1, "gen2_synth_gate_clk", NULL);
  398. clk = clk_register_aux("gen3_synth_clk", "gen3_synth_gate_clk",
  399. "gen2_3_parent_clk", 0, GEN3_CLK_SYNT, NULL, aux_rtbl,
  400. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  401. clk_register_clkdev(clk, "gen3_synth_clk", NULL);
  402. clk_register_clkdev(clk1, "gen3_synth_gate_clk", NULL);
  403. /* clock derived from pll3 clk */
  404. clk = clk_register_gate(NULL, "usbh_clk", "pll3_48m_clk", 0,
  405. PERIP1_CLK_ENB, USBH_CLK_ENB, 0, &_lock);
  406. clk_register_clkdev(clk, "usbh_clk", NULL);
  407. clk = clk_register_fixed_factor(NULL, "usbh.0_clk", "usbh_clk", 0, 1,
  408. 1);
  409. clk_register_clkdev(clk, "usbh.0_clk", NULL);
  410. clk = clk_register_fixed_factor(NULL, "usbh.1_clk", "usbh_clk", 0, 1,
  411. 1);
  412. clk_register_clkdev(clk, "usbh.1_clk", NULL);
  413. clk = clk_register_gate(NULL, "usbd_clk", "pll3_48m_clk", 0,
  414. PERIP1_CLK_ENB, USBD_CLK_ENB, 0, &_lock);
  415. clk_register_clkdev(clk, NULL, "designware_udc");
  416. /* clock derived from ahb clk */
  417. clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
  418. 1);
  419. clk_register_clkdev(clk, "ahbmult2_clk", NULL);
  420. clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
  421. ARRAY_SIZE(ddr_parents), 0, PLL_CLK_CFG, MCTR_CLK_SHIFT,
  422. MCTR_CLK_MASK, 0, &_lock);
  423. clk_register_clkdev(clk, "ddr_clk", NULL);
  424. clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
  425. CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
  426. PCLK_RATIO_MASK, 0, &_lock);
  427. clk_register_clkdev(clk, "apb_clk", NULL);
  428. clk = clk_register_gate(NULL, "amem_clk", "ahb_clk", 0, AMEM_CLK_CFG,
  429. AMEM_CLK_ENB, 0, &_lock);
  430. clk_register_clkdev(clk, "amem_clk", NULL);
  431. clk = clk_register_gate(NULL, "c3_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  432. C3_CLK_ENB, 0, &_lock);
  433. clk_register_clkdev(clk, NULL, "c3_clk");
  434. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  435. DMA_CLK_ENB, 0, &_lock);
  436. clk_register_clkdev(clk, NULL, "fc400000.dma");
  437. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  438. GMAC_CLK_ENB, 0, &_lock);
  439. clk_register_clkdev(clk, NULL, "e0800000.eth");
  440. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  441. I2C_CLK_ENB, 0, &_lock);
  442. clk_register_clkdev(clk, NULL, "d0180000.i2c");
  443. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  444. JPEG_CLK_ENB, 0, &_lock);
  445. clk_register_clkdev(clk, NULL, "jpeg");
  446. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  447. SMI_CLK_ENB, 0, &_lock);
  448. clk_register_clkdev(clk, NULL, "fc000000.flash");
  449. /* clock derived from apb clk */
  450. clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  451. ADC_CLK_ENB, 0, &_lock);
  452. clk_register_clkdev(clk, NULL, "adc");
  453. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  454. GPIO_CLK_ENB, 0, &_lock);
  455. clk_register_clkdev(clk, NULL, "fc980000.gpio");
  456. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  457. SSP_CLK_ENB, 0, &_lock);
  458. clk_register_clkdev(clk, NULL, "d0100000.spi");
  459. /* RAS clk enable */
  460. clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0, RAS_CLK_ENB,
  461. RAS_AHB_CLK_ENB, 0, &_lock);
  462. clk_register_clkdev(clk, "ras_ahb_clk", NULL);
  463. clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0, RAS_CLK_ENB,
  464. RAS_APB_CLK_ENB, 0, &_lock);
  465. clk_register_clkdev(clk, "ras_apb_clk", NULL);
  466. clk = clk_register_gate(NULL, "ras_32k_clk", "osc_32k_clk", 0,
  467. RAS_CLK_ENB, RAS_32K_CLK_ENB, 0, &_lock);
  468. clk_register_clkdev(clk, "ras_32k_clk", NULL);
  469. clk = clk_register_gate(NULL, "ras_24m_clk", "osc_24m_clk", 0,
  470. RAS_CLK_ENB, RAS_24M_CLK_ENB, 0, &_lock);
  471. clk_register_clkdev(clk, "ras_24m_clk", NULL);
  472. clk = clk_register_gate(NULL, "ras_pll1_clk", "pll1_clk", 0,
  473. RAS_CLK_ENB, RAS_PLL1_CLK_ENB, 0, &_lock);
  474. clk_register_clkdev(clk, "ras_pll1_clk", NULL);
  475. clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
  476. RAS_CLK_ENB, RAS_PLL2_CLK_ENB, 0, &_lock);
  477. clk_register_clkdev(clk, "ras_pll2_clk", NULL);
  478. clk = clk_register_gate(NULL, "ras_pll3_48m_clk", "pll3_48m_clk", 0,
  479. RAS_CLK_ENB, RAS_48M_CLK_ENB, 0, &_lock);
  480. clk_register_clkdev(clk, "ras_pll3_48m_clk", NULL);
  481. clk = clk_register_gate(NULL, "ras_gen0_synth_gate_clk",
  482. "gen0_synth_gate_clk", 0, RAS_CLK_ENB,
  483. RAS_SYNT0_CLK_ENB, 0, &_lock);
  484. clk_register_clkdev(clk, "ras_gen0_synth_gate_clk", NULL);
  485. clk = clk_register_gate(NULL, "ras_gen1_synth_gate_clk",
  486. "gen1_synth_gate_clk", 0, RAS_CLK_ENB,
  487. RAS_SYNT1_CLK_ENB, 0, &_lock);
  488. clk_register_clkdev(clk, "ras_gen1_synth_gate_clk", NULL);
  489. clk = clk_register_gate(NULL, "ras_gen2_synth_gate_clk",
  490. "gen2_synth_gate_clk", 0, RAS_CLK_ENB,
  491. RAS_SYNT2_CLK_ENB, 0, &_lock);
  492. clk_register_clkdev(clk, "ras_gen2_synth_gate_clk", NULL);
  493. clk = clk_register_gate(NULL, "ras_gen3_synth_gate_clk",
  494. "gen3_synth_gate_clk", 0, RAS_CLK_ENB,
  495. RAS_SYNT3_CLK_ENB, 0, &_lock);
  496. clk_register_clkdev(clk, "ras_gen3_synth_gate_clk", NULL);
  497. if (of_machine_is_compatible("st,spear300"))
  498. spear300_clk_init();
  499. else if (of_machine_is_compatible("st,spear310"))
  500. spear310_clk_init();
  501. else if (of_machine_is_compatible("st,spear320"))
  502. spear320_clk_init();
  503. }