spear1340_clock.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964
  1. /*
  2. * arch/arm/mach-spear13xx/spear1340_clock.c
  3. *
  4. * SPEAr1340 machine clock framework source file
  5. *
  6. * Copyright (C) 2012 ST Microelectronics
  7. * Viresh Kumar <viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/clkdev.h>
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/spinlock_types.h>
  19. #include <mach/spear.h>
  20. #include "clk.h"
  21. /* Clock Configuration Registers */
  22. #define SPEAR1340_SYS_CLK_CTRL (VA_MISC_BASE + 0x200)
  23. #define SPEAR1340_HCLK_SRC_SEL_SHIFT 27
  24. #define SPEAR1340_HCLK_SRC_SEL_MASK 1
  25. #define SPEAR1340_SCLK_SRC_SEL_SHIFT 23
  26. #define SPEAR1340_SCLK_SRC_SEL_MASK 3
  27. /* PLL related registers and bit values */
  28. #define SPEAR1340_PLL_CFG (VA_MISC_BASE + 0x210)
  29. /* PLL_CFG bit values */
  30. #define SPEAR1340_CLCD_SYNT_CLK_MASK 1
  31. #define SPEAR1340_CLCD_SYNT_CLK_SHIFT 31
  32. #define SPEAR1340_GEN_SYNT2_3_CLK_SHIFT 29
  33. #define SPEAR1340_GEN_SYNT_CLK_MASK 2
  34. #define SPEAR1340_GEN_SYNT0_1_CLK_SHIFT 27
  35. #define SPEAR1340_PLL_CLK_MASK 2
  36. #define SPEAR1340_PLL3_CLK_SHIFT 24
  37. #define SPEAR1340_PLL2_CLK_SHIFT 22
  38. #define SPEAR1340_PLL1_CLK_SHIFT 20
  39. #define SPEAR1340_PLL1_CTR (VA_MISC_BASE + 0x214)
  40. #define SPEAR1340_PLL1_FRQ (VA_MISC_BASE + 0x218)
  41. #define SPEAR1340_PLL2_CTR (VA_MISC_BASE + 0x220)
  42. #define SPEAR1340_PLL2_FRQ (VA_MISC_BASE + 0x224)
  43. #define SPEAR1340_PLL3_CTR (VA_MISC_BASE + 0x22C)
  44. #define SPEAR1340_PLL3_FRQ (VA_MISC_BASE + 0x230)
  45. #define SPEAR1340_PLL4_CTR (VA_MISC_BASE + 0x238)
  46. #define SPEAR1340_PLL4_FRQ (VA_MISC_BASE + 0x23C)
  47. #define SPEAR1340_PERIP_CLK_CFG (VA_MISC_BASE + 0x244)
  48. /* PERIP_CLK_CFG bit values */
  49. #define SPEAR1340_SPDIF_CLK_MASK 1
  50. #define SPEAR1340_SPDIF_OUT_CLK_SHIFT 15
  51. #define SPEAR1340_SPDIF_IN_CLK_SHIFT 14
  52. #define SPEAR1340_GPT3_CLK_SHIFT 13
  53. #define SPEAR1340_GPT2_CLK_SHIFT 12
  54. #define SPEAR1340_GPT_CLK_MASK 1
  55. #define SPEAR1340_GPT1_CLK_SHIFT 9
  56. #define SPEAR1340_GPT0_CLK_SHIFT 8
  57. #define SPEAR1340_UART_CLK_MASK 2
  58. #define SPEAR1340_UART1_CLK_SHIFT 6
  59. #define SPEAR1340_UART0_CLK_SHIFT 4
  60. #define SPEAR1340_CLCD_CLK_MASK 2
  61. #define SPEAR1340_CLCD_CLK_SHIFT 2
  62. #define SPEAR1340_C3_CLK_MASK 1
  63. #define SPEAR1340_C3_CLK_SHIFT 1
  64. #define SPEAR1340_GMAC_CLK_CFG (VA_MISC_BASE + 0x248)
  65. #define SPEAR1340_GMAC_PHY_CLK_MASK 1
  66. #define SPEAR1340_GMAC_PHY_CLK_SHIFT 2
  67. #define SPEAR1340_GMAC_PHY_INPUT_CLK_MASK 2
  68. #define SPEAR1340_GMAC_PHY_INPUT_CLK_SHIFT 0
  69. #define SPEAR1340_I2S_CLK_CFG (VA_MISC_BASE + 0x24C)
  70. /* I2S_CLK_CFG register mask */
  71. #define SPEAR1340_I2S_SCLK_X_MASK 0x1F
  72. #define SPEAR1340_I2S_SCLK_X_SHIFT 27
  73. #define SPEAR1340_I2S_SCLK_Y_MASK 0x1F
  74. #define SPEAR1340_I2S_SCLK_Y_SHIFT 22
  75. #define SPEAR1340_I2S_SCLK_EQ_SEL_SHIFT 21
  76. #define SPEAR1340_I2S_SCLK_SYNTH_ENB 20
  77. #define SPEAR1340_I2S_PRS1_CLK_X_MASK 0xFF
  78. #define SPEAR1340_I2S_PRS1_CLK_X_SHIFT 12
  79. #define SPEAR1340_I2S_PRS1_CLK_Y_MASK 0xFF
  80. #define SPEAR1340_I2S_PRS1_CLK_Y_SHIFT 4
  81. #define SPEAR1340_I2S_PRS1_EQ_SEL_SHIFT 3
  82. #define SPEAR1340_I2S_REF_SEL_MASK 1
  83. #define SPEAR1340_I2S_REF_SHIFT 2
  84. #define SPEAR1340_I2S_SRC_CLK_MASK 2
  85. #define SPEAR1340_I2S_SRC_CLK_SHIFT 0
  86. #define SPEAR1340_C3_CLK_SYNT (VA_MISC_BASE + 0x250)
  87. #define SPEAR1340_UART0_CLK_SYNT (VA_MISC_BASE + 0x254)
  88. #define SPEAR1340_UART1_CLK_SYNT (VA_MISC_BASE + 0x258)
  89. #define SPEAR1340_GMAC_CLK_SYNT (VA_MISC_BASE + 0x25C)
  90. #define SPEAR1340_SDHCI_CLK_SYNT (VA_MISC_BASE + 0x260)
  91. #define SPEAR1340_CFXD_CLK_SYNT (VA_MISC_BASE + 0x264)
  92. #define SPEAR1340_ADC_CLK_SYNT (VA_MISC_BASE + 0x270)
  93. #define SPEAR1340_AMBA_CLK_SYNT (VA_MISC_BASE + 0x274)
  94. #define SPEAR1340_CLCD_CLK_SYNT (VA_MISC_BASE + 0x27C)
  95. #define SPEAR1340_SYS_CLK_SYNT (VA_MISC_BASE + 0x284)
  96. #define SPEAR1340_GEN_CLK_SYNT0 (VA_MISC_BASE + 0x28C)
  97. #define SPEAR1340_GEN_CLK_SYNT1 (VA_MISC_BASE + 0x294)
  98. #define SPEAR1340_GEN_CLK_SYNT2 (VA_MISC_BASE + 0x29C)
  99. #define SPEAR1340_GEN_CLK_SYNT3 (VA_MISC_BASE + 0x304)
  100. #define SPEAR1340_PERIP1_CLK_ENB (VA_MISC_BASE + 0x30C)
  101. #define SPEAR1340_RTC_CLK_ENB 31
  102. #define SPEAR1340_ADC_CLK_ENB 30
  103. #define SPEAR1340_C3_CLK_ENB 29
  104. #define SPEAR1340_CLCD_CLK_ENB 27
  105. #define SPEAR1340_DMA_CLK_ENB 25
  106. #define SPEAR1340_GPIO1_CLK_ENB 24
  107. #define SPEAR1340_GPIO0_CLK_ENB 23
  108. #define SPEAR1340_GPT1_CLK_ENB 22
  109. #define SPEAR1340_GPT0_CLK_ENB 21
  110. #define SPEAR1340_I2S_PLAY_CLK_ENB 20
  111. #define SPEAR1340_I2S_REC_CLK_ENB 19
  112. #define SPEAR1340_I2C0_CLK_ENB 18
  113. #define SPEAR1340_SSP_CLK_ENB 17
  114. #define SPEAR1340_UART0_CLK_ENB 15
  115. #define SPEAR1340_PCIE_SATA_CLK_ENB 12
  116. #define SPEAR1340_UOC_CLK_ENB 11
  117. #define SPEAR1340_UHC1_CLK_ENB 10
  118. #define SPEAR1340_UHC0_CLK_ENB 9
  119. #define SPEAR1340_GMAC_CLK_ENB 8
  120. #define SPEAR1340_CFXD_CLK_ENB 7
  121. #define SPEAR1340_SDHCI_CLK_ENB 6
  122. #define SPEAR1340_SMI_CLK_ENB 5
  123. #define SPEAR1340_FSMC_CLK_ENB 4
  124. #define SPEAR1340_SYSRAM0_CLK_ENB 3
  125. #define SPEAR1340_SYSRAM1_CLK_ENB 2
  126. #define SPEAR1340_SYSROM_CLK_ENB 1
  127. #define SPEAR1340_BUS_CLK_ENB 0
  128. #define SPEAR1340_PERIP2_CLK_ENB (VA_MISC_BASE + 0x310)
  129. #define SPEAR1340_THSENS_CLK_ENB 8
  130. #define SPEAR1340_I2S_REF_PAD_CLK_ENB 7
  131. #define SPEAR1340_ACP_CLK_ENB 6
  132. #define SPEAR1340_GPT3_CLK_ENB 5
  133. #define SPEAR1340_GPT2_CLK_ENB 4
  134. #define SPEAR1340_KBD_CLK_ENB 3
  135. #define SPEAR1340_CPU_DBG_CLK_ENB 2
  136. #define SPEAR1340_DDR_CORE_CLK_ENB 1
  137. #define SPEAR1340_DDR_CTRL_CLK_ENB 0
  138. #define SPEAR1340_PERIP3_CLK_ENB (VA_MISC_BASE + 0x314)
  139. #define SPEAR1340_PLGPIO_CLK_ENB 18
  140. #define SPEAR1340_VIDEO_DEC_CLK_ENB 16
  141. #define SPEAR1340_VIDEO_ENC_CLK_ENB 15
  142. #define SPEAR1340_SPDIF_OUT_CLK_ENB 13
  143. #define SPEAR1340_SPDIF_IN_CLK_ENB 12
  144. #define SPEAR1340_VIDEO_IN_CLK_ENB 11
  145. #define SPEAR1340_CAM0_CLK_ENB 10
  146. #define SPEAR1340_CAM1_CLK_ENB 9
  147. #define SPEAR1340_CAM2_CLK_ENB 8
  148. #define SPEAR1340_CAM3_CLK_ENB 7
  149. #define SPEAR1340_MALI_CLK_ENB 6
  150. #define SPEAR1340_CEC0_CLK_ENB 5
  151. #define SPEAR1340_CEC1_CLK_ENB 4
  152. #define SPEAR1340_PWM_CLK_ENB 3
  153. #define SPEAR1340_I2C1_CLK_ENB 2
  154. #define SPEAR1340_UART1_CLK_ENB 1
  155. static DEFINE_SPINLOCK(_lock);
  156. /* pll rate configuration table, in ascending order of rates */
  157. static struct pll_rate_tbl pll_rtbl[] = {
  158. /* PCLK 24MHz */
  159. {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
  160. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
  161. {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
  162. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
  163. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
  164. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
  165. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  166. {.mode = 0, .m = 0x96, .n = 0x06, .p = 0x0}, /* vco 1200, pll 1200 MHz */
  167. };
  168. /* vco-pll4 rate configuration table, in ascending order of rates */
  169. static struct pll_rate_tbl pll4_rtbl[] = {
  170. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
  171. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */
  172. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */
  173. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  174. };
  175. /*
  176. * All below entries generate 166 MHz for
  177. * different values of vco1div2
  178. */
  179. static struct frac_rate_tbl amba_synth_rtbl[] = {
  180. {.div = 0x06062}, /* for vco1div2 = 500 MHz */
  181. {.div = 0x04D1B}, /* for vco1div2 = 400 MHz */
  182. {.div = 0x04000}, /* for vco1div2 = 332 MHz */
  183. {.div = 0x03031}, /* for vco1div2 = 250 MHz */
  184. {.div = 0x0268D}, /* for vco1div2 = 200 MHz */
  185. };
  186. /*
  187. * Synthesizer Clock derived from vcodiv2. This clock is one of the
  188. * possible clocks to feed cpu directly.
  189. * We can program this synthesizer to make cpu run on different clock
  190. * frequencies.
  191. * Following table provides configuration values to let cpu run on 200,
  192. * 250, 332, 400 or 500 MHz considering different possibilites of input
  193. * (vco1div2) clock.
  194. *
  195. * --------------------------------------------------------------------
  196. * vco1div2(Mhz) fout(Mhz) cpuclk = fout/2 div
  197. * --------------------------------------------------------------------
  198. * 400 200 100 0x04000
  199. * 400 250 125 0x03333
  200. * 400 332 166 0x0268D
  201. * 400 400 200 0x02000
  202. * --------------------------------------------------------------------
  203. * 500 200 100 0x05000
  204. * 500 250 125 0x04000
  205. * 500 332 166 0x03031
  206. * 500 400 200 0x02800
  207. * 500 500 250 0x02000
  208. * --------------------------------------------------------------------
  209. * 664 200 100 0x06a38
  210. * 664 250 125 0x054FD
  211. * 664 332 166 0x04000
  212. * 664 400 200 0x0351E
  213. * 664 500 250 0x02A7E
  214. * --------------------------------------------------------------------
  215. * 800 200 100 0x08000
  216. * 800 250 125 0x06666
  217. * 800 332 166 0x04D18
  218. * 800 400 200 0x04000
  219. * 800 500 250 0x03333
  220. * --------------------------------------------------------------------
  221. * sys rate configuration table is in descending order of divisor.
  222. */
  223. static struct frac_rate_tbl sys_synth_rtbl[] = {
  224. {.div = 0x08000},
  225. {.div = 0x06a38},
  226. {.div = 0x06666},
  227. {.div = 0x054FD},
  228. {.div = 0x05000},
  229. {.div = 0x04D18},
  230. {.div = 0x04000},
  231. {.div = 0x0351E},
  232. {.div = 0x03333},
  233. {.div = 0x03031},
  234. {.div = 0x02A7E},
  235. {.div = 0x02800},
  236. {.div = 0x0268D},
  237. {.div = 0x02000},
  238. };
  239. /* aux rate configuration table, in ascending order of rates */
  240. static struct aux_rate_tbl aux_rtbl[] = {
  241. /* For VCO1div2 = 500 MHz */
  242. {.xscale = 10, .yscale = 204, .eq = 0}, /* 12.29 MHz */
  243. {.xscale = 4, .yscale = 21, .eq = 0}, /* 48 MHz */
  244. {.xscale = 2, .yscale = 6, .eq = 0}, /* 83 MHz */
  245. {.xscale = 2, .yscale = 4, .eq = 0}, /* 125 MHz */
  246. {.xscale = 1, .yscale = 3, .eq = 1}, /* 166 MHz */
  247. {.xscale = 1, .yscale = 2, .eq = 1}, /* 250 MHz */
  248. };
  249. /* gmac rate configuration table, in ascending order of rates */
  250. static struct aux_rate_tbl gmac_rtbl[] = {
  251. /* For gmac phy input clk */
  252. {.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */
  253. {.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */
  254. {.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */
  255. {.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */
  256. };
  257. /* clcd rate configuration table, in ascending order of rates */
  258. static struct frac_rate_tbl clcd_rtbl[] = {
  259. {.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/
  260. {.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/
  261. {.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */
  262. {.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */
  263. {.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/
  264. {.div = 0x07BA0}, /* 65 Mhz , for vc01div4 = 250 MHz*/
  265. {.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/
  266. {.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */
  267. {.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/
  268. {.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/
  269. {.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/
  270. {.div = 0x0360D}, /* 148 Mhz , for vc01div4 = 250 MHz*/
  271. {.div = 0x035E0}, /* 148.5 MHz, for vc01div4 = 250 MHz*/
  272. };
  273. /* i2s prescaler1 masks */
  274. static struct aux_clk_masks i2s_prs1_masks = {
  275. .eq_sel_mask = AUX_EQ_SEL_MASK,
  276. .eq_sel_shift = SPEAR1340_I2S_PRS1_EQ_SEL_SHIFT,
  277. .eq1_mask = AUX_EQ1_SEL,
  278. .eq2_mask = AUX_EQ2_SEL,
  279. .xscale_sel_mask = SPEAR1340_I2S_PRS1_CLK_X_MASK,
  280. .xscale_sel_shift = SPEAR1340_I2S_PRS1_CLK_X_SHIFT,
  281. .yscale_sel_mask = SPEAR1340_I2S_PRS1_CLK_Y_MASK,
  282. .yscale_sel_shift = SPEAR1340_I2S_PRS1_CLK_Y_SHIFT,
  283. };
  284. /* i2s sclk (bit clock) syynthesizers masks */
  285. static struct aux_clk_masks i2s_sclk_masks = {
  286. .eq_sel_mask = AUX_EQ_SEL_MASK,
  287. .eq_sel_shift = SPEAR1340_I2S_SCLK_EQ_SEL_SHIFT,
  288. .eq1_mask = AUX_EQ1_SEL,
  289. .eq2_mask = AUX_EQ2_SEL,
  290. .xscale_sel_mask = SPEAR1340_I2S_SCLK_X_MASK,
  291. .xscale_sel_shift = SPEAR1340_I2S_SCLK_X_SHIFT,
  292. .yscale_sel_mask = SPEAR1340_I2S_SCLK_Y_MASK,
  293. .yscale_sel_shift = SPEAR1340_I2S_SCLK_Y_SHIFT,
  294. .enable_bit = SPEAR1340_I2S_SCLK_SYNTH_ENB,
  295. };
  296. /* i2s prs1 aux rate configuration table, in ascending order of rates */
  297. static struct aux_rate_tbl i2s_prs1_rtbl[] = {
  298. /* For parent clk = 49.152 MHz */
  299. {.xscale = 1, .yscale = 12, .eq = 0}, /* 2.048 MHz, smp freq = 8Khz */
  300. {.xscale = 11, .yscale = 96, .eq = 0}, /* 2.816 MHz, smp freq = 11Khz */
  301. {.xscale = 1, .yscale = 6, .eq = 0}, /* 4.096 MHz, smp freq = 16Khz */
  302. {.xscale = 11, .yscale = 48, .eq = 0}, /* 5.632 MHz, smp freq = 22Khz */
  303. /*
  304. * with parent clk = 49.152, freq gen is 8.192 MHz, smp freq = 32Khz
  305. * with parent clk = 12.288, freq gen is 2.048 MHz, smp freq = 8Khz
  306. */
  307. {.xscale = 1, .yscale = 3, .eq = 0},
  308. /* For parent clk = 49.152 MHz */
  309. {.xscale = 17, .yscale = 37, .eq = 0}, /* 11.289 MHz, smp freq = 44Khz*/
  310. {.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz, smp freq = 48Khz*/
  311. };
  312. /* i2s sclk aux rate configuration table, in ascending order of rates */
  313. static struct aux_rate_tbl i2s_sclk_rtbl[] = {
  314. /* For sclk = ref_clk * x/2/y */
  315. {.xscale = 1, .yscale = 4, .eq = 0},
  316. {.xscale = 1, .yscale = 2, .eq = 0},
  317. };
  318. /* adc rate configuration table, in ascending order of rates */
  319. /* possible adc range is 2.5 MHz to 20 MHz. */
  320. static struct aux_rate_tbl adc_rtbl[] = {
  321. /* For ahb = 166.67 MHz */
  322. {.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */
  323. {.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */
  324. {.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */
  325. {.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */
  326. };
  327. /* General synth rate configuration table, in ascending order of rates */
  328. static struct frac_rate_tbl gen_rtbl[] = {
  329. /* For vco1div4 = 250 MHz */
  330. {.div = 0x1624E}, /* 22.5792 MHz */
  331. {.div = 0x14585}, /* 24.576 MHz */
  332. {.div = 0x14000}, /* 25 MHz */
  333. {.div = 0x0B127}, /* 45.1584 MHz */
  334. {.div = 0x0A000}, /* 50 MHz */
  335. {.div = 0x061A8}, /* 81.92 MHz */
  336. {.div = 0x05000}, /* 100 MHz */
  337. {.div = 0x02800}, /* 200 MHz */
  338. {.div = 0x02620}, /* 210 MHz */
  339. {.div = 0x02460}, /* 220 MHz */
  340. {.div = 0x022C0}, /* 230 MHz */
  341. {.div = 0x02160}, /* 240 MHz */
  342. {.div = 0x02000}, /* 250 MHz */
  343. };
  344. /* clock parents */
  345. static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", };
  346. static const char *sys_parents[] = { "none", "pll1_clk", "none", "none",
  347. "sys_synth_clk", "none", "pll2_clk", "pll3_clk", };
  348. static const char *ahb_parents[] = { "cpu_div3_clk", "amba_synth_clk", };
  349. static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", };
  350. static const char *uart0_parents[] = { "pll5_clk", "osc_24m_clk",
  351. "uart0_synth_gate_clk", };
  352. static const char *uart1_parents[] = { "pll5_clk", "osc_24m_clk",
  353. "uart1_synth_gate_clk", };
  354. static const char *c3_parents[] = { "pll5_clk", "c3_synth_gate_clk", };
  355. static const char *gmac_phy_input_parents[] = { "gmii_125m_pad_clk", "pll2_clk",
  356. "osc_25m_clk", };
  357. static const char *gmac_phy_parents[] = { "gmac_phy_input_mux_clk",
  358. "gmac_phy_synth_gate_clk", };
  359. static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", };
  360. static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_synth_clk", };
  361. static const char *i2s_src_parents[] = { "vco1div2_clk", "pll2_clk", "pll3_clk",
  362. "i2s_src_pad_clk", };
  363. static const char *i2s_ref_parents[] = { "i2s_src_mux_clk", "i2s_prs1_clk", };
  364. static const char *spdif_out_parents[] = { "i2s_src_pad_clk", "gen_synth2_clk",
  365. };
  366. static const char *spdif_in_parents[] = { "pll2_clk", "gen_synth3_clk", };
  367. static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk",
  368. "pll3_clk", };
  369. static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco3div2_clk",
  370. "pll2_clk", };
  371. void __init spear1340_clk_init(void)
  372. {
  373. struct clk *clk, *clk1;
  374. clk = clk_register_fixed_rate(NULL, "apb_pclk", NULL, CLK_IS_ROOT, 0);
  375. clk_register_clkdev(clk, "apb_pclk", NULL);
  376. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
  377. 32000);
  378. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  379. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, CLK_IS_ROOT,
  380. 24000000);
  381. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  382. clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, CLK_IS_ROOT,
  383. 25000000);
  384. clk_register_clkdev(clk, "osc_25m_clk", NULL);
  385. clk = clk_register_fixed_rate(NULL, "gmii_125m_pad_clk", NULL,
  386. CLK_IS_ROOT, 125000000);
  387. clk_register_clkdev(clk, "gmii_125m_pad_clk", NULL);
  388. clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL,
  389. CLK_IS_ROOT, 12288000);
  390. clk_register_clkdev(clk, "i2s_src_pad_clk", NULL);
  391. /* clock derived from 32 KHz osc clk */
  392. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  393. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_RTC_CLK_ENB, 0,
  394. &_lock);
  395. clk_register_clkdev(clk, NULL, "fc900000.rtc");
  396. /* clock derived from 24 or 25 MHz osc clk */
  397. /* vco-pll */
  398. clk = clk_register_mux(NULL, "vco1_mux_clk", vco_parents,
  399. ARRAY_SIZE(vco_parents), 0, SPEAR1340_PLL_CFG,
  400. SPEAR1340_PLL1_CLK_SHIFT, SPEAR1340_PLL_CLK_MASK, 0,
  401. &_lock);
  402. clk_register_clkdev(clk, "vco1_mux_clk", NULL);
  403. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mux_clk",
  404. 0, SPEAR1340_PLL1_CTR, SPEAR1340_PLL1_FRQ, pll_rtbl,
  405. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  406. clk_register_clkdev(clk, "vco1_clk", NULL);
  407. clk_register_clkdev(clk1, "pll1_clk", NULL);
  408. clk = clk_register_mux(NULL, "vco2_mux_clk", vco_parents,
  409. ARRAY_SIZE(vco_parents), 0, SPEAR1340_PLL_CFG,
  410. SPEAR1340_PLL2_CLK_SHIFT, SPEAR1340_PLL_CLK_MASK, 0,
  411. &_lock);
  412. clk_register_clkdev(clk, "vco2_mux_clk", NULL);
  413. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mux_clk",
  414. 0, SPEAR1340_PLL2_CTR, SPEAR1340_PLL2_FRQ, pll_rtbl,
  415. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  416. clk_register_clkdev(clk, "vco2_clk", NULL);
  417. clk_register_clkdev(clk1, "pll2_clk", NULL);
  418. clk = clk_register_mux(NULL, "vco3_mux_clk", vco_parents,
  419. ARRAY_SIZE(vco_parents), 0, SPEAR1340_PLL_CFG,
  420. SPEAR1340_PLL3_CLK_SHIFT, SPEAR1340_PLL_CLK_MASK, 0,
  421. &_lock);
  422. clk_register_clkdev(clk, "vco3_mux_clk", NULL);
  423. clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mux_clk",
  424. 0, SPEAR1340_PLL3_CTR, SPEAR1340_PLL3_FRQ, pll_rtbl,
  425. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  426. clk_register_clkdev(clk, "vco3_clk", NULL);
  427. clk_register_clkdev(clk1, "pll3_clk", NULL);
  428. clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk",
  429. 0, SPEAR1340_PLL4_CTR, SPEAR1340_PLL4_FRQ, pll4_rtbl,
  430. ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL);
  431. clk_register_clkdev(clk, "vco4_clk", NULL);
  432. clk_register_clkdev(clk1, "pll4_clk", NULL);
  433. clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0,
  434. 48000000);
  435. clk_register_clkdev(clk, "pll5_clk", NULL);
  436. clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0,
  437. 25000000);
  438. clk_register_clkdev(clk, "pll6_clk", NULL);
  439. /* vco div n clocks */
  440. clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1,
  441. 2);
  442. clk_register_clkdev(clk, "vco1div2_clk", NULL);
  443. clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1,
  444. 4);
  445. clk_register_clkdev(clk, "vco1div4_clk", NULL);
  446. clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1,
  447. 2);
  448. clk_register_clkdev(clk, "vco2div2_clk", NULL);
  449. clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1,
  450. 2);
  451. clk_register_clkdev(clk, "vco3div2_clk", NULL);
  452. /* peripherals */
  453. clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1,
  454. 128);
  455. clk = clk_register_gate(NULL, "thermal_gate_clk", "thermal_clk", 0,
  456. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_THSENS_CLK_ENB, 0,
  457. &_lock);
  458. clk_register_clkdev(clk, NULL, "spear_thermal");
  459. /* clock derived from pll4 clk */
  460. clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1,
  461. 1);
  462. clk_register_clkdev(clk, "ddr_clk", NULL);
  463. /* clock derived from pll1 clk */
  464. clk = clk_register_frac("sys_synth_clk", "vco1div2_clk", 0,
  465. SPEAR1340_SYS_CLK_SYNT, sys_synth_rtbl,
  466. ARRAY_SIZE(sys_synth_rtbl), &_lock);
  467. clk_register_clkdev(clk, "sys_synth_clk", NULL);
  468. clk = clk_register_frac("amba_synth_clk", "vco1div2_clk", 0,
  469. SPEAR1340_AMBA_CLK_SYNT, amba_synth_rtbl,
  470. ARRAY_SIZE(amba_synth_rtbl), &_lock);
  471. clk_register_clkdev(clk, "amba_synth_clk", NULL);
  472. clk = clk_register_mux(NULL, "sys_mux_clk", sys_parents,
  473. ARRAY_SIZE(sys_parents), 0, SPEAR1340_SYS_CLK_CTRL,
  474. SPEAR1340_SCLK_SRC_SEL_SHIFT,
  475. SPEAR1340_SCLK_SRC_SEL_MASK, 0, &_lock);
  476. clk_register_clkdev(clk, "sys_clk", NULL);
  477. clk = clk_register_fixed_factor(NULL, "cpu_clk", "sys_mux_clk", 0, 1,
  478. 2);
  479. clk_register_clkdev(clk, "cpu_clk", NULL);
  480. clk = clk_register_fixed_factor(NULL, "cpu_div3_clk", "cpu_clk", 0, 1,
  481. 3);
  482. clk_register_clkdev(clk, "cpu_div3_clk", NULL);
  483. clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1,
  484. 2);
  485. clk_register_clkdev(clk, NULL, "ec800620.wdt");
  486. clk = clk_register_mux(NULL, "ahb_clk", ahb_parents,
  487. ARRAY_SIZE(ahb_parents), 0, SPEAR1340_SYS_CLK_CTRL,
  488. SPEAR1340_HCLK_SRC_SEL_SHIFT,
  489. SPEAR1340_HCLK_SRC_SEL_MASK, 0, &_lock);
  490. clk_register_clkdev(clk, "ahb_clk", NULL);
  491. clk = clk_register_fixed_factor(NULL, "apb_clk", "ahb_clk", 0, 1,
  492. 2);
  493. clk_register_clkdev(clk, "apb_clk", NULL);
  494. /* gpt clocks */
  495. clk = clk_register_mux(NULL, "gpt0_mux_clk", gpt_parents,
  496. ARRAY_SIZE(gpt_parents), 0, SPEAR1340_PERIP_CLK_CFG,
  497. SPEAR1340_GPT0_CLK_SHIFT, SPEAR1340_GPT_CLK_MASK, 0,
  498. &_lock);
  499. clk_register_clkdev(clk, "gpt0_mux_clk", NULL);
  500. clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mux_clk", 0,
  501. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPT0_CLK_ENB, 0,
  502. &_lock);
  503. clk_register_clkdev(clk, NULL, "gpt0");
  504. clk = clk_register_mux(NULL, "gpt1_mux_clk", gpt_parents,
  505. ARRAY_SIZE(gpt_parents), 0, SPEAR1340_PERIP_CLK_CFG,
  506. SPEAR1340_GPT1_CLK_SHIFT, SPEAR1340_GPT_CLK_MASK, 0,
  507. &_lock);
  508. clk_register_clkdev(clk, "gpt1_mux_clk", NULL);
  509. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mux_clk", 0,
  510. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPT1_CLK_ENB, 0,
  511. &_lock);
  512. clk_register_clkdev(clk, NULL, "gpt1");
  513. clk = clk_register_mux(NULL, "gpt2_mux_clk", gpt_parents,
  514. ARRAY_SIZE(gpt_parents), 0, SPEAR1340_PERIP_CLK_CFG,
  515. SPEAR1340_GPT2_CLK_SHIFT, SPEAR1340_GPT_CLK_MASK, 0,
  516. &_lock);
  517. clk_register_clkdev(clk, "gpt2_mux_clk", NULL);
  518. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mux_clk", 0,
  519. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_GPT2_CLK_ENB, 0,
  520. &_lock);
  521. clk_register_clkdev(clk, NULL, "gpt2");
  522. clk = clk_register_mux(NULL, "gpt3_mux_clk", gpt_parents,
  523. ARRAY_SIZE(gpt_parents), 0, SPEAR1340_PERIP_CLK_CFG,
  524. SPEAR1340_GPT3_CLK_SHIFT, SPEAR1340_GPT_CLK_MASK, 0,
  525. &_lock);
  526. clk_register_clkdev(clk, "gpt3_mux_clk", NULL);
  527. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mux_clk", 0,
  528. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_GPT3_CLK_ENB, 0,
  529. &_lock);
  530. clk_register_clkdev(clk, NULL, "gpt3");
  531. /* others */
  532. clk = clk_register_aux("uart0_synth_clk", "uart0_synth_gate_clk",
  533. "vco1div2_clk", 0, SPEAR1340_UART0_CLK_SYNT, NULL,
  534. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  535. clk_register_clkdev(clk, "uart0_synth_clk", NULL);
  536. clk_register_clkdev(clk1, "uart0_synth_gate_clk", NULL);
  537. clk = clk_register_mux(NULL, "uart0_mux_clk", uart0_parents,
  538. ARRAY_SIZE(uart0_parents), 0, SPEAR1340_PERIP_CLK_CFG,
  539. SPEAR1340_UART0_CLK_SHIFT, SPEAR1340_UART_CLK_MASK, 0,
  540. &_lock);
  541. clk_register_clkdev(clk, "uart0_mux_clk", NULL);
  542. clk = clk_register_gate(NULL, "uart0_clk", "uart0_mux_clk", 0,
  543. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UART0_CLK_ENB, 0,
  544. &_lock);
  545. clk_register_clkdev(clk, NULL, "e0000000.serial");
  546. clk = clk_register_aux("uart1_synth_clk", "uart1_synth_gate_clk",
  547. "vco1div2_clk", 0, SPEAR1340_UART1_CLK_SYNT, NULL,
  548. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  549. clk_register_clkdev(clk, "uart1_synth_clk", NULL);
  550. clk_register_clkdev(clk1, "uart1_synth_gate_clk", NULL);
  551. clk = clk_register_mux(NULL, "uart1_mux_clk", uart1_parents,
  552. ARRAY_SIZE(uart1_parents), 0, SPEAR1340_PERIP_CLK_CFG,
  553. SPEAR1340_UART1_CLK_SHIFT, SPEAR1340_UART_CLK_MASK, 0,
  554. &_lock);
  555. clk_register_clkdev(clk, "uart1_mux_clk", NULL);
  556. clk = clk_register_gate(NULL, "uart1_clk", "uart1_mux_clk", 0,
  557. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UART1_CLK_ENB, 0,
  558. &_lock);
  559. clk_register_clkdev(clk, NULL, "b4100000.serial");
  560. clk = clk_register_aux("sdhci_synth_clk", "sdhci_synth_gate_clk",
  561. "vco1div2_clk", 0, SPEAR1340_SDHCI_CLK_SYNT, NULL,
  562. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  563. clk_register_clkdev(clk, "sdhci_synth_clk", NULL);
  564. clk_register_clkdev(clk1, "sdhci_synth_gate_clk", NULL);
  565. clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_synth_gate_clk", 0,
  566. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SDHCI_CLK_ENB, 0,
  567. &_lock);
  568. clk_register_clkdev(clk, NULL, "b3000000.sdhci");
  569. clk = clk_register_aux("cfxd_synth_clk", "cfxd_synth_gate_clk",
  570. "vco1div2_clk", 0, SPEAR1340_CFXD_CLK_SYNT, NULL,
  571. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  572. clk_register_clkdev(clk, "cfxd_synth_clk", NULL);
  573. clk_register_clkdev(clk1, "cfxd_synth_gate_clk", NULL);
  574. clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_synth_gate_clk", 0,
  575. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_CFXD_CLK_ENB, 0,
  576. &_lock);
  577. clk_register_clkdev(clk, NULL, "b2800000.cf");
  578. clk_register_clkdev(clk, NULL, "arasan_xd");
  579. clk = clk_register_aux("c3_synth_clk", "c3_synth_gate_clk",
  580. "vco1div2_clk", 0, SPEAR1340_C3_CLK_SYNT, NULL,
  581. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  582. clk_register_clkdev(clk, "c3_synth_clk", NULL);
  583. clk_register_clkdev(clk1, "c3_synth_gate_clk", NULL);
  584. clk = clk_register_mux(NULL, "c3_mux_clk", c3_parents,
  585. ARRAY_SIZE(c3_parents), 0, SPEAR1340_PERIP_CLK_CFG,
  586. SPEAR1340_C3_CLK_SHIFT, SPEAR1340_C3_CLK_MASK, 0,
  587. &_lock);
  588. clk_register_clkdev(clk, "c3_mux_clk", NULL);
  589. clk = clk_register_gate(NULL, "c3_clk", "c3_mux_clk", 0,
  590. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_C3_CLK_ENB, 0,
  591. &_lock);
  592. clk_register_clkdev(clk, NULL, "c3");
  593. /* gmac */
  594. clk = clk_register_mux(NULL, "gmac_phy_input_mux_clk",
  595. gmac_phy_input_parents,
  596. ARRAY_SIZE(gmac_phy_input_parents), 0,
  597. SPEAR1340_GMAC_CLK_CFG,
  598. SPEAR1340_GMAC_PHY_INPUT_CLK_SHIFT,
  599. SPEAR1340_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock);
  600. clk_register_clkdev(clk, "gmac_phy_input_mux_clk", NULL);
  601. clk = clk_register_aux("gmac_phy_synth_clk", "gmac_phy_synth_gate_clk",
  602. "gmac_phy_input_mux_clk", 0, SPEAR1340_GMAC_CLK_SYNT,
  603. NULL, gmac_rtbl, ARRAY_SIZE(gmac_rtbl), &_lock, &clk1);
  604. clk_register_clkdev(clk, "gmac_phy_synth_clk", NULL);
  605. clk_register_clkdev(clk1, "gmac_phy_synth_gate_clk", NULL);
  606. clk = clk_register_mux(NULL, "gmac_phy_mux_clk", gmac_phy_parents,
  607. ARRAY_SIZE(gmac_phy_parents), 0,
  608. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GMAC_PHY_CLK_SHIFT,
  609. SPEAR1340_GMAC_PHY_CLK_MASK, 0, &_lock);
  610. clk_register_clkdev(clk, NULL, "stmmacphy.0");
  611. /* clcd */
  612. clk = clk_register_mux(NULL, "clcd_synth_mux_clk", clcd_synth_parents,
  613. ARRAY_SIZE(clcd_synth_parents), 0,
  614. SPEAR1340_CLCD_CLK_SYNT, SPEAR1340_CLCD_SYNT_CLK_SHIFT,
  615. SPEAR1340_CLCD_SYNT_CLK_MASK, 0, &_lock);
  616. clk_register_clkdev(clk, "clcd_synth_mux_clk", NULL);
  617. clk = clk_register_frac("clcd_synth_clk", "clcd_synth_mux_clk", 0,
  618. SPEAR1340_CLCD_CLK_SYNT, clcd_rtbl,
  619. ARRAY_SIZE(clcd_rtbl), &_lock);
  620. clk_register_clkdev(clk, "clcd_synth_clk", NULL);
  621. clk = clk_register_mux(NULL, "clcd_pixel_mux_clk", clcd_pixel_parents,
  622. ARRAY_SIZE(clcd_pixel_parents), 0,
  623. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_CLCD_CLK_SHIFT,
  624. SPEAR1340_CLCD_CLK_MASK, 0, &_lock);
  625. clk_register_clkdev(clk, "clcd_pixel_clk", NULL);
  626. clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mux_clk", 0,
  627. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_CLCD_CLK_ENB, 0,
  628. &_lock);
  629. clk_register_clkdev(clk, "clcd_clk", NULL);
  630. /* i2s */
  631. clk = clk_register_mux(NULL, "i2s_src_mux_clk", i2s_src_parents,
  632. ARRAY_SIZE(i2s_src_parents), 0, SPEAR1340_I2S_CLK_CFG,
  633. SPEAR1340_I2S_SRC_CLK_SHIFT, SPEAR1340_I2S_SRC_CLK_MASK,
  634. 0, &_lock);
  635. clk_register_clkdev(clk, "i2s_src_clk", NULL);
  636. clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mux_clk", 0,
  637. SPEAR1340_I2S_CLK_CFG, &i2s_prs1_masks, i2s_prs1_rtbl,
  638. ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL);
  639. clk_register_clkdev(clk, "i2s_prs1_clk", NULL);
  640. clk = clk_register_mux(NULL, "i2s_ref_mux_clk", i2s_ref_parents,
  641. ARRAY_SIZE(i2s_ref_parents), 0, SPEAR1340_I2S_CLK_CFG,
  642. SPEAR1340_I2S_REF_SHIFT, SPEAR1340_I2S_REF_SEL_MASK, 0,
  643. &_lock);
  644. clk_register_clkdev(clk, "i2s_ref_clk", NULL);
  645. clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mux_clk", 0,
  646. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_I2S_REF_PAD_CLK_ENB,
  647. 0, &_lock);
  648. clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL);
  649. clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gate_clk",
  650. "i2s_ref_mux_clk", 0, SPEAR1340_I2S_CLK_CFG,
  651. &i2s_sclk_masks, i2s_sclk_rtbl,
  652. ARRAY_SIZE(i2s_sclk_rtbl), &_lock, &clk1);
  653. clk_register_clkdev(clk, "i2s_sclk_clk", NULL);
  654. clk_register_clkdev(clk1, "i2s_sclk_gate_clk", NULL);
  655. /* clock derived from ahb clk */
  656. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0,
  657. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2C0_CLK_ENB, 0,
  658. &_lock);
  659. clk_register_clkdev(clk, NULL, "e0280000.i2c");
  660. clk = clk_register_gate(NULL, "i2c1_clk", "ahb_clk", 0,
  661. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2C1_CLK_ENB, 0,
  662. &_lock);
  663. clk_register_clkdev(clk, NULL, "b4000000.i2c");
  664. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0,
  665. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_DMA_CLK_ENB, 0,
  666. &_lock);
  667. clk_register_clkdev(clk, NULL, "ea800000.dma");
  668. clk_register_clkdev(clk, NULL, "eb000000.dma");
  669. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0,
  670. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GMAC_CLK_ENB, 0,
  671. &_lock);
  672. clk_register_clkdev(clk, NULL, "e2000000.eth");
  673. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0,
  674. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_FSMC_CLK_ENB, 0,
  675. &_lock);
  676. clk_register_clkdev(clk, NULL, "b0000000.flash");
  677. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0,
  678. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SMI_CLK_ENB, 0,
  679. &_lock);
  680. clk_register_clkdev(clk, NULL, "ea000000.flash");
  681. clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0,
  682. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UHC0_CLK_ENB, 0,
  683. &_lock);
  684. clk_register_clkdev(clk, "usbh.0_clk", NULL);
  685. clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0,
  686. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UHC1_CLK_ENB, 0,
  687. &_lock);
  688. clk_register_clkdev(clk, "usbh.1_clk", NULL);
  689. clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0,
  690. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UOC_CLK_ENB, 0,
  691. &_lock);
  692. clk_register_clkdev(clk, NULL, "uoc");
  693. clk = clk_register_gate(NULL, "pcie_sata_clk", "ahb_clk", 0,
  694. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_PCIE_SATA_CLK_ENB,
  695. 0, &_lock);
  696. clk_register_clkdev(clk, NULL, "dw_pcie");
  697. clk_register_clkdev(clk, NULL, "ahci");
  698. clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0,
  699. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SYSRAM0_CLK_ENB, 0,
  700. &_lock);
  701. clk_register_clkdev(clk, "sysram0_clk", NULL);
  702. clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0,
  703. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SYSRAM1_CLK_ENB, 0,
  704. &_lock);
  705. clk_register_clkdev(clk, "sysram1_clk", NULL);
  706. clk = clk_register_aux("adc_synth_clk", "adc_synth_gate_clk", "ahb_clk",
  707. 0, SPEAR1340_ADC_CLK_SYNT, NULL, adc_rtbl,
  708. ARRAY_SIZE(adc_rtbl), &_lock, &clk1);
  709. clk_register_clkdev(clk, "adc_synth_clk", NULL);
  710. clk_register_clkdev(clk1, "adc_synth_gate_clk", NULL);
  711. clk = clk_register_gate(NULL, "adc_clk", "adc_synth_gate_clk", 0,
  712. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_ADC_CLK_ENB, 0,
  713. &_lock);
  714. clk_register_clkdev(clk, NULL, "adc_clk");
  715. /* clock derived from apb clk */
  716. clk = clk_register_gate(NULL, "ssp_clk", "apb_clk", 0,
  717. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SSP_CLK_ENB, 0,
  718. &_lock);
  719. clk_register_clkdev(clk, NULL, "e0100000.spi");
  720. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0,
  721. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPIO0_CLK_ENB, 0,
  722. &_lock);
  723. clk_register_clkdev(clk, NULL, "e0600000.gpio");
  724. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0,
  725. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPIO1_CLK_ENB, 0,
  726. &_lock);
  727. clk_register_clkdev(clk, NULL, "e0680000.gpio");
  728. clk = clk_register_gate(NULL, "i2s_play_clk", "apb_clk", 0,
  729. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2S_PLAY_CLK_ENB, 0,
  730. &_lock);
  731. clk_register_clkdev(clk, NULL, "b2400000.i2s");
  732. clk = clk_register_gate(NULL, "i2s_rec_clk", "apb_clk", 0,
  733. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2S_REC_CLK_ENB, 0,
  734. &_lock);
  735. clk_register_clkdev(clk, NULL, "b2000000.i2s");
  736. clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0,
  737. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_KBD_CLK_ENB, 0,
  738. &_lock);
  739. clk_register_clkdev(clk, NULL, "e0300000.kbd");
  740. /* RAS clks */
  741. clk = clk_register_mux(NULL, "gen_synth0_1_mux_clk",
  742. gen_synth0_1_parents, ARRAY_SIZE(gen_synth0_1_parents),
  743. 0, SPEAR1340_PLL_CFG, SPEAR1340_GEN_SYNT0_1_CLK_SHIFT,
  744. SPEAR1340_GEN_SYNT_CLK_MASK, 0, &_lock);
  745. clk_register_clkdev(clk, "gen_synth0_1_clk", NULL);
  746. clk = clk_register_mux(NULL, "gen_synth2_3_mux_clk",
  747. gen_synth2_3_parents, ARRAY_SIZE(gen_synth2_3_parents),
  748. 0, SPEAR1340_PLL_CFG, SPEAR1340_GEN_SYNT2_3_CLK_SHIFT,
  749. SPEAR1340_GEN_SYNT_CLK_MASK, 0, &_lock);
  750. clk_register_clkdev(clk, "gen_synth2_3_clk", NULL);
  751. clk = clk_register_frac("gen_synth0_clk", "gen_synth0_1_clk", 0,
  752. SPEAR1340_GEN_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  753. &_lock);
  754. clk_register_clkdev(clk, "gen_synth0_clk", NULL);
  755. clk = clk_register_frac("gen_synth1_clk", "gen_synth0_1_clk", 0,
  756. SPEAR1340_GEN_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  757. &_lock);
  758. clk_register_clkdev(clk, "gen_synth1_clk", NULL);
  759. clk = clk_register_frac("gen_synth2_clk", "gen_synth2_3_clk", 0,
  760. SPEAR1340_GEN_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  761. &_lock);
  762. clk_register_clkdev(clk, "gen_synth2_clk", NULL);
  763. clk = clk_register_frac("gen_synth3_clk", "gen_synth2_3_clk", 0,
  764. SPEAR1340_GEN_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  765. &_lock);
  766. clk_register_clkdev(clk, "gen_synth3_clk", NULL);
  767. clk = clk_register_gate(NULL, "mali_clk", "gen_synth3_clk", 0,
  768. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_MALI_CLK_ENB, 0,
  769. &_lock);
  770. clk_register_clkdev(clk, NULL, "mali");
  771. clk = clk_register_gate(NULL, "cec0_clk", "ahb_clk", 0,
  772. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CEC0_CLK_ENB, 0,
  773. &_lock);
  774. clk_register_clkdev(clk, NULL, "spear_cec.0");
  775. clk = clk_register_gate(NULL, "cec1_clk", "ahb_clk", 0,
  776. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CEC1_CLK_ENB, 0,
  777. &_lock);
  778. clk_register_clkdev(clk, NULL, "spear_cec.1");
  779. clk = clk_register_mux(NULL, "spdif_out_mux_clk", spdif_out_parents,
  780. ARRAY_SIZE(spdif_out_parents), 0,
  781. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_SPDIF_OUT_CLK_SHIFT,
  782. SPEAR1340_SPDIF_CLK_MASK, 0, &_lock);
  783. clk_register_clkdev(clk, "spdif_out_mux_clk", NULL);
  784. clk = clk_register_gate(NULL, "spdif_out_clk", "spdif_out_mux_clk", 0,
  785. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_SPDIF_OUT_CLK_ENB,
  786. 0, &_lock);
  787. clk_register_clkdev(clk, NULL, "spdif-out");
  788. clk = clk_register_mux(NULL, "spdif_in_mux_clk", spdif_in_parents,
  789. ARRAY_SIZE(spdif_in_parents), 0,
  790. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_SPDIF_IN_CLK_SHIFT,
  791. SPEAR1340_SPDIF_CLK_MASK, 0, &_lock);
  792. clk_register_clkdev(clk, "spdif_in_mux_clk", NULL);
  793. clk = clk_register_gate(NULL, "spdif_in_clk", "spdif_in_mux_clk", 0,
  794. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_SPDIF_IN_CLK_ENB, 0,
  795. &_lock);
  796. clk_register_clkdev(clk, NULL, "spdif-in");
  797. clk = clk_register_gate(NULL, "acp_clk", "acp_mux_clk", 0,
  798. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_ACP_CLK_ENB, 0,
  799. &_lock);
  800. clk_register_clkdev(clk, NULL, "acp_clk");
  801. clk = clk_register_gate(NULL, "plgpio_clk", "plgpio_mux_clk", 0,
  802. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_PLGPIO_CLK_ENB, 0,
  803. &_lock);
  804. clk_register_clkdev(clk, NULL, "plgpio");
  805. clk = clk_register_gate(NULL, "video_dec_clk", "video_dec_mux_clk", 0,
  806. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_VIDEO_DEC_CLK_ENB,
  807. 0, &_lock);
  808. clk_register_clkdev(clk, NULL, "video_dec");
  809. clk = clk_register_gate(NULL, "video_enc_clk", "video_enc_mux_clk", 0,
  810. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_VIDEO_ENC_CLK_ENB,
  811. 0, &_lock);
  812. clk_register_clkdev(clk, NULL, "video_enc");
  813. clk = clk_register_gate(NULL, "video_in_clk", "video_in_mux_clk", 0,
  814. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_VIDEO_IN_CLK_ENB, 0,
  815. &_lock);
  816. clk_register_clkdev(clk, NULL, "spear_vip");
  817. clk = clk_register_gate(NULL, "cam0_clk", "cam0_mux_clk", 0,
  818. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM0_CLK_ENB, 0,
  819. &_lock);
  820. clk_register_clkdev(clk, NULL, "spear_camif.0");
  821. clk = clk_register_gate(NULL, "cam1_clk", "cam1_mux_clk", 0,
  822. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM1_CLK_ENB, 0,
  823. &_lock);
  824. clk_register_clkdev(clk, NULL, "spear_camif.1");
  825. clk = clk_register_gate(NULL, "cam2_clk", "cam2_mux_clk", 0,
  826. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM2_CLK_ENB, 0,
  827. &_lock);
  828. clk_register_clkdev(clk, NULL, "spear_camif.2");
  829. clk = clk_register_gate(NULL, "cam3_clk", "cam3_mux_clk", 0,
  830. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM3_CLK_ENB, 0,
  831. &_lock);
  832. clk_register_clkdev(clk, NULL, "spear_camif.3");
  833. clk = clk_register_gate(NULL, "pwm_clk", "pwm_mux_clk", 0,
  834. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_PWM_CLK_ENB, 0,
  835. &_lock);
  836. clk_register_clkdev(clk, NULL, "pwm");
  837. }