spear1310_clock.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106
  1. /*
  2. * arch/arm/mach-spear13xx/spear1310_clock.c
  3. *
  4. * SPEAr1310 machine clock framework source file
  5. *
  6. * Copyright (C) 2012 ST Microelectronics
  7. * Viresh Kumar <viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/clkdev.h>
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/spinlock_types.h>
  19. #include <mach/spear.h>
  20. #include "clk.h"
  21. /* PLL related registers and bit values */
  22. #define SPEAR1310_PLL_CFG (VA_MISC_BASE + 0x210)
  23. /* PLL_CFG bit values */
  24. #define SPEAR1310_CLCD_SYNT_CLK_MASK 1
  25. #define SPEAR1310_CLCD_SYNT_CLK_SHIFT 31
  26. #define SPEAR1310_RAS_SYNT2_3_CLK_MASK 2
  27. #define SPEAR1310_RAS_SYNT2_3_CLK_SHIFT 29
  28. #define SPEAR1310_RAS_SYNT_CLK_MASK 2
  29. #define SPEAR1310_RAS_SYNT0_1_CLK_SHIFT 27
  30. #define SPEAR1310_PLL_CLK_MASK 2
  31. #define SPEAR1310_PLL3_CLK_SHIFT 24
  32. #define SPEAR1310_PLL2_CLK_SHIFT 22
  33. #define SPEAR1310_PLL1_CLK_SHIFT 20
  34. #define SPEAR1310_PLL1_CTR (VA_MISC_BASE + 0x214)
  35. #define SPEAR1310_PLL1_FRQ (VA_MISC_BASE + 0x218)
  36. #define SPEAR1310_PLL2_CTR (VA_MISC_BASE + 0x220)
  37. #define SPEAR1310_PLL2_FRQ (VA_MISC_BASE + 0x224)
  38. #define SPEAR1310_PLL3_CTR (VA_MISC_BASE + 0x22C)
  39. #define SPEAR1310_PLL3_FRQ (VA_MISC_BASE + 0x230)
  40. #define SPEAR1310_PLL4_CTR (VA_MISC_BASE + 0x238)
  41. #define SPEAR1310_PLL4_FRQ (VA_MISC_BASE + 0x23C)
  42. #define SPEAR1310_PERIP_CLK_CFG (VA_MISC_BASE + 0x244)
  43. /* PERIP_CLK_CFG bit values */
  44. #define SPEAR1310_GPT_OSC24_VAL 0
  45. #define SPEAR1310_GPT_APB_VAL 1
  46. #define SPEAR1310_GPT_CLK_MASK 1
  47. #define SPEAR1310_GPT3_CLK_SHIFT 11
  48. #define SPEAR1310_GPT2_CLK_SHIFT 10
  49. #define SPEAR1310_GPT1_CLK_SHIFT 9
  50. #define SPEAR1310_GPT0_CLK_SHIFT 8
  51. #define SPEAR1310_UART_CLK_PLL5_VAL 0
  52. #define SPEAR1310_UART_CLK_OSC24_VAL 1
  53. #define SPEAR1310_UART_CLK_SYNT_VAL 2
  54. #define SPEAR1310_UART_CLK_MASK 2
  55. #define SPEAR1310_UART_CLK_SHIFT 4
  56. #define SPEAR1310_AUX_CLK_PLL5_VAL 0
  57. #define SPEAR1310_AUX_CLK_SYNT_VAL 1
  58. #define SPEAR1310_CLCD_CLK_MASK 2
  59. #define SPEAR1310_CLCD_CLK_SHIFT 2
  60. #define SPEAR1310_C3_CLK_MASK 1
  61. #define SPEAR1310_C3_CLK_SHIFT 1
  62. #define SPEAR1310_GMAC_CLK_CFG (VA_MISC_BASE + 0x248)
  63. #define SPEAR1310_GMAC_PHY_IF_SEL_MASK 3
  64. #define SPEAR1310_GMAC_PHY_IF_SEL_SHIFT 4
  65. #define SPEAR1310_GMAC_PHY_CLK_MASK 1
  66. #define SPEAR1310_GMAC_PHY_CLK_SHIFT 3
  67. #define SPEAR1310_GMAC_PHY_INPUT_CLK_MASK 2
  68. #define SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT 1
  69. #define SPEAR1310_I2S_CLK_CFG (VA_MISC_BASE + 0x24C)
  70. /* I2S_CLK_CFG register mask */
  71. #define SPEAR1310_I2S_SCLK_X_MASK 0x1F
  72. #define SPEAR1310_I2S_SCLK_X_SHIFT 27
  73. #define SPEAR1310_I2S_SCLK_Y_MASK 0x1F
  74. #define SPEAR1310_I2S_SCLK_Y_SHIFT 22
  75. #define SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT 21
  76. #define SPEAR1310_I2S_SCLK_SYNTH_ENB 20
  77. #define SPEAR1310_I2S_PRS1_CLK_X_MASK 0xFF
  78. #define SPEAR1310_I2S_PRS1_CLK_X_SHIFT 12
  79. #define SPEAR1310_I2S_PRS1_CLK_Y_MASK 0xFF
  80. #define SPEAR1310_I2S_PRS1_CLK_Y_SHIFT 4
  81. #define SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT 3
  82. #define SPEAR1310_I2S_REF_SEL_MASK 1
  83. #define SPEAR1310_I2S_REF_SHIFT 2
  84. #define SPEAR1310_I2S_SRC_CLK_MASK 2
  85. #define SPEAR1310_I2S_SRC_CLK_SHIFT 0
  86. #define SPEAR1310_C3_CLK_SYNT (VA_MISC_BASE + 0x250)
  87. #define SPEAR1310_UART_CLK_SYNT (VA_MISC_BASE + 0x254)
  88. #define SPEAR1310_GMAC_CLK_SYNT (VA_MISC_BASE + 0x258)
  89. #define SPEAR1310_SDHCI_CLK_SYNT (VA_MISC_BASE + 0x25C)
  90. #define SPEAR1310_CFXD_CLK_SYNT (VA_MISC_BASE + 0x260)
  91. #define SPEAR1310_ADC_CLK_SYNT (VA_MISC_BASE + 0x264)
  92. #define SPEAR1310_AMBA_CLK_SYNT (VA_MISC_BASE + 0x268)
  93. #define SPEAR1310_CLCD_CLK_SYNT (VA_MISC_BASE + 0x270)
  94. #define SPEAR1310_RAS_CLK_SYNT0 (VA_MISC_BASE + 0x280)
  95. #define SPEAR1310_RAS_CLK_SYNT1 (VA_MISC_BASE + 0x288)
  96. #define SPEAR1310_RAS_CLK_SYNT2 (VA_MISC_BASE + 0x290)
  97. #define SPEAR1310_RAS_CLK_SYNT3 (VA_MISC_BASE + 0x298)
  98. /* Check Fractional synthesizer reg masks */
  99. #define SPEAR1310_PERIP1_CLK_ENB (VA_MISC_BASE + 0x300)
  100. /* PERIP1_CLK_ENB register masks */
  101. #define SPEAR1310_RTC_CLK_ENB 31
  102. #define SPEAR1310_ADC_CLK_ENB 30
  103. #define SPEAR1310_C3_CLK_ENB 29
  104. #define SPEAR1310_JPEG_CLK_ENB 28
  105. #define SPEAR1310_CLCD_CLK_ENB 27
  106. #define SPEAR1310_DMA_CLK_ENB 25
  107. #define SPEAR1310_GPIO1_CLK_ENB 24
  108. #define SPEAR1310_GPIO0_CLK_ENB 23
  109. #define SPEAR1310_GPT1_CLK_ENB 22
  110. #define SPEAR1310_GPT0_CLK_ENB 21
  111. #define SPEAR1310_I2S0_CLK_ENB 20
  112. #define SPEAR1310_I2S1_CLK_ENB 19
  113. #define SPEAR1310_I2C0_CLK_ENB 18
  114. #define SPEAR1310_SSP_CLK_ENB 17
  115. #define SPEAR1310_UART_CLK_ENB 15
  116. #define SPEAR1310_PCIE_SATA_2_CLK_ENB 14
  117. #define SPEAR1310_PCIE_SATA_1_CLK_ENB 13
  118. #define SPEAR1310_PCIE_SATA_0_CLK_ENB 12
  119. #define SPEAR1310_UOC_CLK_ENB 11
  120. #define SPEAR1310_UHC1_CLK_ENB 10
  121. #define SPEAR1310_UHC0_CLK_ENB 9
  122. #define SPEAR1310_GMAC_CLK_ENB 8
  123. #define SPEAR1310_CFXD_CLK_ENB 7
  124. #define SPEAR1310_SDHCI_CLK_ENB 6
  125. #define SPEAR1310_SMI_CLK_ENB 5
  126. #define SPEAR1310_FSMC_CLK_ENB 4
  127. #define SPEAR1310_SYSRAM0_CLK_ENB 3
  128. #define SPEAR1310_SYSRAM1_CLK_ENB 2
  129. #define SPEAR1310_SYSROM_CLK_ENB 1
  130. #define SPEAR1310_BUS_CLK_ENB 0
  131. #define SPEAR1310_PERIP2_CLK_ENB (VA_MISC_BASE + 0x304)
  132. /* PERIP2_CLK_ENB register masks */
  133. #define SPEAR1310_THSENS_CLK_ENB 8
  134. #define SPEAR1310_I2S_REF_PAD_CLK_ENB 7
  135. #define SPEAR1310_ACP_CLK_ENB 6
  136. #define SPEAR1310_GPT3_CLK_ENB 5
  137. #define SPEAR1310_GPT2_CLK_ENB 4
  138. #define SPEAR1310_KBD_CLK_ENB 3
  139. #define SPEAR1310_CPU_DBG_CLK_ENB 2
  140. #define SPEAR1310_DDR_CORE_CLK_ENB 1
  141. #define SPEAR1310_DDR_CTRL_CLK_ENB 0
  142. #define SPEAR1310_RAS_CLK_ENB (VA_MISC_BASE + 0x310)
  143. /* RAS_CLK_ENB register masks */
  144. #define SPEAR1310_SYNT3_CLK_ENB 17
  145. #define SPEAR1310_SYNT2_CLK_ENB 16
  146. #define SPEAR1310_SYNT1_CLK_ENB 15
  147. #define SPEAR1310_SYNT0_CLK_ENB 14
  148. #define SPEAR1310_PCLK3_CLK_ENB 13
  149. #define SPEAR1310_PCLK2_CLK_ENB 12
  150. #define SPEAR1310_PCLK1_CLK_ENB 11
  151. #define SPEAR1310_PCLK0_CLK_ENB 10
  152. #define SPEAR1310_PLL3_CLK_ENB 9
  153. #define SPEAR1310_PLL2_CLK_ENB 8
  154. #define SPEAR1310_C125M_PAD_CLK_ENB 7
  155. #define SPEAR1310_C30M_CLK_ENB 6
  156. #define SPEAR1310_C48M_CLK_ENB 5
  157. #define SPEAR1310_OSC_25M_CLK_ENB 4
  158. #define SPEAR1310_OSC_32K_CLK_ENB 3
  159. #define SPEAR1310_OSC_24M_CLK_ENB 2
  160. #define SPEAR1310_PCLK_CLK_ENB 1
  161. #define SPEAR1310_ACLK_CLK_ENB 0
  162. /* RAS Area Control Register */
  163. #define SPEAR1310_RAS_CTRL_REG0 (VA_SPEAR1310_RAS_BASE + 0x000)
  164. #define SPEAR1310_SSP1_CLK_MASK 3
  165. #define SPEAR1310_SSP1_CLK_SHIFT 26
  166. #define SPEAR1310_TDM_CLK_MASK 1
  167. #define SPEAR1310_TDM2_CLK_SHIFT 24
  168. #define SPEAR1310_TDM1_CLK_SHIFT 23
  169. #define SPEAR1310_I2C_CLK_MASK 1
  170. #define SPEAR1310_I2C7_CLK_SHIFT 22
  171. #define SPEAR1310_I2C6_CLK_SHIFT 21
  172. #define SPEAR1310_I2C5_CLK_SHIFT 20
  173. #define SPEAR1310_I2C4_CLK_SHIFT 19
  174. #define SPEAR1310_I2C3_CLK_SHIFT 18
  175. #define SPEAR1310_I2C2_CLK_SHIFT 17
  176. #define SPEAR1310_I2C1_CLK_SHIFT 16
  177. #define SPEAR1310_GPT64_CLK_MASK 1
  178. #define SPEAR1310_GPT64_CLK_SHIFT 15
  179. #define SPEAR1310_RAS_UART_CLK_MASK 1
  180. #define SPEAR1310_UART5_CLK_SHIFT 14
  181. #define SPEAR1310_UART4_CLK_SHIFT 13
  182. #define SPEAR1310_UART3_CLK_SHIFT 12
  183. #define SPEAR1310_UART2_CLK_SHIFT 11
  184. #define SPEAR1310_UART1_CLK_SHIFT 10
  185. #define SPEAR1310_PCI_CLK_MASK 1
  186. #define SPEAR1310_PCI_CLK_SHIFT 0
  187. #define SPEAR1310_RAS_CTRL_REG1 (VA_SPEAR1310_RAS_BASE + 0x004)
  188. #define SPEAR1310_PHY_CLK_MASK 0x3
  189. #define SPEAR1310_RMII_PHY_CLK_SHIFT 0
  190. #define SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT 2
  191. #define SPEAR1310_RAS_SW_CLK_CTRL (VA_SPEAR1310_RAS_BASE + 0x0148)
  192. #define SPEAR1310_CAN1_CLK_ENB 25
  193. #define SPEAR1310_CAN0_CLK_ENB 24
  194. #define SPEAR1310_GPT64_CLK_ENB 23
  195. #define SPEAR1310_SSP1_CLK_ENB 22
  196. #define SPEAR1310_I2C7_CLK_ENB 21
  197. #define SPEAR1310_I2C6_CLK_ENB 20
  198. #define SPEAR1310_I2C5_CLK_ENB 19
  199. #define SPEAR1310_I2C4_CLK_ENB 18
  200. #define SPEAR1310_I2C3_CLK_ENB 17
  201. #define SPEAR1310_I2C2_CLK_ENB 16
  202. #define SPEAR1310_I2C1_CLK_ENB 15
  203. #define SPEAR1310_UART5_CLK_ENB 14
  204. #define SPEAR1310_UART4_CLK_ENB 13
  205. #define SPEAR1310_UART3_CLK_ENB 12
  206. #define SPEAR1310_UART2_CLK_ENB 11
  207. #define SPEAR1310_UART1_CLK_ENB 10
  208. #define SPEAR1310_RS485_1_CLK_ENB 9
  209. #define SPEAR1310_RS485_0_CLK_ENB 8
  210. #define SPEAR1310_TDM2_CLK_ENB 7
  211. #define SPEAR1310_TDM1_CLK_ENB 6
  212. #define SPEAR1310_PCI_CLK_ENB 5
  213. #define SPEAR1310_GMII_CLK_ENB 4
  214. #define SPEAR1310_MII2_CLK_ENB 3
  215. #define SPEAR1310_MII1_CLK_ENB 2
  216. #define SPEAR1310_MII0_CLK_ENB 1
  217. #define SPEAR1310_ESRAM_CLK_ENB 0
  218. static DEFINE_SPINLOCK(_lock);
  219. /* pll rate configuration table, in ascending order of rates */
  220. static struct pll_rate_tbl pll_rtbl[] = {
  221. /* PCLK 24MHz */
  222. {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
  223. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
  224. {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
  225. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
  226. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
  227. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
  228. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  229. };
  230. /* vco-pll4 rate configuration table, in ascending order of rates */
  231. static struct pll_rate_tbl pll4_rtbl[] = {
  232. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
  233. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */
  234. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */
  235. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  236. };
  237. /* aux rate configuration table, in ascending order of rates */
  238. static struct aux_rate_tbl aux_rtbl[] = {
  239. /* For VCO1div2 = 500 MHz */
  240. {.xscale = 10, .yscale = 204, .eq = 0}, /* 12.29 MHz */
  241. {.xscale = 4, .yscale = 21, .eq = 0}, /* 48 MHz */
  242. {.xscale = 2, .yscale = 6, .eq = 0}, /* 83 MHz */
  243. {.xscale = 2, .yscale = 4, .eq = 0}, /* 125 MHz */
  244. {.xscale = 1, .yscale = 3, .eq = 1}, /* 166 MHz */
  245. {.xscale = 1, .yscale = 2, .eq = 1}, /* 250 MHz */
  246. };
  247. /* gmac rate configuration table, in ascending order of rates */
  248. static struct aux_rate_tbl gmac_rtbl[] = {
  249. /* For gmac phy input clk */
  250. {.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */
  251. {.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */
  252. {.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */
  253. {.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */
  254. };
  255. /* clcd rate configuration table, in ascending order of rates */
  256. static struct frac_rate_tbl clcd_rtbl[] = {
  257. {.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/
  258. {.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/
  259. {.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */
  260. {.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */
  261. {.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/
  262. {.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/
  263. {.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */
  264. {.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/
  265. {.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/
  266. {.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/
  267. };
  268. /* i2s prescaler1 masks */
  269. static struct aux_clk_masks i2s_prs1_masks = {
  270. .eq_sel_mask = AUX_EQ_SEL_MASK,
  271. .eq_sel_shift = SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT,
  272. .eq1_mask = AUX_EQ1_SEL,
  273. .eq2_mask = AUX_EQ2_SEL,
  274. .xscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_X_MASK,
  275. .xscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_X_SHIFT,
  276. .yscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_Y_MASK,
  277. .yscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_Y_SHIFT,
  278. };
  279. /* i2s sclk (bit clock) syynthesizers masks */
  280. static struct aux_clk_masks i2s_sclk_masks = {
  281. .eq_sel_mask = AUX_EQ_SEL_MASK,
  282. .eq_sel_shift = SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT,
  283. .eq1_mask = AUX_EQ1_SEL,
  284. .eq2_mask = AUX_EQ2_SEL,
  285. .xscale_sel_mask = SPEAR1310_I2S_SCLK_X_MASK,
  286. .xscale_sel_shift = SPEAR1310_I2S_SCLK_X_SHIFT,
  287. .yscale_sel_mask = SPEAR1310_I2S_SCLK_Y_MASK,
  288. .yscale_sel_shift = SPEAR1310_I2S_SCLK_Y_SHIFT,
  289. .enable_bit = SPEAR1310_I2S_SCLK_SYNTH_ENB,
  290. };
  291. /* i2s prs1 aux rate configuration table, in ascending order of rates */
  292. static struct aux_rate_tbl i2s_prs1_rtbl[] = {
  293. /* For parent clk = 49.152 MHz */
  294. {.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz */
  295. };
  296. /* i2s sclk aux rate configuration table, in ascending order of rates */
  297. static struct aux_rate_tbl i2s_sclk_rtbl[] = {
  298. /* For i2s_ref_clk = 12.288MHz */
  299. {.xscale = 1, .yscale = 4, .eq = 0}, /* 1.53 MHz */
  300. {.xscale = 1, .yscale = 2, .eq = 0}, /* 3.07 Mhz */
  301. };
  302. /* adc rate configuration table, in ascending order of rates */
  303. /* possible adc range is 2.5 MHz to 20 MHz. */
  304. static struct aux_rate_tbl adc_rtbl[] = {
  305. /* For ahb = 166.67 MHz */
  306. {.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */
  307. {.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */
  308. {.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */
  309. {.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */
  310. };
  311. /* General synth rate configuration table, in ascending order of rates */
  312. static struct frac_rate_tbl gen_rtbl[] = {
  313. /* For vco1div4 = 250 MHz */
  314. {.div = 0x14000}, /* 25 MHz */
  315. {.div = 0x0A000}, /* 50 MHz */
  316. {.div = 0x05000}, /* 100 MHz */
  317. {.div = 0x02000}, /* 250 MHz */
  318. };
  319. /* clock parents */
  320. static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", };
  321. static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", };
  322. static const char *uart0_parents[] = { "pll5_clk", "uart_synth_gate_clk", };
  323. static const char *c3_parents[] = { "pll5_clk", "c3_synth_gate_clk", };
  324. static const char *gmac_phy_input_parents[] = { "gmii_125m_pad_clk", "pll2_clk",
  325. "osc_25m_clk", };
  326. static const char *gmac_phy_parents[] = { "gmac_phy_input_mux_clk",
  327. "gmac_phy_synth_gate_clk", };
  328. static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", };
  329. static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_synth_clk", };
  330. static const char *i2s_src_parents[] = { "vco1div2_clk", "none", "pll3_clk",
  331. "i2s_src_pad_clk", };
  332. static const char *i2s_ref_parents[] = { "i2s_src_mux_clk", "i2s_prs1_clk", };
  333. static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk",
  334. "pll3_clk", };
  335. static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco3div2_clk",
  336. "pll2_clk", };
  337. static const char *rmii_phy_parents[] = { "ras_tx50_clk", "none",
  338. "ras_pll2_clk", "ras_synth0_clk", };
  339. static const char *smii_rgmii_phy_parents[] = { "none", "ras_tx125_clk",
  340. "ras_pll2_clk", "ras_synth0_clk", };
  341. static const char *uart_parents[] = { "ras_apb_clk", "gen_synth3_clk", };
  342. static const char *i2c_parents[] = { "ras_apb_clk", "gen_synth1_clk", };
  343. static const char *ssp1_parents[] = { "ras_apb_clk", "gen_synth1_clk",
  344. "ras_plclk0_clk", };
  345. static const char *pci_parents[] = { "ras_pll3_clk", "gen_synth2_clk", };
  346. static const char *tdm_parents[] = { "ras_pll3_clk", "gen_synth1_clk", };
  347. void __init spear1310_clk_init(void)
  348. {
  349. struct clk *clk, *clk1;
  350. clk = clk_register_fixed_rate(NULL, "apb_pclk", NULL, CLK_IS_ROOT, 0);
  351. clk_register_clkdev(clk, "apb_pclk", NULL);
  352. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
  353. 32000);
  354. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  355. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, CLK_IS_ROOT,
  356. 24000000);
  357. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  358. clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, CLK_IS_ROOT,
  359. 25000000);
  360. clk_register_clkdev(clk, "osc_25m_clk", NULL);
  361. clk = clk_register_fixed_rate(NULL, "gmii_125m_pad_clk", NULL,
  362. CLK_IS_ROOT, 125000000);
  363. clk_register_clkdev(clk, "gmii_125m_pad_clk", NULL);
  364. clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL,
  365. CLK_IS_ROOT, 12288000);
  366. clk_register_clkdev(clk, "i2s_src_pad_clk", NULL);
  367. /* clock derived from 32 KHz osc clk */
  368. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  369. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_RTC_CLK_ENB, 0,
  370. &_lock);
  371. clk_register_clkdev(clk, NULL, "fc900000.rtc");
  372. /* clock derived from 24 or 25 MHz osc clk */
  373. /* vco-pll */
  374. clk = clk_register_mux(NULL, "vco1_mux_clk", vco_parents,
  375. ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG,
  376. SPEAR1310_PLL1_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0,
  377. &_lock);
  378. clk_register_clkdev(clk, "vco1_mux_clk", NULL);
  379. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mux_clk",
  380. 0, SPEAR1310_PLL1_CTR, SPEAR1310_PLL1_FRQ, pll_rtbl,
  381. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  382. clk_register_clkdev(clk, "vco1_clk", NULL);
  383. clk_register_clkdev(clk1, "pll1_clk", NULL);
  384. clk = clk_register_mux(NULL, "vco2_mux_clk", vco_parents,
  385. ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG,
  386. SPEAR1310_PLL2_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0,
  387. &_lock);
  388. clk_register_clkdev(clk, "vco2_mux_clk", NULL);
  389. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mux_clk",
  390. 0, SPEAR1310_PLL2_CTR, SPEAR1310_PLL2_FRQ, pll_rtbl,
  391. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  392. clk_register_clkdev(clk, "vco2_clk", NULL);
  393. clk_register_clkdev(clk1, "pll2_clk", NULL);
  394. clk = clk_register_mux(NULL, "vco3_mux_clk", vco_parents,
  395. ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG,
  396. SPEAR1310_PLL3_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0,
  397. &_lock);
  398. clk_register_clkdev(clk, "vco3_mux_clk", NULL);
  399. clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mux_clk",
  400. 0, SPEAR1310_PLL3_CTR, SPEAR1310_PLL3_FRQ, pll_rtbl,
  401. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  402. clk_register_clkdev(clk, "vco3_clk", NULL);
  403. clk_register_clkdev(clk1, "pll3_clk", NULL);
  404. clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk",
  405. 0, SPEAR1310_PLL4_CTR, SPEAR1310_PLL4_FRQ, pll4_rtbl,
  406. ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL);
  407. clk_register_clkdev(clk, "vco4_clk", NULL);
  408. clk_register_clkdev(clk1, "pll4_clk", NULL);
  409. clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0,
  410. 48000000);
  411. clk_register_clkdev(clk, "pll5_clk", NULL);
  412. clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0,
  413. 25000000);
  414. clk_register_clkdev(clk, "pll6_clk", NULL);
  415. /* vco div n clocks */
  416. clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1,
  417. 2);
  418. clk_register_clkdev(clk, "vco1div2_clk", NULL);
  419. clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1,
  420. 4);
  421. clk_register_clkdev(clk, "vco1div4_clk", NULL);
  422. clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1,
  423. 2);
  424. clk_register_clkdev(clk, "vco2div2_clk", NULL);
  425. clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1,
  426. 2);
  427. clk_register_clkdev(clk, "vco3div2_clk", NULL);
  428. /* peripherals */
  429. clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1,
  430. 128);
  431. clk = clk_register_gate(NULL, "thermal_gate_clk", "thermal_clk", 0,
  432. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_THSENS_CLK_ENB, 0,
  433. &_lock);
  434. clk_register_clkdev(clk, NULL, "spear_thermal");
  435. /* clock derived from pll4 clk */
  436. clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1,
  437. 1);
  438. clk_register_clkdev(clk, "ddr_clk", NULL);
  439. /* clock derived from pll1 clk */
  440. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk", 0, 1, 2);
  441. clk_register_clkdev(clk, "cpu_clk", NULL);
  442. clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1,
  443. 2);
  444. clk_register_clkdev(clk, NULL, "ec800620.wdt");
  445. clk = clk_register_fixed_factor(NULL, "ahb_clk", "pll1_clk", 0, 1,
  446. 6);
  447. clk_register_clkdev(clk, "ahb_clk", NULL);
  448. clk = clk_register_fixed_factor(NULL, "apb_clk", "pll1_clk", 0, 1,
  449. 12);
  450. clk_register_clkdev(clk, "apb_clk", NULL);
  451. /* gpt clocks */
  452. clk = clk_register_mux(NULL, "gpt0_mux_clk", gpt_parents,
  453. ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  454. SPEAR1310_GPT0_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0,
  455. &_lock);
  456. clk_register_clkdev(clk, "gpt0_mux_clk", NULL);
  457. clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mux_clk", 0,
  458. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT0_CLK_ENB, 0,
  459. &_lock);
  460. clk_register_clkdev(clk, NULL, "gpt0");
  461. clk = clk_register_mux(NULL, "gpt1_mux_clk", gpt_parents,
  462. ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  463. SPEAR1310_GPT1_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0,
  464. &_lock);
  465. clk_register_clkdev(clk, "gpt1_mux_clk", NULL);
  466. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mux_clk", 0,
  467. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT1_CLK_ENB, 0,
  468. &_lock);
  469. clk_register_clkdev(clk, NULL, "gpt1");
  470. clk = clk_register_mux(NULL, "gpt2_mux_clk", gpt_parents,
  471. ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  472. SPEAR1310_GPT2_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0,
  473. &_lock);
  474. clk_register_clkdev(clk, "gpt2_mux_clk", NULL);
  475. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mux_clk", 0,
  476. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT2_CLK_ENB, 0,
  477. &_lock);
  478. clk_register_clkdev(clk, NULL, "gpt2");
  479. clk = clk_register_mux(NULL, "gpt3_mux_clk", gpt_parents,
  480. ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  481. SPEAR1310_GPT3_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0,
  482. &_lock);
  483. clk_register_clkdev(clk, "gpt3_mux_clk", NULL);
  484. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mux_clk", 0,
  485. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT3_CLK_ENB, 0,
  486. &_lock);
  487. clk_register_clkdev(clk, NULL, "gpt3");
  488. /* others */
  489. clk = clk_register_aux("uart_synth_clk", "uart_synth_gate_clk",
  490. "vco1div2_clk", 0, SPEAR1310_UART_CLK_SYNT, NULL,
  491. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  492. clk_register_clkdev(clk, "uart_synth_clk", NULL);
  493. clk_register_clkdev(clk1, "uart_synth_gate_clk", NULL);
  494. clk = clk_register_mux(NULL, "uart0_mux_clk", uart0_parents,
  495. ARRAY_SIZE(uart0_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  496. SPEAR1310_UART_CLK_SHIFT, SPEAR1310_UART_CLK_MASK, 0,
  497. &_lock);
  498. clk_register_clkdev(clk, "uart0_mux_clk", NULL);
  499. clk = clk_register_gate(NULL, "uart0_clk", "uart0_mux_clk", 0,
  500. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UART_CLK_ENB, 0,
  501. &_lock);
  502. clk_register_clkdev(clk, NULL, "e0000000.serial");
  503. clk = clk_register_aux("sdhci_synth_clk", "sdhci_synth_gate_clk",
  504. "vco1div2_clk", 0, SPEAR1310_SDHCI_CLK_SYNT, NULL,
  505. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  506. clk_register_clkdev(clk, "sdhci_synth_clk", NULL);
  507. clk_register_clkdev(clk1, "sdhci_synth_gate_clk", NULL);
  508. clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_synth_gate_clk", 0,
  509. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SDHCI_CLK_ENB, 0,
  510. &_lock);
  511. clk_register_clkdev(clk, NULL, "b3000000.sdhci");
  512. clk = clk_register_aux("cfxd_synth_clk", "cfxd_synth_gate_clk",
  513. "vco1div2_clk", 0, SPEAR1310_CFXD_CLK_SYNT, NULL,
  514. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  515. clk_register_clkdev(clk, "cfxd_synth_clk", NULL);
  516. clk_register_clkdev(clk1, "cfxd_synth_gate_clk", NULL);
  517. clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_synth_gate_clk", 0,
  518. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CFXD_CLK_ENB, 0,
  519. &_lock);
  520. clk_register_clkdev(clk, NULL, "b2800000.cf");
  521. clk_register_clkdev(clk, NULL, "arasan_xd");
  522. clk = clk_register_aux("c3_synth_clk", "c3_synth_gate_clk",
  523. "vco1div2_clk", 0, SPEAR1310_C3_CLK_SYNT, NULL,
  524. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  525. clk_register_clkdev(clk, "c3_synth_clk", NULL);
  526. clk_register_clkdev(clk1, "c3_synth_gate_clk", NULL);
  527. clk = clk_register_mux(NULL, "c3_mux_clk", c3_parents,
  528. ARRAY_SIZE(c3_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  529. SPEAR1310_C3_CLK_SHIFT, SPEAR1310_C3_CLK_MASK, 0,
  530. &_lock);
  531. clk_register_clkdev(clk, "c3_mux_clk", NULL);
  532. clk = clk_register_gate(NULL, "c3_clk", "c3_mux_clk", 0,
  533. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_C3_CLK_ENB, 0,
  534. &_lock);
  535. clk_register_clkdev(clk, NULL, "c3");
  536. /* gmac */
  537. clk = clk_register_mux(NULL, "gmac_phy_input_mux_clk",
  538. gmac_phy_input_parents,
  539. ARRAY_SIZE(gmac_phy_input_parents), 0,
  540. SPEAR1310_GMAC_CLK_CFG,
  541. SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT,
  542. SPEAR1310_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock);
  543. clk_register_clkdev(clk, "gmac_phy_input_mux_clk", NULL);
  544. clk = clk_register_aux("gmac_phy_synth_clk", "gmac_phy_synth_gate_clk",
  545. "gmac_phy_input_mux_clk", 0, SPEAR1310_GMAC_CLK_SYNT,
  546. NULL, gmac_rtbl, ARRAY_SIZE(gmac_rtbl), &_lock, &clk1);
  547. clk_register_clkdev(clk, "gmac_phy_synth_clk", NULL);
  548. clk_register_clkdev(clk1, "gmac_phy_synth_gate_clk", NULL);
  549. clk = clk_register_mux(NULL, "gmac_phy_mux_clk", gmac_phy_parents,
  550. ARRAY_SIZE(gmac_phy_parents), 0,
  551. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GMAC_PHY_CLK_SHIFT,
  552. SPEAR1310_GMAC_PHY_CLK_MASK, 0, &_lock);
  553. clk_register_clkdev(clk, NULL, "stmmacphy.0");
  554. /* clcd */
  555. clk = clk_register_mux(NULL, "clcd_synth_mux_clk", clcd_synth_parents,
  556. ARRAY_SIZE(clcd_synth_parents), 0,
  557. SPEAR1310_CLCD_CLK_SYNT, SPEAR1310_CLCD_SYNT_CLK_SHIFT,
  558. SPEAR1310_CLCD_SYNT_CLK_MASK, 0, &_lock);
  559. clk_register_clkdev(clk, "clcd_synth_mux_clk", NULL);
  560. clk = clk_register_frac("clcd_synth_clk", "clcd_synth_mux_clk", 0,
  561. SPEAR1310_CLCD_CLK_SYNT, clcd_rtbl,
  562. ARRAY_SIZE(clcd_rtbl), &_lock);
  563. clk_register_clkdev(clk, "clcd_synth_clk", NULL);
  564. clk = clk_register_mux(NULL, "clcd_pixel_mux_clk", clcd_pixel_parents,
  565. ARRAY_SIZE(clcd_pixel_parents), 0,
  566. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_CLCD_CLK_SHIFT,
  567. SPEAR1310_CLCD_CLK_MASK, 0, &_lock);
  568. clk_register_clkdev(clk, "clcd_pixel_clk", NULL);
  569. clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mux_clk", 0,
  570. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CLCD_CLK_ENB, 0,
  571. &_lock);
  572. clk_register_clkdev(clk, "clcd_clk", NULL);
  573. /* i2s */
  574. clk = clk_register_mux(NULL, "i2s_src_mux_clk", i2s_src_parents,
  575. ARRAY_SIZE(i2s_src_parents), 0, SPEAR1310_I2S_CLK_CFG,
  576. SPEAR1310_I2S_SRC_CLK_SHIFT, SPEAR1310_I2S_SRC_CLK_MASK,
  577. 0, &_lock);
  578. clk_register_clkdev(clk, "i2s_src_clk", NULL);
  579. clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mux_clk", 0,
  580. SPEAR1310_I2S_CLK_CFG, &i2s_prs1_masks, i2s_prs1_rtbl,
  581. ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL);
  582. clk_register_clkdev(clk, "i2s_prs1_clk", NULL);
  583. clk = clk_register_mux(NULL, "i2s_ref_mux_clk", i2s_ref_parents,
  584. ARRAY_SIZE(i2s_ref_parents), 0, SPEAR1310_I2S_CLK_CFG,
  585. SPEAR1310_I2S_REF_SHIFT, SPEAR1310_I2S_REF_SEL_MASK, 0,
  586. &_lock);
  587. clk_register_clkdev(clk, "i2s_ref_clk", NULL);
  588. clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mux_clk", 0,
  589. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_I2S_REF_PAD_CLK_ENB,
  590. 0, &_lock);
  591. clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL);
  592. clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gate_clk",
  593. "i2s_ref_pad_clk", 0, SPEAR1310_I2S_CLK_CFG,
  594. &i2s_sclk_masks, i2s_sclk_rtbl,
  595. ARRAY_SIZE(i2s_sclk_rtbl), &_lock, &clk1);
  596. clk_register_clkdev(clk, "i2s_sclk_clk", NULL);
  597. clk_register_clkdev(clk1, "i2s_sclk_gate_clk", NULL);
  598. /* clock derived from ahb clk */
  599. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0,
  600. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2C0_CLK_ENB, 0,
  601. &_lock);
  602. clk_register_clkdev(clk, NULL, "e0280000.i2c");
  603. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0,
  604. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_DMA_CLK_ENB, 0,
  605. &_lock);
  606. clk_register_clkdev(clk, NULL, "ea800000.dma");
  607. clk_register_clkdev(clk, NULL, "eb000000.dma");
  608. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0,
  609. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_JPEG_CLK_ENB, 0,
  610. &_lock);
  611. clk_register_clkdev(clk, NULL, "b2000000.jpeg");
  612. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0,
  613. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GMAC_CLK_ENB, 0,
  614. &_lock);
  615. clk_register_clkdev(clk, NULL, "e2000000.eth");
  616. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0,
  617. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_FSMC_CLK_ENB, 0,
  618. &_lock);
  619. clk_register_clkdev(clk, NULL, "b0000000.flash");
  620. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0,
  621. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SMI_CLK_ENB, 0,
  622. &_lock);
  623. clk_register_clkdev(clk, NULL, "ea000000.flash");
  624. clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0,
  625. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC0_CLK_ENB, 0,
  626. &_lock);
  627. clk_register_clkdev(clk, "usbh.0_clk", NULL);
  628. clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0,
  629. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC1_CLK_ENB, 0,
  630. &_lock);
  631. clk_register_clkdev(clk, "usbh.1_clk", NULL);
  632. clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0,
  633. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UOC_CLK_ENB, 0,
  634. &_lock);
  635. clk_register_clkdev(clk, NULL, "uoc");
  636. clk = clk_register_gate(NULL, "pcie_sata_0_clk", "ahb_clk", 0,
  637. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_0_CLK_ENB,
  638. 0, &_lock);
  639. clk_register_clkdev(clk, NULL, "dw_pcie.0");
  640. clk_register_clkdev(clk, NULL, "ahci.0");
  641. clk = clk_register_gate(NULL, "pcie_sata_1_clk", "ahb_clk", 0,
  642. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_1_CLK_ENB,
  643. 0, &_lock);
  644. clk_register_clkdev(clk, NULL, "dw_pcie.1");
  645. clk_register_clkdev(clk, NULL, "ahci.1");
  646. clk = clk_register_gate(NULL, "pcie_sata_2_clk", "ahb_clk", 0,
  647. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_2_CLK_ENB,
  648. 0, &_lock);
  649. clk_register_clkdev(clk, NULL, "dw_pcie.2");
  650. clk_register_clkdev(clk, NULL, "ahci.2");
  651. clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0,
  652. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM0_CLK_ENB, 0,
  653. &_lock);
  654. clk_register_clkdev(clk, "sysram0_clk", NULL);
  655. clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0,
  656. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM1_CLK_ENB, 0,
  657. &_lock);
  658. clk_register_clkdev(clk, "sysram1_clk", NULL);
  659. clk = clk_register_aux("adc_synth_clk", "adc_synth_gate_clk", "ahb_clk",
  660. 0, SPEAR1310_ADC_CLK_SYNT, NULL, adc_rtbl,
  661. ARRAY_SIZE(adc_rtbl), &_lock, &clk1);
  662. clk_register_clkdev(clk, "adc_synth_clk", NULL);
  663. clk_register_clkdev(clk1, "adc_synth_gate_clk", NULL);
  664. clk = clk_register_gate(NULL, "adc_clk", "adc_synth_gate_clk", 0,
  665. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_ADC_CLK_ENB, 0,
  666. &_lock);
  667. clk_register_clkdev(clk, NULL, "adc_clk");
  668. /* clock derived from apb clk */
  669. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0,
  670. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SSP_CLK_ENB, 0,
  671. &_lock);
  672. clk_register_clkdev(clk, NULL, "e0100000.spi");
  673. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0,
  674. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO0_CLK_ENB, 0,
  675. &_lock);
  676. clk_register_clkdev(clk, NULL, "e0600000.gpio");
  677. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0,
  678. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO1_CLK_ENB, 0,
  679. &_lock);
  680. clk_register_clkdev(clk, NULL, "e0680000.gpio");
  681. clk = clk_register_gate(NULL, "i2s0_clk", "apb_clk", 0,
  682. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S0_CLK_ENB, 0,
  683. &_lock);
  684. clk_register_clkdev(clk, NULL, "e0180000.i2s");
  685. clk = clk_register_gate(NULL, "i2s1_clk", "apb_clk", 0,
  686. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S1_CLK_ENB, 0,
  687. &_lock);
  688. clk_register_clkdev(clk, NULL, "e0200000.i2s");
  689. clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0,
  690. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_KBD_CLK_ENB, 0,
  691. &_lock);
  692. clk_register_clkdev(clk, NULL, "e0300000.kbd");
  693. /* RAS clks */
  694. clk = clk_register_mux(NULL, "gen_synth0_1_mux_clk",
  695. gen_synth0_1_parents, ARRAY_SIZE(gen_synth0_1_parents),
  696. 0, SPEAR1310_PLL_CFG, SPEAR1310_RAS_SYNT0_1_CLK_SHIFT,
  697. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  698. clk_register_clkdev(clk, "gen_synth0_1_clk", NULL);
  699. clk = clk_register_mux(NULL, "gen_synth2_3_mux_clk",
  700. gen_synth2_3_parents, ARRAY_SIZE(gen_synth2_3_parents),
  701. 0, SPEAR1310_PLL_CFG, SPEAR1310_RAS_SYNT2_3_CLK_SHIFT,
  702. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  703. clk_register_clkdev(clk, "gen_synth2_3_clk", NULL);
  704. clk = clk_register_frac("gen_synth0_clk", "gen_synth0_1_clk", 0,
  705. SPEAR1310_RAS_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  706. &_lock);
  707. clk_register_clkdev(clk, "gen_synth0_clk", NULL);
  708. clk = clk_register_frac("gen_synth1_clk", "gen_synth0_1_clk", 0,
  709. SPEAR1310_RAS_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  710. &_lock);
  711. clk_register_clkdev(clk, "gen_synth1_clk", NULL);
  712. clk = clk_register_frac("gen_synth2_clk", "gen_synth2_3_clk", 0,
  713. SPEAR1310_RAS_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  714. &_lock);
  715. clk_register_clkdev(clk, "gen_synth2_clk", NULL);
  716. clk = clk_register_frac("gen_synth3_clk", "gen_synth2_3_clk", 0,
  717. SPEAR1310_RAS_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  718. &_lock);
  719. clk_register_clkdev(clk, "gen_synth3_clk", NULL);
  720. clk = clk_register_gate(NULL, "ras_osc_24m_clk", "osc_24m_clk", 0,
  721. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_24M_CLK_ENB, 0,
  722. &_lock);
  723. clk_register_clkdev(clk, "ras_osc_24m_clk", NULL);
  724. clk = clk_register_gate(NULL, "ras_osc_25m_clk", "osc_25m_clk", 0,
  725. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_25M_CLK_ENB, 0,
  726. &_lock);
  727. clk_register_clkdev(clk, "ras_osc_25m_clk", NULL);
  728. clk = clk_register_gate(NULL, "ras_osc_32k_clk", "osc_32k_clk", 0,
  729. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_32K_CLK_ENB, 0,
  730. &_lock);
  731. clk_register_clkdev(clk, "ras_osc_32k_clk", NULL);
  732. clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
  733. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL2_CLK_ENB, 0,
  734. &_lock);
  735. clk_register_clkdev(clk, "ras_pll2_clk", NULL);
  736. clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
  737. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL3_CLK_ENB, 0,
  738. &_lock);
  739. clk_register_clkdev(clk, "ras_pll3_clk", NULL);
  740. clk = clk_register_gate(NULL, "ras_tx125_clk", "gmii_125m_pad_clk", 0,
  741. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C125M_PAD_CLK_ENB, 0,
  742. &_lock);
  743. clk_register_clkdev(clk, "ras_tx125_clk", NULL);
  744. clk = clk_register_fixed_rate(NULL, "ras_30m_fixed_clk", "pll5_clk", 0,
  745. 30000000);
  746. clk = clk_register_gate(NULL, "ras_30m_clk", "ras_30m_fixed_clk", 0,
  747. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C30M_CLK_ENB, 0,
  748. &_lock);
  749. clk_register_clkdev(clk, "ras_30m_clk", NULL);
  750. clk = clk_register_fixed_rate(NULL, "ras_48m_fixed_clk", "pll5_clk", 0,
  751. 48000000);
  752. clk = clk_register_gate(NULL, "ras_48m_clk", "ras_48m_fixed_clk", 0,
  753. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C48M_CLK_ENB, 0,
  754. &_lock);
  755. clk_register_clkdev(clk, "ras_48m_clk", NULL);
  756. clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0,
  757. SPEAR1310_RAS_CLK_ENB, SPEAR1310_ACLK_CLK_ENB, 0,
  758. &_lock);
  759. clk_register_clkdev(clk, "ras_ahb_clk", NULL);
  760. clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0,
  761. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PCLK_CLK_ENB, 0,
  762. &_lock);
  763. clk_register_clkdev(clk, "ras_apb_clk", NULL);
  764. clk = clk_register_fixed_rate(NULL, "ras_plclk0_clk", NULL, CLK_IS_ROOT,
  765. 50000000);
  766. clk = clk_register_fixed_rate(NULL, "ras_tx50_clk", NULL, CLK_IS_ROOT,
  767. 50000000);
  768. clk = clk_register_gate(NULL, "can0_clk", "apb_clk", 0,
  769. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN0_CLK_ENB, 0,
  770. &_lock);
  771. clk_register_clkdev(clk, NULL, "c_can_platform.0");
  772. clk = clk_register_gate(NULL, "can1_clk", "apb_clk", 0,
  773. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN1_CLK_ENB, 0,
  774. &_lock);
  775. clk_register_clkdev(clk, NULL, "c_can_platform.1");
  776. clk = clk_register_gate(NULL, "ras_smii0_clk", "ras_ahb_clk", 0,
  777. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII0_CLK_ENB, 0,
  778. &_lock);
  779. clk_register_clkdev(clk, NULL, "5c400000.eth");
  780. clk = clk_register_gate(NULL, "ras_smii1_clk", "ras_ahb_clk", 0,
  781. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII1_CLK_ENB, 0,
  782. &_lock);
  783. clk_register_clkdev(clk, NULL, "5c500000.eth");
  784. clk = clk_register_gate(NULL, "ras_smii2_clk", "ras_ahb_clk", 0,
  785. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII2_CLK_ENB, 0,
  786. &_lock);
  787. clk_register_clkdev(clk, NULL, "5c600000.eth");
  788. clk = clk_register_gate(NULL, "ras_rgmii_clk", "ras_ahb_clk", 0,
  789. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_GMII_CLK_ENB, 0,
  790. &_lock);
  791. clk_register_clkdev(clk, NULL, "5c700000.eth");
  792. clk = clk_register_mux(NULL, "smii_rgmii_phy_mux_clk",
  793. smii_rgmii_phy_parents,
  794. ARRAY_SIZE(smii_rgmii_phy_parents), 0,
  795. SPEAR1310_RAS_CTRL_REG1,
  796. SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT,
  797. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  798. clk_register_clkdev(clk, NULL, "stmmacphy.1");
  799. clk_register_clkdev(clk, NULL, "stmmacphy.2");
  800. clk_register_clkdev(clk, NULL, "stmmacphy.4");
  801. clk = clk_register_mux(NULL, "rmii_phy_mux_clk", rmii_phy_parents,
  802. ARRAY_SIZE(rmii_phy_parents), 0,
  803. SPEAR1310_RAS_CTRL_REG1, SPEAR1310_RMII_PHY_CLK_SHIFT,
  804. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  805. clk_register_clkdev(clk, NULL, "stmmacphy.3");
  806. clk = clk_register_mux(NULL, "uart1_mux_clk", uart_parents,
  807. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  808. SPEAR1310_UART1_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  809. 0, &_lock);
  810. clk_register_clkdev(clk, "uart1_mux_clk", NULL);
  811. clk = clk_register_gate(NULL, "uart1_clk", "uart1_mux_clk", 0,
  812. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART1_CLK_ENB, 0,
  813. &_lock);
  814. clk_register_clkdev(clk, NULL, "5c800000.serial");
  815. clk = clk_register_mux(NULL, "uart2_mux_clk", uart_parents,
  816. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  817. SPEAR1310_UART2_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  818. 0, &_lock);
  819. clk_register_clkdev(clk, "uart2_mux_clk", NULL);
  820. clk = clk_register_gate(NULL, "uart2_clk", "uart2_mux_clk", 0,
  821. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART2_CLK_ENB, 0,
  822. &_lock);
  823. clk_register_clkdev(clk, NULL, "5c900000.serial");
  824. clk = clk_register_mux(NULL, "uart3_mux_clk", uart_parents,
  825. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  826. SPEAR1310_UART3_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  827. 0, &_lock);
  828. clk_register_clkdev(clk, "uart3_mux_clk", NULL);
  829. clk = clk_register_gate(NULL, "uart3_clk", "uart3_mux_clk", 0,
  830. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART3_CLK_ENB, 0,
  831. &_lock);
  832. clk_register_clkdev(clk, NULL, "5ca00000.serial");
  833. clk = clk_register_mux(NULL, "uart4_mux_clk", uart_parents,
  834. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  835. SPEAR1310_UART4_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  836. 0, &_lock);
  837. clk_register_clkdev(clk, "uart4_mux_clk", NULL);
  838. clk = clk_register_gate(NULL, "uart4_clk", "uart4_mux_clk", 0,
  839. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART4_CLK_ENB, 0,
  840. &_lock);
  841. clk_register_clkdev(clk, NULL, "5cb00000.serial");
  842. clk = clk_register_mux(NULL, "uart5_mux_clk", uart_parents,
  843. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  844. SPEAR1310_UART5_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  845. 0, &_lock);
  846. clk_register_clkdev(clk, "uart5_mux_clk", NULL);
  847. clk = clk_register_gate(NULL, "uart5_clk", "uart5_mux_clk", 0,
  848. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART5_CLK_ENB, 0,
  849. &_lock);
  850. clk_register_clkdev(clk, NULL, "5cc00000.serial");
  851. clk = clk_register_mux(NULL, "i2c1_mux_clk", i2c_parents,
  852. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  853. SPEAR1310_I2C1_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  854. &_lock);
  855. clk_register_clkdev(clk, "i2c1_mux_clk", NULL);
  856. clk = clk_register_gate(NULL, "i2c1_clk", "i2c1_mux_clk", 0,
  857. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C1_CLK_ENB, 0,
  858. &_lock);
  859. clk_register_clkdev(clk, NULL, "5cd00000.i2c");
  860. clk = clk_register_mux(NULL, "i2c2_mux_clk", i2c_parents,
  861. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  862. SPEAR1310_I2C2_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  863. &_lock);
  864. clk_register_clkdev(clk, "i2c2_mux_clk", NULL);
  865. clk = clk_register_gate(NULL, "i2c2_clk", "i2c2_mux_clk", 0,
  866. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C2_CLK_ENB, 0,
  867. &_lock);
  868. clk_register_clkdev(clk, NULL, "5ce00000.i2c");
  869. clk = clk_register_mux(NULL, "i2c3_mux_clk", i2c_parents,
  870. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  871. SPEAR1310_I2C3_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  872. &_lock);
  873. clk_register_clkdev(clk, "i2c3_mux_clk", NULL);
  874. clk = clk_register_gate(NULL, "i2c3_clk", "i2c3_mux_clk", 0,
  875. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C3_CLK_ENB, 0,
  876. &_lock);
  877. clk_register_clkdev(clk, NULL, "5cf00000.i2c");
  878. clk = clk_register_mux(NULL, "i2c4_mux_clk", i2c_parents,
  879. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  880. SPEAR1310_I2C4_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  881. &_lock);
  882. clk_register_clkdev(clk, "i2c4_mux_clk", NULL);
  883. clk = clk_register_gate(NULL, "i2c4_clk", "i2c4_mux_clk", 0,
  884. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C4_CLK_ENB, 0,
  885. &_lock);
  886. clk_register_clkdev(clk, NULL, "5d000000.i2c");
  887. clk = clk_register_mux(NULL, "i2c5_mux_clk", i2c_parents,
  888. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  889. SPEAR1310_I2C5_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  890. &_lock);
  891. clk_register_clkdev(clk, "i2c5_mux_clk", NULL);
  892. clk = clk_register_gate(NULL, "i2c5_clk", "i2c5_mux_clk", 0,
  893. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C5_CLK_ENB, 0,
  894. &_lock);
  895. clk_register_clkdev(clk, NULL, "5d100000.i2c");
  896. clk = clk_register_mux(NULL, "i2c6_mux_clk", i2c_parents,
  897. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  898. SPEAR1310_I2C6_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  899. &_lock);
  900. clk_register_clkdev(clk, "i2c6_mux_clk", NULL);
  901. clk = clk_register_gate(NULL, "i2c6_clk", "i2c6_mux_clk", 0,
  902. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C6_CLK_ENB, 0,
  903. &_lock);
  904. clk_register_clkdev(clk, NULL, "5d200000.i2c");
  905. clk = clk_register_mux(NULL, "i2c7_mux_clk", i2c_parents,
  906. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  907. SPEAR1310_I2C7_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  908. &_lock);
  909. clk_register_clkdev(clk, "i2c7_mux_clk", NULL);
  910. clk = clk_register_gate(NULL, "i2c7_clk", "i2c7_mux_clk", 0,
  911. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C7_CLK_ENB, 0,
  912. &_lock);
  913. clk_register_clkdev(clk, NULL, "5d300000.i2c");
  914. clk = clk_register_mux(NULL, "ssp1_mux_clk", ssp1_parents,
  915. ARRAY_SIZE(ssp1_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  916. SPEAR1310_SSP1_CLK_SHIFT, SPEAR1310_SSP1_CLK_MASK, 0,
  917. &_lock);
  918. clk_register_clkdev(clk, "ssp1_mux_clk", NULL);
  919. clk = clk_register_gate(NULL, "ssp1_clk", "ssp1_mux_clk", 0,
  920. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_SSP1_CLK_ENB, 0,
  921. &_lock);
  922. clk_register_clkdev(clk, NULL, "5d400000.spi");
  923. clk = clk_register_mux(NULL, "pci_mux_clk", pci_parents,
  924. ARRAY_SIZE(pci_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  925. SPEAR1310_PCI_CLK_SHIFT, SPEAR1310_PCI_CLK_MASK, 0,
  926. &_lock);
  927. clk_register_clkdev(clk, "pci_mux_clk", NULL);
  928. clk = clk_register_gate(NULL, "pci_clk", "pci_mux_clk", 0,
  929. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_PCI_CLK_ENB, 0,
  930. &_lock);
  931. clk_register_clkdev(clk, NULL, "pci");
  932. clk = clk_register_mux(NULL, "tdm1_mux_clk", tdm_parents,
  933. ARRAY_SIZE(tdm_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  934. SPEAR1310_TDM1_CLK_SHIFT, SPEAR1310_TDM_CLK_MASK, 0,
  935. &_lock);
  936. clk_register_clkdev(clk, "tdm1_mux_clk", NULL);
  937. clk = clk_register_gate(NULL, "tdm1_clk", "tdm1_mux_clk", 0,
  938. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM1_CLK_ENB, 0,
  939. &_lock);
  940. clk_register_clkdev(clk, NULL, "tdm_hdlc.0");
  941. clk = clk_register_mux(NULL, "tdm2_mux_clk", tdm_parents,
  942. ARRAY_SIZE(tdm_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  943. SPEAR1310_TDM2_CLK_SHIFT, SPEAR1310_TDM_CLK_MASK, 0,
  944. &_lock);
  945. clk_register_clkdev(clk, "tdm2_mux_clk", NULL);
  946. clk = clk_register_gate(NULL, "tdm2_clk", "tdm2_mux_clk", 0,
  947. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM2_CLK_ENB, 0,
  948. &_lock);
  949. clk_register_clkdev(clk, NULL, "tdm_hdlc.1");
  950. }