head_64.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. /*
  2. * linux/arch/x86_64/kernel/head.S -- start in 32bit and switch to 64bit
  3. *
  4. * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
  5. * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
  6. * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
  7. * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
  8. * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
  9. */
  10. #include <linux/linkage.h>
  11. #include <linux/threads.h>
  12. #include <linux/init.h>
  13. #include <asm/segment.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/page.h>
  16. #include <asm/msr.h>
  17. #include <asm/cache.h>
  18. #include <asm/processor-flags.h>
  19. #include <asm/percpu.h>
  20. #include <asm/nops.h>
  21. #ifdef CONFIG_PARAVIRT
  22. #include <asm/asm-offsets.h>
  23. #include <asm/paravirt.h>
  24. #define GET_CR2_INTO(reg) GET_CR2_INTO_RAX ; movq %rax, reg
  25. #else
  26. #define GET_CR2_INTO(reg) movq %cr2, reg
  27. #define INTERRUPT_RETURN iretq
  28. #endif
  29. /* we are not able to switch in one step to the final KERNEL ADDRESS SPACE
  30. * because we need identity-mapped pages.
  31. *
  32. */
  33. #define pud_index(x) (((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  34. L4_PAGE_OFFSET = pgd_index(__PAGE_OFFSET)
  35. L3_PAGE_OFFSET = pud_index(__PAGE_OFFSET)
  36. L4_START_KERNEL = pgd_index(__START_KERNEL_map)
  37. L3_START_KERNEL = pud_index(__START_KERNEL_map)
  38. .text
  39. __HEAD
  40. .code64
  41. .globl startup_64
  42. startup_64:
  43. /*
  44. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
  45. * and someone has loaded an identity mapped page table
  46. * for us. These identity mapped page tables map all of the
  47. * kernel pages and possibly all of memory.
  48. *
  49. * %esi holds a physical pointer to real_mode_data.
  50. *
  51. * We come here either directly from a 64bit bootloader, or from
  52. * arch/x86_64/boot/compressed/head.S.
  53. *
  54. * We only come here initially at boot nothing else comes here.
  55. *
  56. * Since we may be loaded at an address different from what we were
  57. * compiled to run at we first fixup the physical addresses in our page
  58. * tables and then reload them.
  59. */
  60. /* Compute the delta between the address I am compiled to run at and the
  61. * address I am actually running at.
  62. */
  63. leaq _text(%rip), %rbp
  64. subq $_text - __START_KERNEL_map, %rbp
  65. /* Is the address not 2M aligned? */
  66. movq %rbp, %rax
  67. andl $~PMD_PAGE_MASK, %eax
  68. testl %eax, %eax
  69. jnz bad_address
  70. /* Is the address too large? */
  71. leaq _text(%rip), %rdx
  72. movq $PGDIR_SIZE, %rax
  73. cmpq %rax, %rdx
  74. jae bad_address
  75. /* Fixup the physical addresses in the page table
  76. */
  77. addq %rbp, init_level4_pgt + 0(%rip)
  78. addq %rbp, init_level4_pgt + (L4_PAGE_OFFSET*8)(%rip)
  79. addq %rbp, init_level4_pgt + (L4_START_KERNEL*8)(%rip)
  80. addq %rbp, level3_ident_pgt + 0(%rip)
  81. addq %rbp, level3_kernel_pgt + (510*8)(%rip)
  82. addq %rbp, level3_kernel_pgt + (511*8)(%rip)
  83. addq %rbp, level2_fixmap_pgt + (506*8)(%rip)
  84. /* Add an Identity mapping if I am above 1G */
  85. leaq _text(%rip), %rdi
  86. andq $PMD_PAGE_MASK, %rdi
  87. movq %rdi, %rax
  88. shrq $PUD_SHIFT, %rax
  89. andq $(PTRS_PER_PUD - 1), %rax
  90. jz ident_complete
  91. leaq (level2_spare_pgt - __START_KERNEL_map + _KERNPG_TABLE)(%rbp), %rdx
  92. leaq level3_ident_pgt(%rip), %rbx
  93. movq %rdx, 0(%rbx, %rax, 8)
  94. movq %rdi, %rax
  95. shrq $PMD_SHIFT, %rax
  96. andq $(PTRS_PER_PMD - 1), %rax
  97. leaq __PAGE_KERNEL_IDENT_LARGE_EXEC(%rdi), %rdx
  98. leaq level2_spare_pgt(%rip), %rbx
  99. movq %rdx, 0(%rbx, %rax, 8)
  100. ident_complete:
  101. /*
  102. * Fixup the kernel text+data virtual addresses. Note that
  103. * we might write invalid pmds, when the kernel is relocated
  104. * cleanup_highmap() fixes this up along with the mappings
  105. * beyond _end.
  106. */
  107. leaq level2_kernel_pgt(%rip), %rdi
  108. leaq 4096(%rdi), %r8
  109. /* See if it is a valid page table entry */
  110. 1: testq $1, 0(%rdi)
  111. jz 2f
  112. addq %rbp, 0(%rdi)
  113. /* Go to the next page */
  114. 2: addq $8, %rdi
  115. cmp %r8, %rdi
  116. jne 1b
  117. /* Fixup phys_base */
  118. addq %rbp, phys_base(%rip)
  119. /* Due to ENTRY(), sometimes the empty space gets filled with
  120. * zeros. Better take a jmp than relying on empty space being
  121. * filled with 0x90 (nop)
  122. */
  123. jmp secondary_startup_64
  124. ENTRY(secondary_startup_64)
  125. /*
  126. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
  127. * and someone has loaded a mapped page table.
  128. *
  129. * %esi holds a physical pointer to real_mode_data.
  130. *
  131. * We come here either from startup_64 (using physical addresses)
  132. * or from trampoline.S (using virtual addresses).
  133. *
  134. * Using virtual addresses from trampoline.S removes the need
  135. * to have any identity mapped pages in the kernel page table
  136. * after the boot processor executes this code.
  137. */
  138. /* Enable PAE mode and PGE */
  139. movl $(X86_CR4_PAE | X86_CR4_PGE), %eax
  140. movq %rax, %cr4
  141. /* Setup early boot stage 4 level pagetables. */
  142. movq $(init_level4_pgt - __START_KERNEL_map), %rax
  143. addq phys_base(%rip), %rax
  144. movq %rax, %cr3
  145. /* Ensure I am executing from virtual addresses */
  146. movq $1f, %rax
  147. jmp *%rax
  148. 1:
  149. /* Check if nx is implemented */
  150. movl $0x80000001, %eax
  151. cpuid
  152. movl %edx,%edi
  153. /* Setup EFER (Extended Feature Enable Register) */
  154. movl $MSR_EFER, %ecx
  155. rdmsr
  156. btsl $_EFER_SCE, %eax /* Enable System Call */
  157. btl $20,%edi /* No Execute supported? */
  158. jnc 1f
  159. btsl $_EFER_NX, %eax
  160. 1: wrmsr /* Make changes effective */
  161. /* Setup cr0 */
  162. #define CR0_STATE (X86_CR0_PE | X86_CR0_MP | X86_CR0_ET | \
  163. X86_CR0_NE | X86_CR0_WP | X86_CR0_AM | \
  164. X86_CR0_PG)
  165. movl $CR0_STATE, %eax
  166. /* Make changes effective */
  167. movq %rax, %cr0
  168. /* Setup a boot time stack */
  169. movq stack_start(%rip),%rsp
  170. /* zero EFLAGS after setting rsp */
  171. pushq $0
  172. popfq
  173. /*
  174. * We must switch to a new descriptor in kernel space for the GDT
  175. * because soon the kernel won't have access anymore to the userspace
  176. * addresses where we're currently running on. We have to do that here
  177. * because in 32bit we couldn't load a 64bit linear address.
  178. */
  179. lgdt early_gdt_descr(%rip)
  180. /* set up data segments */
  181. xorl %eax,%eax
  182. movl %eax,%ds
  183. movl %eax,%ss
  184. movl %eax,%es
  185. /*
  186. * We don't really need to load %fs or %gs, but load them anyway
  187. * to kill any stale realmode selectors. This allows execution
  188. * under VT hardware.
  189. */
  190. movl %eax,%fs
  191. movl %eax,%gs
  192. /* Set up %gs.
  193. *
  194. * The base of %gs always points to the bottom of the irqstack
  195. * union. If the stack protector canary is enabled, it is
  196. * located at %gs:40. Note that, on SMP, the boot cpu uses
  197. * init data section till per cpu areas are set up.
  198. */
  199. movl $MSR_GS_BASE,%ecx
  200. movl initial_gs(%rip),%eax
  201. movl initial_gs+4(%rip),%edx
  202. wrmsr
  203. /* esi is pointer to real mode structure with interesting info.
  204. pass it to C */
  205. movl %esi, %edi
  206. /* Finally jump to run C code and to be on real kernel address
  207. * Since we are running on identity-mapped space we have to jump
  208. * to the full 64bit address, this is only possible as indirect
  209. * jump. In addition we need to ensure %cs is set so we make this
  210. * a far return.
  211. */
  212. movq initial_code(%rip),%rax
  213. pushq $0 # fake return address to stop unwinder
  214. pushq $__KERNEL_CS # set correct cs
  215. pushq %rax # target address in negative space
  216. lretq
  217. /* SMP bootup changes these two */
  218. __REFDATA
  219. .align 8
  220. ENTRY(initial_code)
  221. .quad x86_64_start_kernel
  222. ENTRY(initial_gs)
  223. .quad INIT_PER_CPU_VAR(irq_stack_union)
  224. ENTRY(stack_start)
  225. .quad init_thread_union+THREAD_SIZE-8
  226. .word 0
  227. __FINITDATA
  228. bad_address:
  229. jmp bad_address
  230. .section ".init.text","ax"
  231. .globl early_idt_handlers
  232. early_idt_handlers:
  233. # 104(%rsp) %rflags
  234. # 96(%rsp) %cs
  235. # 88(%rsp) %rip
  236. # 80(%rsp) error code
  237. i = 0
  238. .rept NUM_EXCEPTION_VECTORS
  239. .if (EXCEPTION_ERRCODE_MASK >> i) & 1
  240. ASM_NOP2
  241. .else
  242. pushq $0 # Dummy error code, to make stack frame uniform
  243. .endif
  244. pushq $i # 72(%rsp) Vector number
  245. jmp early_idt_handler
  246. i = i + 1
  247. .endr
  248. ENTRY(early_idt_handler)
  249. cld
  250. cmpl $2,early_recursion_flag(%rip)
  251. jz 1f
  252. incl early_recursion_flag(%rip)
  253. pushq %rax # 64(%rsp)
  254. pushq %rcx # 56(%rsp)
  255. pushq %rdx # 48(%rsp)
  256. pushq %rsi # 40(%rsp)
  257. pushq %rdi # 32(%rsp)
  258. pushq %r8 # 24(%rsp)
  259. pushq %r9 # 16(%rsp)
  260. pushq %r10 # 8(%rsp)
  261. pushq %r11 # 0(%rsp)
  262. cmpl $__KERNEL_CS,96(%rsp)
  263. jne 10f
  264. leaq 88(%rsp),%rdi # Pointer to %rip
  265. call early_fixup_exception
  266. andl %eax,%eax
  267. jnz 20f # Found an exception entry
  268. 10:
  269. #ifdef CONFIG_EARLY_PRINTK
  270. GET_CR2_INTO(%r9) # can clobber any volatile register if pv
  271. movl 80(%rsp),%r8d # error code
  272. movl 72(%rsp),%esi # vector number
  273. movl 96(%rsp),%edx # %cs
  274. movq 88(%rsp),%rcx # %rip
  275. xorl %eax,%eax
  276. leaq early_idt_msg(%rip),%rdi
  277. call early_printk
  278. cmpl $2,early_recursion_flag(%rip)
  279. jz 1f
  280. call dump_stack
  281. #ifdef CONFIG_KALLSYMS
  282. leaq early_idt_ripmsg(%rip),%rdi
  283. movq 40(%rsp),%rsi # %rip again
  284. call __print_symbol
  285. #endif
  286. #endif /* EARLY_PRINTK */
  287. 1: hlt
  288. jmp 1b
  289. 20: # Exception table entry found
  290. popq %r11
  291. popq %r10
  292. popq %r9
  293. popq %r8
  294. popq %rdi
  295. popq %rsi
  296. popq %rdx
  297. popq %rcx
  298. popq %rax
  299. addq $16,%rsp # drop vector number and error code
  300. decl early_recursion_flag(%rip)
  301. INTERRUPT_RETURN
  302. .balign 4
  303. early_recursion_flag:
  304. .long 0
  305. #ifdef CONFIG_EARLY_PRINTK
  306. early_idt_msg:
  307. .asciz "PANIC: early exception %02lx rip %lx:%lx error %lx cr2 %lx\n"
  308. early_idt_ripmsg:
  309. .asciz "RIP %s\n"
  310. #endif /* CONFIG_EARLY_PRINTK */
  311. .previous
  312. #define NEXT_PAGE(name) \
  313. .balign PAGE_SIZE; \
  314. ENTRY(name)
  315. /* Automate the creation of 1 to 1 mapping pmd entries */
  316. #define PMDS(START, PERM, COUNT) \
  317. i = 0 ; \
  318. .rept (COUNT) ; \
  319. .quad (START) + (i << PMD_SHIFT) + (PERM) ; \
  320. i = i + 1 ; \
  321. .endr
  322. .data
  323. /*
  324. * This default setting generates an ident mapping at address 0x100000
  325. * and a mapping for the kernel that precisely maps virtual address
  326. * 0xffffffff80000000 to physical address 0x000000. (always using
  327. * 2Mbyte large pages provided by PAE mode)
  328. */
  329. NEXT_PAGE(init_level4_pgt)
  330. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  331. .org init_level4_pgt + L4_PAGE_OFFSET*8, 0
  332. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  333. .org init_level4_pgt + L4_START_KERNEL*8, 0
  334. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  335. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
  336. NEXT_PAGE(level3_ident_pgt)
  337. .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  338. .fill 511,8,0
  339. NEXT_PAGE(level3_kernel_pgt)
  340. .fill L3_START_KERNEL,8,0
  341. /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
  342. .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
  343. .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
  344. NEXT_PAGE(level2_fixmap_pgt)
  345. .fill 506,8,0
  346. .quad level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
  347. /* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */
  348. .fill 5,8,0
  349. NEXT_PAGE(level1_fixmap_pgt)
  350. .fill 512,8,0
  351. NEXT_PAGE(level2_ident_pgt)
  352. /* Since I easily can, map the first 1G.
  353. * Don't set NX because code runs from these pages.
  354. */
  355. PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD)
  356. NEXT_PAGE(level2_kernel_pgt)
  357. /*
  358. * 512 MB kernel mapping. We spend a full page on this pagetable
  359. * anyway.
  360. *
  361. * The kernel code+data+bss must not be bigger than that.
  362. *
  363. * (NOTE: at +512MB starts the module area, see MODULES_VADDR.
  364. * If you want to increase this then increase MODULES_VADDR
  365. * too.)
  366. */
  367. PMDS(0, __PAGE_KERNEL_LARGE_EXEC,
  368. KERNEL_IMAGE_SIZE/PMD_SIZE)
  369. NEXT_PAGE(level2_spare_pgt)
  370. .fill 512, 8, 0
  371. #undef PMDS
  372. #undef NEXT_PAGE
  373. .data
  374. .align 16
  375. .globl early_gdt_descr
  376. early_gdt_descr:
  377. .word GDT_ENTRIES*8-1
  378. early_gdt_descr_base:
  379. .quad INIT_PER_CPU_VAR(gdt_page)
  380. ENTRY(phys_base)
  381. /* This must match the first entry in level2_kernel_pgt */
  382. .quad 0x0000000000000000
  383. #include "../../x86/xen/xen-head.S"
  384. .section .bss, "aw", @nobits
  385. .align L1_CACHE_BYTES
  386. ENTRY(idt_table)
  387. .skip IDT_ENTRIES * 16
  388. .align L1_CACHE_BYTES
  389. ENTRY(nmi_idt_table)
  390. .skip IDT_ENTRIES * 16
  391. __PAGE_ALIGNED_BSS
  392. .align PAGE_SIZE
  393. ENTRY(empty_zero_page)
  394. .skip PAGE_SIZE