entry_64.S 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Adapted for Power Macintosh by Paul Mackerras.
  7. * Low-level exception handlers and MMU support
  8. * rewritten by Paul Mackerras.
  9. * Copyright (C) 1996 Paul Mackerras.
  10. * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains the system call entry code, context switch
  13. * code, and exception/interrupt return code for PowerPC.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. */
  20. #include <linux/errno.h>
  21. #include <asm/unistd.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/thread_info.h>
  26. #include <asm/ppc_asm.h>
  27. #include <asm/asm-offsets.h>
  28. #include <asm/cputable.h>
  29. #include <asm/firmware.h>
  30. #include <asm/bug.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/irqflags.h>
  33. #include <asm/ftrace.h>
  34. #include <asm/hw_irq.h>
  35. /*
  36. * System calls.
  37. */
  38. .section ".toc","aw"
  39. .SYS_CALL_TABLE:
  40. .tc .sys_call_table[TC],.sys_call_table
  41. /* This value is used to mark exception frames on the stack. */
  42. exception_marker:
  43. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  44. .section ".text"
  45. .align 7
  46. #undef SHOW_SYSCALLS
  47. .globl system_call_common
  48. system_call_common:
  49. andi. r10,r12,MSR_PR
  50. mr r10,r1
  51. addi r1,r1,-INT_FRAME_SIZE
  52. beq- 1f
  53. ld r1,PACAKSAVE(r13)
  54. 1: std r10,0(r1)
  55. std r11,_NIP(r1)
  56. std r12,_MSR(r1)
  57. std r0,GPR0(r1)
  58. std r10,GPR1(r1)
  59. ACCOUNT_CPU_USER_ENTRY(r10, r11)
  60. std r2,GPR2(r1)
  61. std r3,GPR3(r1)
  62. mfcr r2
  63. std r4,GPR4(r1)
  64. std r5,GPR5(r1)
  65. std r6,GPR6(r1)
  66. std r7,GPR7(r1)
  67. std r8,GPR8(r1)
  68. li r11,0
  69. std r11,GPR9(r1)
  70. std r11,GPR10(r1)
  71. std r11,GPR11(r1)
  72. std r11,GPR12(r1)
  73. std r11,_XER(r1)
  74. std r11,_CTR(r1)
  75. std r9,GPR13(r1)
  76. mflr r10
  77. /*
  78. * This clears CR0.SO (bit 28), which is the error indication on
  79. * return from this system call.
  80. */
  81. rldimi r2,r11,28,(63-28)
  82. li r11,0xc01
  83. std r10,_LINK(r1)
  84. std r11,_TRAP(r1)
  85. std r3,ORIG_GPR3(r1)
  86. std r2,_CCR(r1)
  87. ld r2,PACATOC(r13)
  88. addi r9,r1,STACK_FRAME_OVERHEAD
  89. ld r11,exception_marker@toc(r2)
  90. std r11,-16(r9) /* "regshere" marker */
  91. #if defined(CONFIG_VIRT_CPU_ACCOUNTING) && defined(CONFIG_PPC_SPLPAR)
  92. BEGIN_FW_FTR_SECTION
  93. beq 33f
  94. /* if from user, see if there are any DTL entries to process */
  95. ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */
  96. ld r11,PACA_DTL_RIDX(r13) /* get log read index */
  97. ld r10,LPPACA_DTLIDX(r10) /* get log write index */
  98. cmpd cr1,r11,r10
  99. beq+ cr1,33f
  100. bl .accumulate_stolen_time
  101. REST_GPR(0,r1)
  102. REST_4GPRS(3,r1)
  103. REST_2GPRS(7,r1)
  104. addi r9,r1,STACK_FRAME_OVERHEAD
  105. 33:
  106. END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
  107. #endif /* CONFIG_VIRT_CPU_ACCOUNTING && CONFIG_PPC_SPLPAR */
  108. /*
  109. * A syscall should always be called with interrupts enabled
  110. * so we just unconditionally hard-enable here. When some kind
  111. * of irq tracing is used, we additionally check that condition
  112. * is correct
  113. */
  114. #if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG)
  115. lbz r10,PACASOFTIRQEN(r13)
  116. xori r10,r10,1
  117. 1: tdnei r10,0
  118. EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
  119. #endif
  120. #ifdef CONFIG_PPC_BOOK3E
  121. wrteei 1
  122. #else
  123. ld r11,PACAKMSR(r13)
  124. ori r11,r11,MSR_EE
  125. mtmsrd r11,1
  126. #endif /* CONFIG_PPC_BOOK3E */
  127. /* We do need to set SOFTE in the stack frame or the return
  128. * from interrupt will be painful
  129. */
  130. li r10,1
  131. std r10,SOFTE(r1)
  132. #ifdef SHOW_SYSCALLS
  133. bl .do_show_syscall
  134. REST_GPR(0,r1)
  135. REST_4GPRS(3,r1)
  136. REST_2GPRS(7,r1)
  137. addi r9,r1,STACK_FRAME_OVERHEAD
  138. #endif
  139. clrrdi r11,r1,THREAD_SHIFT
  140. ld r10,TI_FLAGS(r11)
  141. andi. r11,r10,_TIF_SYSCALL_T_OR_A
  142. bne- syscall_dotrace
  143. .Lsyscall_dotrace_cont:
  144. cmpldi 0,r0,NR_syscalls
  145. bge- syscall_enosys
  146. system_call: /* label this so stack traces look sane */
  147. /*
  148. * Need to vector to 32 Bit or default sys_call_table here,
  149. * based on caller's run-mode / personality.
  150. */
  151. ld r11,.SYS_CALL_TABLE@toc(2)
  152. andi. r10,r10,_TIF_32BIT
  153. beq 15f
  154. addi r11,r11,8 /* use 32-bit syscall entries */
  155. clrldi r3,r3,32
  156. clrldi r4,r4,32
  157. clrldi r5,r5,32
  158. clrldi r6,r6,32
  159. clrldi r7,r7,32
  160. clrldi r8,r8,32
  161. 15:
  162. slwi r0,r0,4
  163. ldx r10,r11,r0 /* Fetch system call handler [ptr] */
  164. mtctr r10
  165. bctrl /* Call handler */
  166. syscall_exit:
  167. std r3,RESULT(r1)
  168. #ifdef SHOW_SYSCALLS
  169. bl .do_show_syscall_exit
  170. ld r3,RESULT(r1)
  171. #endif
  172. clrrdi r12,r1,THREAD_SHIFT
  173. ld r8,_MSR(r1)
  174. #ifdef CONFIG_PPC_BOOK3S
  175. /* No MSR:RI on BookE */
  176. andi. r10,r8,MSR_RI
  177. beq- unrecov_restore
  178. #endif
  179. /*
  180. * Disable interrupts so current_thread_info()->flags can't change,
  181. * and so that we don't get interrupted after loading SRR0/1.
  182. */
  183. #ifdef CONFIG_PPC_BOOK3E
  184. wrteei 0
  185. #else
  186. ld r10,PACAKMSR(r13)
  187. mtmsrd r10,1
  188. #endif /* CONFIG_PPC_BOOK3E */
  189. ld r9,TI_FLAGS(r12)
  190. li r11,-_LAST_ERRNO
  191. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
  192. bne- syscall_exit_work
  193. cmpld r3,r11
  194. ld r5,_CCR(r1)
  195. bge- syscall_error
  196. .Lsyscall_error_cont:
  197. ld r7,_NIP(r1)
  198. BEGIN_FTR_SECTION
  199. stdcx. r0,0,r1 /* to clear the reservation */
  200. END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
  201. andi. r6,r8,MSR_PR
  202. ld r4,_LINK(r1)
  203. /*
  204. * Clear RI before restoring r13. If we are returning to
  205. * userspace and we take an exception after restoring r13,
  206. * we end up corrupting the userspace r13 value.
  207. */
  208. #ifdef CONFIG_PPC_BOOK3S
  209. /* No MSR:RI on BookE */
  210. li r12,MSR_RI
  211. andc r11,r10,r12
  212. mtmsrd r11,1 /* clear MSR.RI */
  213. #endif /* CONFIG_PPC_BOOK3S */
  214. beq- 1f
  215. ACCOUNT_CPU_USER_EXIT(r11, r12)
  216. ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
  217. 1: ld r2,GPR2(r1)
  218. ld r1,GPR1(r1)
  219. mtlr r4
  220. mtcr r5
  221. mtspr SPRN_SRR0,r7
  222. mtspr SPRN_SRR1,r8
  223. RFI
  224. b . /* prevent speculative execution */
  225. syscall_error:
  226. oris r5,r5,0x1000 /* Set SO bit in CR */
  227. neg r3,r3
  228. std r5,_CCR(r1)
  229. b .Lsyscall_error_cont
  230. /* Traced system call support */
  231. syscall_dotrace:
  232. bl .save_nvgprs
  233. addi r3,r1,STACK_FRAME_OVERHEAD
  234. bl .do_syscall_trace_enter
  235. /*
  236. * Restore argument registers possibly just changed.
  237. * We use the return value of do_syscall_trace_enter
  238. * for the call number to look up in the table (r0).
  239. */
  240. mr r0,r3
  241. ld r3,GPR3(r1)
  242. ld r4,GPR4(r1)
  243. ld r5,GPR5(r1)
  244. ld r6,GPR6(r1)
  245. ld r7,GPR7(r1)
  246. ld r8,GPR8(r1)
  247. addi r9,r1,STACK_FRAME_OVERHEAD
  248. clrrdi r10,r1,THREAD_SHIFT
  249. ld r10,TI_FLAGS(r10)
  250. b .Lsyscall_dotrace_cont
  251. syscall_enosys:
  252. li r3,-ENOSYS
  253. b syscall_exit
  254. syscall_exit_work:
  255. /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
  256. If TIF_NOERROR is set, just save r3 as it is. */
  257. andi. r0,r9,_TIF_RESTOREALL
  258. beq+ 0f
  259. REST_NVGPRS(r1)
  260. b 2f
  261. 0: cmpld r3,r11 /* r10 is -LAST_ERRNO */
  262. blt+ 1f
  263. andi. r0,r9,_TIF_NOERROR
  264. bne- 1f
  265. ld r5,_CCR(r1)
  266. neg r3,r3
  267. oris r5,r5,0x1000 /* Set SO bit in CR */
  268. std r5,_CCR(r1)
  269. 1: std r3,GPR3(r1)
  270. 2: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
  271. beq 4f
  272. /* Clear per-syscall TIF flags if any are set. */
  273. li r11,_TIF_PERSYSCALL_MASK
  274. addi r12,r12,TI_FLAGS
  275. 3: ldarx r10,0,r12
  276. andc r10,r10,r11
  277. stdcx. r10,0,r12
  278. bne- 3b
  279. subi r12,r12,TI_FLAGS
  280. 4: /* Anything else left to do? */
  281. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
  282. beq .ret_from_except_lite
  283. /* Re-enable interrupts */
  284. #ifdef CONFIG_PPC_BOOK3E
  285. wrteei 1
  286. #else
  287. ld r10,PACAKMSR(r13)
  288. ori r10,r10,MSR_EE
  289. mtmsrd r10,1
  290. #endif /* CONFIG_PPC_BOOK3E */
  291. bl .save_nvgprs
  292. addi r3,r1,STACK_FRAME_OVERHEAD
  293. bl .do_syscall_trace_leave
  294. b .ret_from_except
  295. /* Save non-volatile GPRs, if not already saved. */
  296. _GLOBAL(save_nvgprs)
  297. ld r11,_TRAP(r1)
  298. andi. r0,r11,1
  299. beqlr-
  300. SAVE_NVGPRS(r1)
  301. clrrdi r0,r11,1
  302. std r0,_TRAP(r1)
  303. blr
  304. /*
  305. * The sigsuspend and rt_sigsuspend system calls can call do_signal
  306. * and thus put the process into the stopped state where we might
  307. * want to examine its user state with ptrace. Therefore we need
  308. * to save all the nonvolatile registers (r14 - r31) before calling
  309. * the C code. Similarly, fork, vfork and clone need the full
  310. * register state on the stack so that it can be copied to the child.
  311. */
  312. _GLOBAL(ppc_fork)
  313. bl .save_nvgprs
  314. bl .sys_fork
  315. b syscall_exit
  316. _GLOBAL(ppc_vfork)
  317. bl .save_nvgprs
  318. bl .sys_vfork
  319. b syscall_exit
  320. _GLOBAL(ppc_clone)
  321. bl .save_nvgprs
  322. bl .sys_clone
  323. b syscall_exit
  324. _GLOBAL(ppc32_swapcontext)
  325. bl .save_nvgprs
  326. bl .compat_sys_swapcontext
  327. b syscall_exit
  328. _GLOBAL(ppc64_swapcontext)
  329. bl .save_nvgprs
  330. bl .sys_swapcontext
  331. b syscall_exit
  332. _GLOBAL(ret_from_fork)
  333. bl .schedule_tail
  334. REST_NVGPRS(r1)
  335. li r3,0
  336. b syscall_exit
  337. /*
  338. * This routine switches between two different tasks. The process
  339. * state of one is saved on its kernel stack. Then the state
  340. * of the other is restored from its kernel stack. The memory
  341. * management hardware is updated to the second process's state.
  342. * Finally, we can return to the second process, via ret_from_except.
  343. * On entry, r3 points to the THREAD for the current task, r4
  344. * points to the THREAD for the new task.
  345. *
  346. * Note: there are two ways to get to the "going out" portion
  347. * of this code; either by coming in via the entry (_switch)
  348. * or via "fork" which must set up an environment equivalent
  349. * to the "_switch" path. If you change this you'll have to change
  350. * the fork code also.
  351. *
  352. * The code which creates the new task context is in 'copy_thread'
  353. * in arch/powerpc/kernel/process.c
  354. */
  355. .align 7
  356. _GLOBAL(_switch)
  357. mflr r0
  358. std r0,16(r1)
  359. stdu r1,-SWITCH_FRAME_SIZE(r1)
  360. /* r3-r13 are caller saved -- Cort */
  361. SAVE_8GPRS(14, r1)
  362. SAVE_10GPRS(22, r1)
  363. mflr r20 /* Return to switch caller */
  364. mfmsr r22
  365. li r0, MSR_FP
  366. #ifdef CONFIG_VSX
  367. BEGIN_FTR_SECTION
  368. oris r0,r0,MSR_VSX@h /* Disable VSX */
  369. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  370. #endif /* CONFIG_VSX */
  371. #ifdef CONFIG_ALTIVEC
  372. BEGIN_FTR_SECTION
  373. oris r0,r0,MSR_VEC@h /* Disable altivec */
  374. mfspr r24,SPRN_VRSAVE /* save vrsave register value */
  375. std r24,THREAD_VRSAVE(r3)
  376. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  377. #endif /* CONFIG_ALTIVEC */
  378. #ifdef CONFIG_PPC64
  379. BEGIN_FTR_SECTION
  380. mfspr r25,SPRN_DSCR
  381. std r25,THREAD_DSCR(r3)
  382. END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
  383. #endif
  384. and. r0,r0,r22
  385. beq+ 1f
  386. andc r22,r22,r0
  387. MTMSRD(r22)
  388. isync
  389. 1: std r20,_NIP(r1)
  390. mfcr r23
  391. std r23,_CCR(r1)
  392. std r1,KSP(r3) /* Set old stack pointer */
  393. #ifdef CONFIG_SMP
  394. /* We need a sync somewhere here to make sure that if the
  395. * previous task gets rescheduled on another CPU, it sees all
  396. * stores it has performed on this one.
  397. */
  398. sync
  399. #endif /* CONFIG_SMP */
  400. /*
  401. * If we optimise away the clear of the reservation in system
  402. * calls because we know the CPU tracks the address of the
  403. * reservation, then we need to clear it here to cover the
  404. * case that the kernel context switch path has no larx
  405. * instructions.
  406. */
  407. BEGIN_FTR_SECTION
  408. ldarx r6,0,r1
  409. END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS)
  410. addi r6,r4,-THREAD /* Convert THREAD to 'current' */
  411. std r6,PACACURRENT(r13) /* Set new 'current' */
  412. ld r8,KSP(r4) /* new stack pointer */
  413. #ifdef CONFIG_PPC_BOOK3S
  414. BEGIN_FTR_SECTION
  415. BEGIN_FTR_SECTION_NESTED(95)
  416. clrrdi r6,r8,28 /* get its ESID */
  417. clrrdi r9,r1,28 /* get current sp ESID */
  418. FTR_SECTION_ELSE_NESTED(95)
  419. clrrdi r6,r8,40 /* get its 1T ESID */
  420. clrrdi r9,r1,40 /* get current sp 1T ESID */
  421. ALT_MMU_FTR_SECTION_END_NESTED_IFCLR(MMU_FTR_1T_SEGMENT, 95)
  422. FTR_SECTION_ELSE
  423. b 2f
  424. ALT_MMU_FTR_SECTION_END_IFSET(MMU_FTR_SLB)
  425. clrldi. r0,r6,2 /* is new ESID c00000000? */
  426. cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
  427. cror eq,4*cr1+eq,eq
  428. beq 2f /* if yes, don't slbie it */
  429. /* Bolt in the new stack SLB entry */
  430. ld r7,KSP_VSID(r4) /* Get new stack's VSID */
  431. oris r0,r6,(SLB_ESID_V)@h
  432. ori r0,r0,(SLB_NUM_BOLTED-1)@l
  433. BEGIN_FTR_SECTION
  434. li r9,MMU_SEGSIZE_1T /* insert B field */
  435. oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
  436. rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
  437. END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
  438. /* Update the last bolted SLB. No write barriers are needed
  439. * here, provided we only update the current CPU's SLB shadow
  440. * buffer.
  441. */
  442. ld r9,PACA_SLBSHADOWPTR(r13)
  443. li r12,0
  444. std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
  445. std r7,SLBSHADOW_STACKVSID(r9) /* Save VSID */
  446. std r0,SLBSHADOW_STACKESID(r9) /* Save ESID */
  447. /* No need to check for MMU_FTR_NO_SLBIE_B here, since when
  448. * we have 1TB segments, the only CPUs known to have the errata
  449. * only support less than 1TB of system memory and we'll never
  450. * actually hit this code path.
  451. */
  452. slbie r6
  453. slbie r6 /* Workaround POWER5 < DD2.1 issue */
  454. slbmte r7,r0
  455. isync
  456. 2:
  457. #endif /* !CONFIG_PPC_BOOK3S */
  458. clrrdi r7,r8,THREAD_SHIFT /* base of new stack */
  459. /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
  460. because we don't need to leave the 288-byte ABI gap at the
  461. top of the kernel stack. */
  462. addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
  463. mr r1,r8 /* start using new stack pointer */
  464. std r7,PACAKSAVE(r13)
  465. ld r6,_CCR(r1)
  466. mtcrf 0xFF,r6
  467. #ifdef CONFIG_ALTIVEC
  468. BEGIN_FTR_SECTION
  469. ld r0,THREAD_VRSAVE(r4)
  470. mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
  471. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  472. #endif /* CONFIG_ALTIVEC */
  473. #ifdef CONFIG_PPC64
  474. BEGIN_FTR_SECTION
  475. ld r0,THREAD_DSCR(r4)
  476. cmpd r0,r25
  477. beq 1f
  478. mtspr SPRN_DSCR,r0
  479. 1:
  480. END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
  481. #endif
  482. /* r3-r13 are destroyed -- Cort */
  483. REST_8GPRS(14, r1)
  484. REST_10GPRS(22, r1)
  485. /* convert old thread to its task_struct for return value */
  486. addi r3,r3,-THREAD
  487. ld r7,_NIP(r1) /* Return to _switch caller in new task */
  488. mtlr r7
  489. addi r1,r1,SWITCH_FRAME_SIZE
  490. blr
  491. .align 7
  492. _GLOBAL(ret_from_except)
  493. ld r11,_TRAP(r1)
  494. andi. r0,r11,1
  495. bne .ret_from_except_lite
  496. REST_NVGPRS(r1)
  497. _GLOBAL(ret_from_except_lite)
  498. /*
  499. * Disable interrupts so that current_thread_info()->flags
  500. * can't change between when we test it and when we return
  501. * from the interrupt.
  502. */
  503. #ifdef CONFIG_PPC_BOOK3E
  504. wrteei 0
  505. #else
  506. ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
  507. mtmsrd r10,1 /* Update machine state */
  508. #endif /* CONFIG_PPC_BOOK3E */
  509. #ifdef CONFIG_PREEMPT
  510. clrrdi r9,r1,THREAD_SHIFT /* current_thread_info() */
  511. li r0,_TIF_NEED_RESCHED /* bits to check */
  512. ld r3,_MSR(r1)
  513. ld r4,TI_FLAGS(r9)
  514. /* Move MSR_PR bit in r3 to _TIF_SIGPENDING position in r0 */
  515. rlwimi r0,r3,32+TIF_SIGPENDING-MSR_PR_LG,_TIF_SIGPENDING
  516. and. r0,r4,r0 /* check NEED_RESCHED and maybe SIGPENDING */
  517. bne do_work
  518. #else /* !CONFIG_PREEMPT */
  519. ld r3,_MSR(r1) /* Returning to user mode? */
  520. andi. r3,r3,MSR_PR
  521. beq restore /* if not, just restore regs and return */
  522. /* Check current_thread_info()->flags */
  523. clrrdi r9,r1,THREAD_SHIFT
  524. ld r4,TI_FLAGS(r9)
  525. andi. r0,r4,_TIF_USER_WORK_MASK
  526. bne do_work
  527. #endif /* !CONFIG_PREEMPT */
  528. .globl fast_exc_return_irq
  529. fast_exc_return_irq:
  530. restore:
  531. /*
  532. * This is the main kernel exit path. First we check if we
  533. * are about to re-enable interrupts
  534. */
  535. ld r5,SOFTE(r1)
  536. lbz r6,PACASOFTIRQEN(r13)
  537. cmpwi cr0,r5,0
  538. beq restore_irq_off
  539. /* We are enabling, were we already enabled ? Yes, just return */
  540. cmpwi cr0,r6,1
  541. beq cr0,do_restore
  542. /*
  543. * We are about to soft-enable interrupts (we are hard disabled
  544. * at this point). We check if there's anything that needs to
  545. * be replayed first.
  546. */
  547. lbz r0,PACAIRQHAPPENED(r13)
  548. cmpwi cr0,r0,0
  549. bne- restore_check_irq_replay
  550. /*
  551. * Get here when nothing happened while soft-disabled, just
  552. * soft-enable and move-on. We will hard-enable as a side
  553. * effect of rfi
  554. */
  555. restore_no_replay:
  556. TRACE_ENABLE_INTS
  557. li r0,1
  558. stb r0,PACASOFTIRQEN(r13);
  559. /*
  560. * Final return path. BookE is handled in a different file
  561. */
  562. do_restore:
  563. #ifdef CONFIG_PPC_BOOK3E
  564. b .exception_return_book3e
  565. #else
  566. /*
  567. * Clear the reservation. If we know the CPU tracks the address of
  568. * the reservation then we can potentially save some cycles and use
  569. * a larx. On POWER6 and POWER7 this is significantly faster.
  570. */
  571. BEGIN_FTR_SECTION
  572. stdcx. r0,0,r1 /* to clear the reservation */
  573. FTR_SECTION_ELSE
  574. ldarx r4,0,r1
  575. ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
  576. /*
  577. * Some code path such as load_up_fpu or altivec return directly
  578. * here. They run entirely hard disabled and do not alter the
  579. * interrupt state. They also don't use lwarx/stwcx. and thus
  580. * are known not to leave dangling reservations.
  581. */
  582. .globl fast_exception_return
  583. fast_exception_return:
  584. ld r3,_MSR(r1)
  585. ld r4,_CTR(r1)
  586. ld r0,_LINK(r1)
  587. mtctr r4
  588. mtlr r0
  589. ld r4,_XER(r1)
  590. mtspr SPRN_XER,r4
  591. REST_8GPRS(5, r1)
  592. andi. r0,r3,MSR_RI
  593. beq- unrecov_restore
  594. /*
  595. * Clear RI before restoring r13. If we are returning to
  596. * userspace and we take an exception after restoring r13,
  597. * we end up corrupting the userspace r13 value.
  598. */
  599. ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */
  600. andc r4,r4,r0 /* r0 contains MSR_RI here */
  601. mtmsrd r4,1
  602. /*
  603. * r13 is our per cpu area, only restore it if we are returning to
  604. * userspace the value stored in the stack frame may belong to
  605. * another CPU.
  606. */
  607. andi. r0,r3,MSR_PR
  608. beq 1f
  609. ACCOUNT_CPU_USER_EXIT(r2, r4)
  610. REST_GPR(13, r1)
  611. 1:
  612. mtspr SPRN_SRR1,r3
  613. ld r2,_CCR(r1)
  614. mtcrf 0xFF,r2
  615. ld r2,_NIP(r1)
  616. mtspr SPRN_SRR0,r2
  617. ld r0,GPR0(r1)
  618. ld r2,GPR2(r1)
  619. ld r3,GPR3(r1)
  620. ld r4,GPR4(r1)
  621. ld r1,GPR1(r1)
  622. rfid
  623. b . /* prevent speculative execution */
  624. #endif /* CONFIG_PPC_BOOK3E */
  625. /*
  626. * We are returning to a context with interrupts soft disabled.
  627. *
  628. * However, we may also about to hard enable, so we need to
  629. * make sure that in this case, we also clear PACA_IRQ_HARD_DIS
  630. * or that bit can get out of sync and bad things will happen
  631. */
  632. restore_irq_off:
  633. ld r3,_MSR(r1)
  634. lbz r7,PACAIRQHAPPENED(r13)
  635. andi. r0,r3,MSR_EE
  636. beq 1f
  637. rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS
  638. stb r7,PACAIRQHAPPENED(r13)
  639. 1: li r0,0
  640. stb r0,PACASOFTIRQEN(r13);
  641. TRACE_DISABLE_INTS
  642. b do_restore
  643. /*
  644. * Something did happen, check if a re-emit is needed
  645. * (this also clears paca->irq_happened)
  646. */
  647. restore_check_irq_replay:
  648. /* XXX: We could implement a fast path here where we check
  649. * for irq_happened being just 0x01, in which case we can
  650. * clear it and return. That means that we would potentially
  651. * miss a decrementer having wrapped all the way around.
  652. *
  653. * Still, this might be useful for things like hash_page
  654. */
  655. bl .__check_irq_replay
  656. cmpwi cr0,r3,0
  657. beq restore_no_replay
  658. /*
  659. * We need to re-emit an interrupt. We do so by re-using our
  660. * existing exception frame. We first change the trap value,
  661. * but we need to ensure we preserve the low nibble of it
  662. */
  663. ld r4,_TRAP(r1)
  664. clrldi r4,r4,60
  665. or r4,r4,r3
  666. std r4,_TRAP(r1)
  667. /*
  668. * Then find the right handler and call it. Interrupts are
  669. * still soft-disabled and we keep them that way.
  670. */
  671. cmpwi cr0,r3,0x500
  672. bne 1f
  673. addi r3,r1,STACK_FRAME_OVERHEAD;
  674. bl .do_IRQ
  675. b .ret_from_except
  676. 1: cmpwi cr0,r3,0x900
  677. bne 1f
  678. addi r3,r1,STACK_FRAME_OVERHEAD;
  679. bl .timer_interrupt
  680. b .ret_from_except
  681. #ifdef CONFIG_PPC_BOOK3E
  682. 1: cmpwi cr0,r3,0x280
  683. bne 1f
  684. addi r3,r1,STACK_FRAME_OVERHEAD;
  685. bl .doorbell_exception
  686. b .ret_from_except
  687. #endif /* CONFIG_PPC_BOOK3E */
  688. 1: b .ret_from_except /* What else to do here ? */
  689. 3:
  690. do_work:
  691. #ifdef CONFIG_PREEMPT
  692. andi. r0,r3,MSR_PR /* Returning to user mode? */
  693. bne user_work
  694. /* Check that preempt_count() == 0 and interrupts are enabled */
  695. lwz r8,TI_PREEMPT(r9)
  696. cmpwi cr1,r8,0
  697. ld r0,SOFTE(r1)
  698. cmpdi r0,0
  699. crandc eq,cr1*4+eq,eq
  700. bne restore
  701. /*
  702. * Here we are preempting the current task. We want to make
  703. * sure we are soft-disabled first
  704. */
  705. SOFT_DISABLE_INTS(r3,r4)
  706. 1: bl .preempt_schedule_irq
  707. /* Re-test flags and eventually loop */
  708. clrrdi r9,r1,THREAD_SHIFT
  709. ld r4,TI_FLAGS(r9)
  710. andi. r0,r4,_TIF_NEED_RESCHED
  711. bne 1b
  712. b restore
  713. user_work:
  714. #endif /* CONFIG_PREEMPT */
  715. andi. r0,r4,_TIF_NEED_RESCHED
  716. beq 1f
  717. bl .restore_interrupts
  718. bl .schedule
  719. b .ret_from_except_lite
  720. 1: bl .save_nvgprs
  721. bl .restore_interrupts
  722. addi r3,r1,STACK_FRAME_OVERHEAD
  723. bl .do_notify_resume
  724. b .ret_from_except
  725. unrecov_restore:
  726. addi r3,r1,STACK_FRAME_OVERHEAD
  727. bl .unrecoverable_exception
  728. b unrecov_restore
  729. #ifdef CONFIG_PPC_RTAS
  730. /*
  731. * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
  732. * called with the MMU off.
  733. *
  734. * In addition, we need to be in 32b mode, at least for now.
  735. *
  736. * Note: r3 is an input parameter to rtas, so don't trash it...
  737. */
  738. _GLOBAL(enter_rtas)
  739. mflr r0
  740. std r0,16(r1)
  741. stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
  742. /* Because RTAS is running in 32b mode, it clobbers the high order half
  743. * of all registers that it saves. We therefore save those registers
  744. * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
  745. */
  746. SAVE_GPR(2, r1) /* Save the TOC */
  747. SAVE_GPR(13, r1) /* Save paca */
  748. SAVE_8GPRS(14, r1) /* Save the non-volatiles */
  749. SAVE_10GPRS(22, r1) /* ditto */
  750. mfcr r4
  751. std r4,_CCR(r1)
  752. mfctr r5
  753. std r5,_CTR(r1)
  754. mfspr r6,SPRN_XER
  755. std r6,_XER(r1)
  756. mfdar r7
  757. std r7,_DAR(r1)
  758. mfdsisr r8
  759. std r8,_DSISR(r1)
  760. /* Temporary workaround to clear CR until RTAS can be modified to
  761. * ignore all bits.
  762. */
  763. li r0,0
  764. mtcr r0
  765. #ifdef CONFIG_BUG
  766. /* There is no way it is acceptable to get here with interrupts enabled,
  767. * check it with the asm equivalent of WARN_ON
  768. */
  769. lbz r0,PACASOFTIRQEN(r13)
  770. 1: tdnei r0,0
  771. EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
  772. #endif
  773. /* Hard-disable interrupts */
  774. mfmsr r6
  775. rldicl r7,r6,48,1
  776. rotldi r7,r7,16
  777. mtmsrd r7,1
  778. /* Unfortunately, the stack pointer and the MSR are also clobbered,
  779. * so they are saved in the PACA which allows us to restore
  780. * our original state after RTAS returns.
  781. */
  782. std r1,PACAR1(r13)
  783. std r6,PACASAVEDMSR(r13)
  784. /* Setup our real return addr */
  785. LOAD_REG_ADDR(r4,.rtas_return_loc)
  786. clrldi r4,r4,2 /* convert to realmode address */
  787. mtlr r4
  788. li r0,0
  789. ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
  790. andc r0,r6,r0
  791. li r9,1
  792. rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
  793. ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI
  794. andc r6,r0,r9
  795. sync /* disable interrupts so SRR0/1 */
  796. mtmsrd r0 /* don't get trashed */
  797. LOAD_REG_ADDR(r4, rtas)
  798. ld r5,RTASENTRY(r4) /* get the rtas->entry value */
  799. ld r4,RTASBASE(r4) /* get the rtas->base value */
  800. mtspr SPRN_SRR0,r5
  801. mtspr SPRN_SRR1,r6
  802. rfid
  803. b . /* prevent speculative execution */
  804. _STATIC(rtas_return_loc)
  805. /* relocation is off at this point */
  806. GET_PACA(r4)
  807. clrldi r4,r4,2 /* convert to realmode address */
  808. bcl 20,31,$+4
  809. 0: mflr r3
  810. ld r3,(1f-0b)(r3) /* get &.rtas_restore_regs */
  811. mfmsr r6
  812. li r0,MSR_RI
  813. andc r6,r6,r0
  814. sync
  815. mtmsrd r6
  816. ld r1,PACAR1(r4) /* Restore our SP */
  817. ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
  818. mtspr SPRN_SRR0,r3
  819. mtspr SPRN_SRR1,r4
  820. rfid
  821. b . /* prevent speculative execution */
  822. .align 3
  823. 1: .llong .rtas_restore_regs
  824. _STATIC(rtas_restore_regs)
  825. /* relocation is on at this point */
  826. REST_GPR(2, r1) /* Restore the TOC */
  827. REST_GPR(13, r1) /* Restore paca */
  828. REST_8GPRS(14, r1) /* Restore the non-volatiles */
  829. REST_10GPRS(22, r1) /* ditto */
  830. GET_PACA(r13)
  831. ld r4,_CCR(r1)
  832. mtcr r4
  833. ld r5,_CTR(r1)
  834. mtctr r5
  835. ld r6,_XER(r1)
  836. mtspr SPRN_XER,r6
  837. ld r7,_DAR(r1)
  838. mtdar r7
  839. ld r8,_DSISR(r1)
  840. mtdsisr r8
  841. addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
  842. ld r0,16(r1) /* get return address */
  843. mtlr r0
  844. blr /* return to caller */
  845. #endif /* CONFIG_PPC_RTAS */
  846. _GLOBAL(enter_prom)
  847. mflr r0
  848. std r0,16(r1)
  849. stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
  850. /* Because PROM is running in 32b mode, it clobbers the high order half
  851. * of all registers that it saves. We therefore save those registers
  852. * PROM might touch to the stack. (r0, r3-r13 are caller saved)
  853. */
  854. SAVE_GPR(2, r1)
  855. SAVE_GPR(13, r1)
  856. SAVE_8GPRS(14, r1)
  857. SAVE_10GPRS(22, r1)
  858. mfcr r10
  859. mfmsr r11
  860. std r10,_CCR(r1)
  861. std r11,_MSR(r1)
  862. /* Get the PROM entrypoint */
  863. mtlr r4
  864. /* Switch MSR to 32 bits mode
  865. */
  866. #ifdef CONFIG_PPC_BOOK3E
  867. rlwinm r11,r11,0,1,31
  868. mtmsr r11
  869. #else /* CONFIG_PPC_BOOK3E */
  870. mfmsr r11
  871. li r12,1
  872. rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
  873. andc r11,r11,r12
  874. li r12,1
  875. rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
  876. andc r11,r11,r12
  877. mtmsrd r11
  878. #endif /* CONFIG_PPC_BOOK3E */
  879. isync
  880. /* Enter PROM here... */
  881. blrl
  882. /* Just make sure that r1 top 32 bits didn't get
  883. * corrupt by OF
  884. */
  885. rldicl r1,r1,0,32
  886. /* Restore the MSR (back to 64 bits) */
  887. ld r0,_MSR(r1)
  888. MTMSRD(r0)
  889. isync
  890. /* Restore other registers */
  891. REST_GPR(2, r1)
  892. REST_GPR(13, r1)
  893. REST_8GPRS(14, r1)
  894. REST_10GPRS(22, r1)
  895. ld r4,_CCR(r1)
  896. mtcr r4
  897. addi r1,r1,PROM_FRAME_SIZE
  898. ld r0,16(r1)
  899. mtlr r0
  900. blr
  901. #ifdef CONFIG_FUNCTION_TRACER
  902. #ifdef CONFIG_DYNAMIC_FTRACE
  903. _GLOBAL(mcount)
  904. _GLOBAL(_mcount)
  905. blr
  906. _GLOBAL(ftrace_caller)
  907. /* Taken from output of objdump from lib64/glibc */
  908. mflr r3
  909. ld r11, 0(r1)
  910. stdu r1, -112(r1)
  911. std r3, 128(r1)
  912. ld r4, 16(r11)
  913. subi r3, r3, MCOUNT_INSN_SIZE
  914. .globl ftrace_call
  915. ftrace_call:
  916. bl ftrace_stub
  917. nop
  918. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  919. .globl ftrace_graph_call
  920. ftrace_graph_call:
  921. b ftrace_graph_stub
  922. _GLOBAL(ftrace_graph_stub)
  923. #endif
  924. ld r0, 128(r1)
  925. mtlr r0
  926. addi r1, r1, 112
  927. _GLOBAL(ftrace_stub)
  928. blr
  929. #else
  930. _GLOBAL(mcount)
  931. blr
  932. _GLOBAL(_mcount)
  933. /* Taken from output of objdump from lib64/glibc */
  934. mflr r3
  935. ld r11, 0(r1)
  936. stdu r1, -112(r1)
  937. std r3, 128(r1)
  938. ld r4, 16(r11)
  939. subi r3, r3, MCOUNT_INSN_SIZE
  940. LOAD_REG_ADDR(r5,ftrace_trace_function)
  941. ld r5,0(r5)
  942. ld r5,0(r5)
  943. mtctr r5
  944. bctrl
  945. nop
  946. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  947. b ftrace_graph_caller
  948. #endif
  949. ld r0, 128(r1)
  950. mtlr r0
  951. addi r1, r1, 112
  952. _GLOBAL(ftrace_stub)
  953. blr
  954. #endif /* CONFIG_DYNAMIC_FTRACE */
  955. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  956. _GLOBAL(ftrace_graph_caller)
  957. /* load r4 with local address */
  958. ld r4, 128(r1)
  959. subi r4, r4, MCOUNT_INSN_SIZE
  960. /* get the parent address */
  961. ld r11, 112(r1)
  962. addi r3, r11, 16
  963. bl .prepare_ftrace_return
  964. nop
  965. ld r0, 128(r1)
  966. mtlr r0
  967. addi r1, r1, 112
  968. blr
  969. _GLOBAL(return_to_handler)
  970. /* need to save return values */
  971. std r4, -24(r1)
  972. std r3, -16(r1)
  973. std r31, -8(r1)
  974. mr r31, r1
  975. stdu r1, -112(r1)
  976. bl .ftrace_return_to_handler
  977. nop
  978. /* return value has real return address */
  979. mtlr r3
  980. ld r1, 0(r1)
  981. ld r4, -24(r1)
  982. ld r3, -16(r1)
  983. ld r31, -8(r1)
  984. /* Jump back to real return address */
  985. blr
  986. _GLOBAL(mod_return_to_handler)
  987. /* need to save return values */
  988. std r4, -32(r1)
  989. std r3, -24(r1)
  990. /* save TOC */
  991. std r2, -16(r1)
  992. std r31, -8(r1)
  993. mr r31, r1
  994. stdu r1, -112(r1)
  995. /*
  996. * We are in a module using the module's TOC.
  997. * Switch to our TOC to run inside the core kernel.
  998. */
  999. ld r2, PACATOC(r13)
  1000. bl .ftrace_return_to_handler
  1001. nop
  1002. /* return value has real return address */
  1003. mtlr r3
  1004. ld r1, 0(r1)
  1005. ld r4, -32(r1)
  1006. ld r3, -24(r1)
  1007. ld r2, -16(r1)
  1008. ld r31, -8(r1)
  1009. /* Jump back to real return address */
  1010. blr
  1011. #endif /* CONFIG_FUNCTION_GRAPH_TRACER */
  1012. #endif /* CONFIG_FUNCTION_TRACER */