time.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * linux/arch/arm/plat-mxc/time.c
  3. *
  4. * Copyright (C) 2000-2001 Deep Blue Solutions
  5. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  6. * Copyright (C) 2006-2007 Pavel Pisa (ppisa@pikron.com)
  7. * Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de)
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  21. * MA 02110-1301, USA.
  22. */
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/clk.h>
  27. #include <linux/err.h>
  28. #include <mach/hardware.h>
  29. #include <asm/sched_clock.h>
  30. #include <asm/mach/time.h>
  31. #include <mach/common.h>
  32. /*
  33. * There are 2 versions of the timer hardware on Freescale MXC hardware.
  34. * Version 1: MX1/MXL, MX21, MX27.
  35. * Version 2: MX25, MX31, MX35, MX37, MX51
  36. */
  37. /* defines common for all i.MX */
  38. #define MXC_TCTL 0x00
  39. #define MXC_TCTL_TEN (1 << 0) /* Enable module */
  40. #define MXC_TPRER 0x04
  41. /* MX1, MX21, MX27 */
  42. #define MX1_2_TCTL_CLK_PCLK1 (1 << 1)
  43. #define MX1_2_TCTL_IRQEN (1 << 4)
  44. #define MX1_2_TCTL_FRR (1 << 8)
  45. #define MX1_2_TCMP 0x08
  46. #define MX1_2_TCN 0x10
  47. #define MX1_2_TSTAT 0x14
  48. /* MX21, MX27 */
  49. #define MX2_TSTAT_CAPT (1 << 1)
  50. #define MX2_TSTAT_COMP (1 << 0)
  51. /* MX31, MX35, MX25, MX5 */
  52. #define V2_TCTL_WAITEN (1 << 3) /* Wait enable mode */
  53. #define V2_TCTL_CLK_IPG (1 << 6)
  54. #define V2_TCTL_FRR (1 << 9)
  55. #define V2_IR 0x0c
  56. #define V2_TSTAT 0x08
  57. #define V2_TSTAT_OF1 (1 << 0)
  58. #define V2_TCN 0x24
  59. #define V2_TCMP 0x10
  60. #define timer_is_v1() (cpu_is_mx1() || cpu_is_mx21() || cpu_is_mx27())
  61. #define timer_is_v2() (!timer_is_v1())
  62. static struct clock_event_device clockevent_mxc;
  63. static enum clock_event_mode clockevent_mode = CLOCK_EVT_MODE_UNUSED;
  64. static void __iomem *timer_base;
  65. static inline void gpt_irq_disable(void)
  66. {
  67. unsigned int tmp;
  68. if (timer_is_v2())
  69. __raw_writel(0, timer_base + V2_IR);
  70. else {
  71. tmp = __raw_readl(timer_base + MXC_TCTL);
  72. __raw_writel(tmp & ~MX1_2_TCTL_IRQEN, timer_base + MXC_TCTL);
  73. }
  74. }
  75. static inline void gpt_irq_enable(void)
  76. {
  77. if (timer_is_v2())
  78. __raw_writel(1<<0, timer_base + V2_IR);
  79. else {
  80. __raw_writel(__raw_readl(timer_base + MXC_TCTL) | MX1_2_TCTL_IRQEN,
  81. timer_base + MXC_TCTL);
  82. }
  83. }
  84. static void gpt_irq_acknowledge(void)
  85. {
  86. if (timer_is_v1()) {
  87. if (cpu_is_mx1())
  88. __raw_writel(0, timer_base + MX1_2_TSTAT);
  89. else
  90. __raw_writel(MX2_TSTAT_CAPT | MX2_TSTAT_COMP,
  91. timer_base + MX1_2_TSTAT);
  92. } else if (timer_is_v2())
  93. __raw_writel(V2_TSTAT_OF1, timer_base + V2_TSTAT);
  94. }
  95. static void __iomem *sched_clock_reg;
  96. static u32 notrace mxc_read_sched_clock(void)
  97. {
  98. return sched_clock_reg ? __raw_readl(sched_clock_reg) : 0;
  99. }
  100. static int __init mxc_clocksource_init(struct clk *timer_clk)
  101. {
  102. unsigned int c = clk_get_rate(timer_clk);
  103. void __iomem *reg = timer_base + (timer_is_v2() ? V2_TCN : MX1_2_TCN);
  104. sched_clock_reg = reg;
  105. setup_sched_clock(mxc_read_sched_clock, 32, c);
  106. return clocksource_mmio_init(reg, "mxc_timer1", c, 200, 32,
  107. clocksource_mmio_readl_up);
  108. }
  109. /* clock event */
  110. static int mx1_2_set_next_event(unsigned long evt,
  111. struct clock_event_device *unused)
  112. {
  113. unsigned long tcmp;
  114. tcmp = __raw_readl(timer_base + MX1_2_TCN) + evt;
  115. __raw_writel(tcmp, timer_base + MX1_2_TCMP);
  116. return (int)(tcmp - __raw_readl(timer_base + MX1_2_TCN)) < 0 ?
  117. -ETIME : 0;
  118. }
  119. static int v2_set_next_event(unsigned long evt,
  120. struct clock_event_device *unused)
  121. {
  122. unsigned long tcmp;
  123. tcmp = __raw_readl(timer_base + V2_TCN) + evt;
  124. __raw_writel(tcmp, timer_base + V2_TCMP);
  125. return (int)(tcmp - __raw_readl(timer_base + V2_TCN)) < 0 ?
  126. -ETIME : 0;
  127. }
  128. #ifdef DEBUG
  129. static const char *clock_event_mode_label[] = {
  130. [CLOCK_EVT_MODE_PERIODIC] = "CLOCK_EVT_MODE_PERIODIC",
  131. [CLOCK_EVT_MODE_ONESHOT] = "CLOCK_EVT_MODE_ONESHOT",
  132. [CLOCK_EVT_MODE_SHUTDOWN] = "CLOCK_EVT_MODE_SHUTDOWN",
  133. [CLOCK_EVT_MODE_UNUSED] = "CLOCK_EVT_MODE_UNUSED"
  134. };
  135. #endif /* DEBUG */
  136. static void mxc_set_mode(enum clock_event_mode mode,
  137. struct clock_event_device *evt)
  138. {
  139. unsigned long flags;
  140. /*
  141. * The timer interrupt generation is disabled at least
  142. * for enough time to call mxc_set_next_event()
  143. */
  144. local_irq_save(flags);
  145. /* Disable interrupt in GPT module */
  146. gpt_irq_disable();
  147. if (mode != clockevent_mode) {
  148. /* Set event time into far-far future */
  149. if (timer_is_v2())
  150. __raw_writel(__raw_readl(timer_base + V2_TCN) - 3,
  151. timer_base + V2_TCMP);
  152. else
  153. __raw_writel(__raw_readl(timer_base + MX1_2_TCN) - 3,
  154. timer_base + MX1_2_TCMP);
  155. /* Clear pending interrupt */
  156. gpt_irq_acknowledge();
  157. }
  158. #ifdef DEBUG
  159. printk(KERN_INFO "mxc_set_mode: changing mode from %s to %s\n",
  160. clock_event_mode_label[clockevent_mode],
  161. clock_event_mode_label[mode]);
  162. #endif /* DEBUG */
  163. /* Remember timer mode */
  164. clockevent_mode = mode;
  165. local_irq_restore(flags);
  166. switch (mode) {
  167. case CLOCK_EVT_MODE_PERIODIC:
  168. printk(KERN_ERR"mxc_set_mode: Periodic mode is not "
  169. "supported for i.MX\n");
  170. break;
  171. case CLOCK_EVT_MODE_ONESHOT:
  172. /*
  173. * Do not put overhead of interrupt enable/disable into
  174. * mxc_set_next_event(), the core has about 4 minutes
  175. * to call mxc_set_next_event() or shutdown clock after
  176. * mode switching
  177. */
  178. local_irq_save(flags);
  179. gpt_irq_enable();
  180. local_irq_restore(flags);
  181. break;
  182. case CLOCK_EVT_MODE_SHUTDOWN:
  183. case CLOCK_EVT_MODE_UNUSED:
  184. case CLOCK_EVT_MODE_RESUME:
  185. /* Left event sources disabled, no more interrupts appear */
  186. break;
  187. }
  188. }
  189. /*
  190. * IRQ handler for the timer
  191. */
  192. static irqreturn_t mxc_timer_interrupt(int irq, void *dev_id)
  193. {
  194. struct clock_event_device *evt = &clockevent_mxc;
  195. uint32_t tstat;
  196. if (timer_is_v2())
  197. tstat = __raw_readl(timer_base + V2_TSTAT);
  198. else
  199. tstat = __raw_readl(timer_base + MX1_2_TSTAT);
  200. gpt_irq_acknowledge();
  201. evt->event_handler(evt);
  202. return IRQ_HANDLED;
  203. }
  204. static struct irqaction mxc_timer_irq = {
  205. .name = "i.MX Timer Tick",
  206. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  207. .handler = mxc_timer_interrupt,
  208. };
  209. static struct clock_event_device clockevent_mxc = {
  210. .name = "mxc_timer1",
  211. .features = CLOCK_EVT_FEAT_ONESHOT,
  212. .shift = 32,
  213. .set_mode = mxc_set_mode,
  214. .set_next_event = mx1_2_set_next_event,
  215. .rating = 200,
  216. };
  217. static int __init mxc_clockevent_init(struct clk *timer_clk)
  218. {
  219. unsigned int c = clk_get_rate(timer_clk);
  220. if (timer_is_v2())
  221. clockevent_mxc.set_next_event = v2_set_next_event;
  222. clockevent_mxc.mult = div_sc(c, NSEC_PER_SEC,
  223. clockevent_mxc.shift);
  224. clockevent_mxc.max_delta_ns =
  225. clockevent_delta2ns(0xfffffffe, &clockevent_mxc);
  226. clockevent_mxc.min_delta_ns =
  227. clockevent_delta2ns(0xff, &clockevent_mxc);
  228. clockevent_mxc.cpumask = cpumask_of(0);
  229. clockevents_register_device(&clockevent_mxc);
  230. return 0;
  231. }
  232. void __init mxc_timer_init(struct clk *timer_clk, void __iomem *base, int irq)
  233. {
  234. uint32_t tctl_val;
  235. struct clk *timer_ipg_clk;
  236. if (!timer_clk) {
  237. timer_clk = clk_get_sys("imx-gpt.0", "per");
  238. if (IS_ERR(timer_clk)) {
  239. pr_err("i.MX timer: unable to get clk\n");
  240. return;
  241. }
  242. timer_ipg_clk = clk_get_sys("imx-gpt.0", "ipg");
  243. if (!IS_ERR(timer_ipg_clk))
  244. clk_prepare_enable(timer_ipg_clk);
  245. }
  246. clk_prepare_enable(timer_clk);
  247. timer_base = base;
  248. /*
  249. * Initialise to a known state (all timers off, and timing reset)
  250. */
  251. __raw_writel(0, timer_base + MXC_TCTL);
  252. __raw_writel(0, timer_base + MXC_TPRER); /* see datasheet note */
  253. if (timer_is_v2())
  254. tctl_val = V2_TCTL_CLK_IPG | V2_TCTL_FRR | V2_TCTL_WAITEN | MXC_TCTL_TEN;
  255. else
  256. tctl_val = MX1_2_TCTL_FRR | MX1_2_TCTL_CLK_PCLK1 | MXC_TCTL_TEN;
  257. __raw_writel(tctl_val, timer_base + MXC_TCTL);
  258. /* init and register the timer to the framework */
  259. mxc_clocksource_init(timer_clk);
  260. mxc_clockevent_init(timer_clk);
  261. /* Make irqs happen */
  262. setup_irq(irq, &mxc_timer_irq);
  263. }