board-mop500-pins.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/bug.h>
  9. #include <linux/string.h>
  10. #include <linux/pinctrl/machine.h>
  11. #include <asm/mach-types.h>
  12. #include <plat/pincfg.h>
  13. #include <plat/gpio-nomadik.h>
  14. #include <mach/hardware.h>
  15. #include "pins-db8500.h"
  16. #include "board-mop500.h"
  17. enum custom_pin_cfg_t {
  18. PINS_FOR_DEFAULT,
  19. PINS_FOR_U9500,
  20. };
  21. static enum custom_pin_cfg_t pinsfor;
  22. /* These simply sets bias for pins */
  23. #define BIAS(a,b) static unsigned long a[] = { b }
  24. BIAS(pd, PIN_PULL_DOWN);
  25. BIAS(slpm_gpio_nopull, PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  26. BIAS(in_nopull, PIN_INPUT_NOPULL);
  27. BIAS(in_nopull_sleep_nowkup, PIN_INPUT_NOPULL|PIN_SLPM_WAKEUP_DISABLE);
  28. BIAS(in_pu, PIN_INPUT_PULLUP);
  29. BIAS(in_pd, PIN_INPUT_PULLDOWN);
  30. BIAS(in_pd_slpm_in_pu, PIN_INPUT_PULLDOWN|PIN_SLPM_INPUT_PULLUP);
  31. BIAS(in_pu_slpm_out_lo, PIN_INPUT_PULLUP|PIN_SLPM_OUTPUT_LOW);
  32. BIAS(out_hi, PIN_OUTPUT_HIGH);
  33. BIAS(out_lo, PIN_OUTPUT_LOW);
  34. BIAS(out_lo_sleep_nowkup, PIN_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE);
  35. /* These also force them into GPIO mode */
  36. BIAS(gpio_in_pu, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED);
  37. BIAS(gpio_in_pd, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED);
  38. BIAS(gpio_in_pu_slpm_gpio_nopull, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  39. BIAS(gpio_in_pd_slpm_gpio_nopull, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  40. BIAS(gpio_out_hi, PIN_OUTPUT_HIGH|PIN_GPIOMODE_ENABLED);
  41. BIAS(gpio_out_lo, PIN_OUTPUT_LOW|PIN_GPIOMODE_ENABLED);
  42. /* Sleep modes */
  43. BIAS(sleep_in_wkup_pdis, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  44. BIAS(sleep_in_nopull_wkup, PIN_INPUT_NOPULL|PIN_SLPM_WAKEUP_ENABLE);
  45. BIAS(sleep_out_hi_wkup_pdis, PIN_SLPM_OUTPUT_HIGH|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  46. BIAS(sleep_out_lo_wkup, PIN_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE);
  47. BIAS(sleep_out_wkup_pdis, PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  48. /* We use these to define hog settings that are always done on boot */
  49. #define DB8500_MUX_HOG(group,func) \
  50. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-db8500", group, func)
  51. #define DB8500_PIN_HOG(pin,conf) \
  52. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-db8500", pin, conf)
  53. /* These are default states associated with device and changed runtime */
  54. #define DB8500_MUX(group,func,dev) \
  55. PIN_MAP_MUX_GROUP_DEFAULT(dev, "pinctrl-db8500", group, func)
  56. #define DB8500_PIN(pin,conf,dev) \
  57. PIN_MAP_CONFIGS_PIN_DEFAULT(dev, "pinctrl-db8500", pin, conf)
  58. #define DB8500_PIN_SLEEP(pin,conf,dev) \
  59. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  60. pin, conf)
  61. /* Pin control settings */
  62. static struct pinctrl_map __initdata mop500_family_pinmap[] = {
  63. /*
  64. * uMSP0, mux in 4 pins, regular placement of RX/TX
  65. * explicitly set the pins to no pull
  66. */
  67. DB8500_MUX_HOG("msp0txrx_a_1", "msp0"),
  68. DB8500_MUX_HOG("msp0tfstck_a_1", "msp0"),
  69. DB8500_PIN_HOG("GPIO12_AC4", in_nopull), /* TXD */
  70. DB8500_PIN_HOG("GPIO15_AC3", in_nopull), /* RXD */
  71. DB8500_PIN_HOG("GPIO13_AF3", in_nopull), /* TFS */
  72. DB8500_PIN_HOG("GPIO14_AE3", in_nopull), /* TCK */
  73. /* MSP2 for HDMI, pull down TXD, TCK, TFS */
  74. DB8500_MUX_HOG("msp2_a_1", "msp2"),
  75. DB8500_PIN_HOG("GPIO193_AH27", in_pd), /* TXD */
  76. DB8500_PIN_HOG("GPIO194_AF27", in_pd), /* TCK */
  77. DB8500_PIN_HOG("GPIO195_AG28", in_pd), /* TFS */
  78. DB8500_PIN_HOG("GPIO196_AG26", out_lo), /* RXD */
  79. /*
  80. * LCD, set TE0 (using LCD VSI0) and D14 (touch screen interrupt) to
  81. * pull-up
  82. * TODO: is this really correct? Snowball doesn't have a LCD.
  83. */
  84. DB8500_MUX_HOG("lcdvsi0_a_1", "lcd"),
  85. DB8500_PIN_HOG("GPIO68_E1", in_pu),
  86. DB8500_PIN_HOG("GPIO84_C2", gpio_in_pu),
  87. /*
  88. * STMPE1601/tc35893 keypad IRQ GPIO 218
  89. * TODO: set for snowball and HREF really??
  90. */
  91. DB8500_PIN_HOG("GPIO218_AH11", gpio_in_pu),
  92. /*
  93. * UART0, we do not mux in u0 here.
  94. * uart-0 pins gpio configuration should be kept intact to prevent
  95. * a glitch in tx line when the tty dev is opened. Later these pins
  96. * are configured to uart mop500_pins_uart0
  97. */
  98. DB8500_PIN_HOG("GPIO0_AJ5", in_pu), /* CTS */
  99. DB8500_PIN_HOG("GPIO1_AJ3", out_hi), /* RTS */
  100. DB8500_PIN_HOG("GPIO2_AH4", in_pu), /* RXD */
  101. DB8500_PIN_HOG("GPIO3_AH3", out_hi), /* TXD */
  102. /*
  103. * Mux in UART2 on altfunction C and set pull-ups.
  104. * TODO: is this used on U8500 variants and Snowball really?
  105. * The setting on GPIO31 conflicts with magnetometer use on hrefv60
  106. */
  107. DB8500_MUX_HOG("u2rxtx_c_1", "u2"),
  108. DB8500_MUX_HOG("u2ctsrts_c_1", "u2"),
  109. DB8500_PIN_HOG("GPIO29_W2", in_pu), /* RXD */
  110. DB8500_PIN_HOG("GPIO30_W3", out_hi), /* TXD */
  111. DB8500_PIN_HOG("GPIO31_V3", in_pu), /* CTS */
  112. DB8500_PIN_HOG("GPIO32_V2", out_hi), /* RTS */
  113. /*
  114. * The following pin sets were known as "runtime pins" before being
  115. * converted to the pinctrl model. Here we model them as "default"
  116. * states.
  117. */
  118. /* Mux in UART0 after initialization */
  119. DB8500_MUX("u0_a_1", "u0", "uart0"),
  120. DB8500_PIN("GPIO0_AJ5", in_pu, "uart0"), /* CTS */
  121. DB8500_PIN("GPIO1_AJ3", out_hi, "uart0"), /* RTS */
  122. DB8500_PIN("GPIO2_AH4", in_pu, "uart0"), /* RXD */
  123. DB8500_PIN("GPIO3_AH3", out_hi, "uart0"), /* TXD */
  124. /* UART0 sleep state */
  125. DB8500_PIN_SLEEP("GPIO0_AJ5", sleep_in_wkup_pdis, "uart0"),
  126. DB8500_PIN_SLEEP("GPIO1_AJ3", sleep_out_hi_wkup_pdis, "uart0"),
  127. DB8500_PIN_SLEEP("GPIO2_AH4", sleep_in_wkup_pdis, "uart0"),
  128. DB8500_PIN_SLEEP("GPIO3_AH3", sleep_out_wkup_pdis, "uart0"),
  129. /* MSP1 for ALSA codec */
  130. DB8500_MUX("msp1txrx_a_1", "msp1", "ux500-msp-i2s.1"),
  131. DB8500_MUX("msp1_a_1", "msp1", "ux500-msp-i2s.1"),
  132. DB8500_PIN("GPIO33_AF2", out_lo_sleep_nowkup, "ux500-msp-i2s.1"),
  133. DB8500_PIN("GPIO34_AE1", in_nopull_sleep_nowkup, "ux500-msp-i2s.1"),
  134. DB8500_PIN("GPIO35_AE2", in_nopull_sleep_nowkup, "ux500-msp-i2s.1"),
  135. DB8500_PIN("GPIO36_AG2", in_nopull_sleep_nowkup, "ux500-msp-i2s.1"),
  136. /* MSP1 sleep state */
  137. DB8500_PIN_SLEEP("GPIO33_AF2", sleep_out_lo_wkup, "ux500-msp-i2s.1"),
  138. DB8500_PIN_SLEEP("GPIO34_AE1", sleep_in_nopull_wkup, "ux500-msp-i2s.1"),
  139. DB8500_PIN_SLEEP("GPIO35_AE2", sleep_in_nopull_wkup, "ux500-msp-i2s.1"),
  140. DB8500_PIN_SLEEP("GPIO36_AG2", sleep_in_nopull_wkup, "ux500-msp-i2s.1"),
  141. /* Mux in LCD data lines 8 thru 11 and LCDA CLK for MCDE TVOUT */
  142. DB8500_MUX("lcd_d8_d11_a_1", "lcd", "mcde-tvout"),
  143. DB8500_MUX("lcdaclk_b_1", "lcda", "mcde-tvout"),
  144. /* Mux in LCD VSI1 and pull it up for MCDE HDMI output */
  145. DB8500_MUX("lcdvsi1_a_1", "lcd", "av8100-hdmi"),
  146. /* Mux in I2C blocks, put pins into GPIO in sleepmode no pull-up */
  147. DB8500_MUX("i2c0_a_1", "i2c0", "nmk-i2c.0"),
  148. DB8500_PIN("GPIO147_C15", slpm_gpio_nopull, "nmk-i2c.0"),
  149. DB8500_PIN("GPIO148_B16", slpm_gpio_nopull, "nmk-i2c.0"),
  150. DB8500_MUX("i2c1_b_2", "i2c1", "nmk-i2c.1"),
  151. DB8500_PIN("GPIO16_AD3", slpm_gpio_nopull, "nmk-i2c.1"),
  152. DB8500_PIN("GPIO17_AD4", slpm_gpio_nopull, "nmk-i2c.1"),
  153. DB8500_MUX("i2c2_b_2", "i2c2", "nmk-i2c.2"),
  154. DB8500_PIN("GPIO10_AF5", slpm_gpio_nopull, "nmk-i2c.2"),
  155. DB8500_PIN("GPIO11_AG4", slpm_gpio_nopull, "nmk-i2c.2"),
  156. DB8500_MUX("i2c3_c_2", "i2c3", "nmk-i2c.3"),
  157. DB8500_PIN("GPIO229_AG7", slpm_gpio_nopull, "nmk-i2c.3"),
  158. DB8500_PIN("GPIO230_AF7", slpm_gpio_nopull, "nmk-i2c.3"),
  159. /* Mux in SDI0 (here called MC0) used for removable MMC/SD/SDIO cards */
  160. DB8500_MUX("mc0_a_1", "mc0", "sdi0"),
  161. DB8500_PIN("GPIO18_AC2", out_hi, "sdi0"), /* CMDDIR */
  162. DB8500_PIN("GPIO19_AC1", out_hi, "sdi0"), /* DAT0DIR */
  163. DB8500_PIN("GPIO20_AB4", out_hi, "sdi0"), /* DAT2DIR */
  164. DB8500_PIN("GPIO22_AA3", in_nopull, "sdi0"), /* FBCLK */
  165. DB8500_PIN("GPIO23_AA4", out_lo, "sdi0"), /* CLK */
  166. DB8500_PIN("GPIO24_AB2", in_pu, "sdi0"), /* CMD */
  167. DB8500_PIN("GPIO25_Y4", in_pu, "sdi0"), /* DAT0 */
  168. DB8500_PIN("GPIO26_Y2", in_pu, "sdi0"), /* DAT1 */
  169. DB8500_PIN("GPIO27_AA2", in_pu, "sdi0"), /* DAT2 */
  170. DB8500_PIN("GPIO28_AA1", in_pu, "sdi0"), /* DAT3 */
  171. /* Mux in SDI1 (here called MC1) used for SDIO for CW1200 WLAN */
  172. DB8500_MUX("mc1_a_1", "mc1", "sdi1"),
  173. DB8500_PIN("GPIO208_AH16", out_lo, "sdi1"), /* CLK */
  174. DB8500_PIN("GPIO209_AG15", in_nopull, "sdi1"), /* FBCLK */
  175. DB8500_PIN("GPIO210_AJ15", in_pu, "sdi1"), /* CMD */
  176. DB8500_PIN("GPIO211_AG14", in_pu, "sdi1"), /* DAT0 */
  177. DB8500_PIN("GPIO212_AF13", in_pu, "sdi1"), /* DAT1 */
  178. DB8500_PIN("GPIO213_AG13", in_pu, "sdi1"), /* DAT2 */
  179. DB8500_PIN("GPIO214_AH15", in_pu, "sdi1"), /* DAT3 */
  180. /* Mux in SDI2 (here called MC2) used for for PoP eMMC */
  181. DB8500_MUX("mc2_a_1", "mc2", "sdi2"),
  182. DB8500_PIN("GPIO128_A5", out_lo, "sdi2"), /* CLK */
  183. DB8500_PIN("GPIO129_B4", in_pu, "sdi2"), /* CMD */
  184. DB8500_PIN("GPIO130_C8", in_nopull, "sdi2"), /* FBCLK */
  185. DB8500_PIN("GPIO131_A12", in_pu, "sdi2"), /* DAT0 */
  186. DB8500_PIN("GPIO132_C10", in_pu, "sdi2"), /* DAT1 */
  187. DB8500_PIN("GPIO133_B10", in_pu, "sdi2"), /* DAT2 */
  188. DB8500_PIN("GPIO134_B9", in_pu, "sdi2"), /* DAT3 */
  189. DB8500_PIN("GPIO135_A9", in_pu, "sdi2"), /* DAT4 */
  190. DB8500_PIN("GPIO136_C7", in_pu, "sdi2"), /* DAT5 */
  191. DB8500_PIN("GPIO137_A7", in_pu, "sdi2"), /* DAT6 */
  192. DB8500_PIN("GPIO138_C5", in_pu, "sdi2"), /* DAT7 */
  193. /* Mux in SDI4 (here called MC4) used for for PCB-mounted eMMC */
  194. DB8500_MUX("mc4_a_1", "mc4", "sdi4"),
  195. DB8500_PIN("GPIO197_AH24", in_pu, "sdi4"), /* DAT3 */
  196. DB8500_PIN("GPIO198_AG25", in_pu, "sdi4"), /* DAT2 */
  197. DB8500_PIN("GPIO199_AH23", in_pu, "sdi4"), /* DAT1 */
  198. DB8500_PIN("GPIO200_AH26", in_pu, "sdi4"), /* DAT0 */
  199. DB8500_PIN("GPIO201_AF24", in_pu, "sdi4"), /* CMD */
  200. DB8500_PIN("GPIO202_AF25", in_nopull, "sdi4"), /* FBCLK */
  201. DB8500_PIN("GPIO203_AE23", out_lo, "sdi4"), /* CLK */
  202. DB8500_PIN("GPIO204_AF23", in_pu, "sdi4"), /* DAT7 */
  203. DB8500_PIN("GPIO205_AG23", in_pu, "sdi4"), /* DAT6 */
  204. DB8500_PIN("GPIO206_AG24", in_pu, "sdi4"), /* DAT5 */
  205. DB8500_PIN("GPIO207_AJ23", in_pu, "sdi4"), /* DAT4 */
  206. /* Mux in USB pins, drive STP high */
  207. DB8500_MUX("usb_a_1", "usb", "musb-ux500.0"),
  208. DB8500_PIN("GPIO257_AE29", out_hi, "musb-ux500.0"), /* STP */
  209. /* Mux in SPI2 pins on the "other C1" altfunction */
  210. DB8500_MUX("spi2_oc1_1", "spi2", "spi2"),
  211. DB8500_PIN("GPIO216_AG12", gpio_out_hi, "spi2"), /* FRM */
  212. DB8500_PIN("GPIO218_AH11", in_pd, "spi2"), /* RXD */
  213. DB8500_PIN("GPIO215_AH13", out_lo, "spi2"), /* TXD */
  214. DB8500_PIN("GPIO217_AH12", out_lo, "spi2"), /* CLK */
  215. };
  216. /*
  217. * These are specifically for the MOP500 and HREFP (pre-v60) version of the
  218. * board, which utilized a TC35892 GPIO expander instead of using a lot of
  219. * on-chip pins as the HREFv60 and later does.
  220. */
  221. static struct pinctrl_map __initdata mop500_pinmap[] = {
  222. /* Mux in SSP0, pull down RXD pin */
  223. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  224. DB8500_PIN_HOG("GPIO145_C13", pd),
  225. /*
  226. * XENON Flashgun on image processor GPIO (controlled from image
  227. * processor firmware), mux in these image processor GPIO lines 0
  228. * (XENON_FLASH_ID) and 1 (XENON_READY) on altfunction C and pull up
  229. * the pins.
  230. */
  231. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  232. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  233. DB8500_PIN_HOG("GPIO6_AF6", in_pu),
  234. DB8500_PIN_HOG("GPIO7_AG5", in_pu),
  235. /* TC35892 IRQ, pull up the line, let the driver mux in the pin */
  236. DB8500_PIN_HOG("GPIO217_AH12", gpio_in_pu),
  237. /* Mux in UART1 and set the pull-ups */
  238. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  239. DB8500_MUX_HOG("u1ctsrts_a_1", "u1"),
  240. DB8500_PIN_HOG("GPIO4_AH6", in_pu), /* RXD */
  241. DB8500_PIN_HOG("GPIO5_AG6", out_hi), /* TXD */
  242. DB8500_PIN_HOG("GPIO6_AF6", in_pu), /* CTS */
  243. DB8500_PIN_HOG("GPIO7_AG5", out_hi), /* RTS */
  244. /*
  245. * Runtime stuff: make it possible to mux in the SKE keypad
  246. * and bias the pins
  247. */
  248. DB8500_MUX("kp_a_2", "kp", "ske"),
  249. DB8500_PIN("GPIO153_B17", in_pd_slpm_in_pu, "ske"), /* I7 */
  250. DB8500_PIN("GPIO154_C16", in_pd_slpm_in_pu, "ske"), /* I6 */
  251. DB8500_PIN("GPIO155_C19", in_pd_slpm_in_pu, "ske"), /* I5 */
  252. DB8500_PIN("GPIO156_C17", in_pd_slpm_in_pu, "ske"), /* I4 */
  253. DB8500_PIN("GPIO161_D21", in_pd_slpm_in_pu, "ske"), /* I3 */
  254. DB8500_PIN("GPIO162_D20", in_pd_slpm_in_pu, "ske"), /* I2 */
  255. DB8500_PIN("GPIO163_C20", in_pd_slpm_in_pu, "ske"), /* I1 */
  256. DB8500_PIN("GPIO164_B21", in_pd_slpm_in_pu, "ske"), /* I0 */
  257. DB8500_PIN("GPIO157_A18", in_pu_slpm_out_lo, "ske"), /* O7 */
  258. DB8500_PIN("GPIO158_C18", in_pu_slpm_out_lo, "ske"), /* O6 */
  259. DB8500_PIN("GPIO159_B19", in_pu_slpm_out_lo, "ske"), /* O5 */
  260. DB8500_PIN("GPIO160_B20", in_pu_slpm_out_lo, "ske"), /* O4 */
  261. DB8500_PIN("GPIO165_C21", in_pu_slpm_out_lo, "ske"), /* O3 */
  262. DB8500_PIN("GPIO166_A22", in_pu_slpm_out_lo, "ske"), /* O2 */
  263. DB8500_PIN("GPIO167_B24", in_pu_slpm_out_lo, "ske"), /* O1 */
  264. DB8500_PIN("GPIO168_C22", in_pu_slpm_out_lo, "ske"), /* O0 */
  265. /* Mux in and drive the SDI0 DAT31DIR line high at runtime */
  266. DB8500_MUX("mc0dat31dir_a_1", "mc0", "sdi0"),
  267. DB8500_PIN("GPIO21_AB3", out_hi, "sdi0"),
  268. };
  269. /*
  270. * The HREFv60 series of platforms is using available pins on the DB8500
  271. * insteaf of the Toshiba I2C GPIO expander, reusing some pins like the SSP0
  272. * and SSP1 ports (previously connected to the AB8500) as generic GPIO lines.
  273. */
  274. static struct pinctrl_map __initdata hrefv60_pinmap[] = {
  275. /* Drive WLAN_ENA low */
  276. DB8500_PIN_HOG("GPIO85_D5", gpio_out_lo), /* WLAN_ENA */
  277. /*
  278. * XENON Flashgun on image processor GPIO (controlled from image
  279. * processor firmware), mux in these image processor GPIO lines 0
  280. * (XENON_FLASH_ID), 1 (XENON_READY) and there is an assistant
  281. * LED on IP GPIO 4 (XENON_EN2) on altfunction C, that need bias
  282. * from GPIO21 so pull up 0, 1 and drive 4 and GPIO21 low as output.
  283. */
  284. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  285. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  286. DB8500_MUX_HOG("ipgpio4_c_1", "ipgpio"),
  287. DB8500_PIN_HOG("GPIO6_AF6", in_pu), /* XENON_FLASH_ID */
  288. DB8500_PIN_HOG("GPIO7_AG5", in_pu), /* XENON_READY */
  289. DB8500_PIN_HOG("GPIO21_AB3", gpio_out_lo), /* XENON_EN1 */
  290. DB8500_PIN_HOG("GPIO64_F3", out_lo), /* XENON_EN2 */
  291. /* Magnetometer uses GPIO 31 and 32, pull these up/down respectively */
  292. DB8500_PIN_HOG("GPIO31_V3", gpio_in_pu), /* EN1 */
  293. DB8500_PIN_HOG("GPIO32_V2", gpio_in_pd), /* DRDY */
  294. /*
  295. * Display Interface 1 uses GPIO 65 for RST (reset).
  296. * Display Interface 2 uses GPIO 66 for RST (reset).
  297. * Drive DISP1 reset high (not reset), driver DISP2 reset low (reset)
  298. */
  299. DB8500_PIN_HOG("GPIO65_F1", gpio_out_hi), /* DISP1 NO RST */
  300. DB8500_PIN_HOG("GPIO66_G3", gpio_out_lo), /* DISP2 RST */
  301. /*
  302. * Touch screen uses GPIO 143 for RST1, GPIO 146 for RST2 and
  303. * GPIO 67 for interrupts. Pull-up the IRQ line and drive both
  304. * reset signals low.
  305. */
  306. DB8500_PIN_HOG("GPIO143_D12", gpio_out_lo), /* TOUCH_RST1 */
  307. DB8500_PIN_HOG("GPIO67_G2", gpio_in_pu), /* TOUCH_INT2 */
  308. DB8500_PIN_HOG("GPIO146_D13", gpio_out_lo), /* TOUCH_RST2 */
  309. /*
  310. * Drive D19-D23 for the ETM PTM trace interface low,
  311. * (presumably pins are unconnected therefore grounded here,
  312. * the "other alt C1" setting enables these pins)
  313. */
  314. DB8500_PIN_HOG("GPIO70_G5", gpio_out_lo),
  315. DB8500_PIN_HOG("GPIO71_G4", gpio_out_lo),
  316. DB8500_PIN_HOG("GPIO72_H4", gpio_out_lo),
  317. DB8500_PIN_HOG("GPIO73_H3", gpio_out_lo),
  318. DB8500_PIN_HOG("GPIO74_J3", gpio_out_lo),
  319. /* NAHJ CTRL on GPIO 76 to low, CTRL_INV on GPIO216 to high */
  320. DB8500_PIN_HOG("GPIO76_J2", gpio_out_lo), /* CTRL */
  321. DB8500_PIN_HOG("GPIO216_AG12", gpio_out_hi), /* CTRL_INV */
  322. /* NFC ENA and RESET to low, pulldown IRQ line */
  323. DB8500_PIN_HOG("GPIO77_H1", gpio_out_lo), /* NFC_ENA */
  324. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pd), /* NFC_IRQ */
  325. DB8500_PIN_HOG("GPIO142_C11", gpio_out_lo), /* NFC_RESET */
  326. /*
  327. * SKE keyboard partly on alt A and partly on "Other alt C1"
  328. * Driver KP_O1,2,3,6,7 low and pull up KP_I 0,2,3 for three
  329. * rows of 6 keys, then pull up force sensing interrup and
  330. * drive reset and force sensing WU low.
  331. */
  332. DB8500_MUX_HOG("kp_a_1", "kp"),
  333. DB8500_MUX_HOG("kp_oc1_1", "kp"),
  334. DB8500_PIN_HOG("GPIO90_A3", out_lo), /* KP_O1 */
  335. DB8500_PIN_HOG("GPIO87_B3", out_lo), /* KP_O2 */
  336. DB8500_PIN_HOG("GPIO86_C6", out_lo), /* KP_O3 */
  337. DB8500_PIN_HOG("GPIO96_D8", out_lo), /* KP_O6 */
  338. DB8500_PIN_HOG("GPIO94_D7", out_lo), /* KP_O7 */
  339. DB8500_PIN_HOG("GPIO93_B7", in_pu), /* KP_I0 */
  340. DB8500_PIN_HOG("GPIO89_E6", in_pu), /* KP_I2 */
  341. DB8500_PIN_HOG("GPIO88_C4", in_pu), /* KP_I3 */
  342. DB8500_PIN_HOG("GPIO91_B6", gpio_in_pu), /* FORCE_SENSING_INT */
  343. DB8500_PIN_HOG("GPIO92_D6", gpio_out_lo), /* FORCE_SENSING_RST */
  344. DB8500_PIN_HOG("GPIO97_D9", gpio_out_lo), /* FORCE_SENSING_WU */
  345. /* DiPro Sensor interrupt */
  346. DB8500_PIN_HOG("GPIO139_C9", gpio_in_pu), /* DIPRO_INT */
  347. /* Audio Amplifier HF enable */
  348. DB8500_PIN_HOG("GPIO149_B14", gpio_out_hi), /* VAUDIO_HF_EN, enable MAX8968 */
  349. /* GBF interface, pull low to reset state */
  350. DB8500_PIN_HOG("GPIO171_D23", gpio_out_lo), /* GBF_ENA_RESET */
  351. /* MSP : HDTV INTERFACE GPIO line */
  352. DB8500_PIN_HOG("GPIO192_AJ27", gpio_in_pd),
  353. /* Accelerometer interrupt lines */
  354. DB8500_PIN_HOG("GPIO82_C1", gpio_in_pu), /* ACC_INT1 */
  355. DB8500_PIN_HOG("GPIO83_D3", gpio_in_pu), /* ACC_INT2 */
  356. /* SD card detect GPIO pin */
  357. DB8500_PIN_HOG("GPIO95_E8", gpio_in_pu),
  358. /*
  359. * Runtime stuff
  360. * Pull up/down of some sensor GPIO pins, for proximity, HAL sensor
  361. * etc.
  362. */
  363. DB8500_PIN("GPIO217_AH12", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  364. DB8500_PIN("GPIO145_C13", gpio_in_pd_slpm_gpio_nopull, "gpio-keys.0"),
  365. DB8500_PIN("GPIO139_C9", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  366. /*
  367. * Make it possible to mux in the SKE keypad and bias the pins
  368. * FIXME: what's the point with this on HREFv60? KP/SKE is already
  369. * muxed in at another place! Enabling this will bork.
  370. */
  371. DB8500_MUX("kp_a_2", "kp", "ske"),
  372. DB8500_PIN("GPIO153_B17", in_pd_slpm_in_pu, "ske"), /* I7 */
  373. DB8500_PIN("GPIO154_C16", in_pd_slpm_in_pu, "ske"), /* I6 */
  374. DB8500_PIN("GPIO155_C19", in_pd_slpm_in_pu, "ske"), /* I5 */
  375. DB8500_PIN("GPIO156_C17", in_pd_slpm_in_pu, "ske"), /* I4 */
  376. DB8500_PIN("GPIO161_D21", in_pd_slpm_in_pu, "ske"), /* I3 */
  377. DB8500_PIN("GPIO162_D20", in_pd_slpm_in_pu, "ske"), /* I2 */
  378. DB8500_PIN("GPIO163_C20", in_pd_slpm_in_pu, "ske"), /* I1 */
  379. DB8500_PIN("GPIO164_B21", in_pd_slpm_in_pu, "ske"), /* I0 */
  380. DB8500_PIN("GPIO157_A18", in_pu_slpm_out_lo, "ske"), /* O7 */
  381. DB8500_PIN("GPIO158_C18", in_pu_slpm_out_lo, "ske"), /* O6 */
  382. DB8500_PIN("GPIO159_B19", in_pu_slpm_out_lo, "ske"), /* O5 */
  383. DB8500_PIN("GPIO160_B20", in_pu_slpm_out_lo, "ske"), /* O4 */
  384. DB8500_PIN("GPIO165_C21", in_pu_slpm_out_lo, "ske"), /* O3 */
  385. DB8500_PIN("GPIO166_A22", in_pu_slpm_out_lo, "ske"), /* O2 */
  386. DB8500_PIN("GPIO167_B24", in_pu_slpm_out_lo, "ske"), /* O1 */
  387. DB8500_PIN("GPIO168_C22", in_pu_slpm_out_lo, "ske"), /* O0 */
  388. };
  389. static struct pinctrl_map __initdata u9500_pinmap[] = {
  390. /* Mux in UART1 (just RX/TX) and set the pull-ups */
  391. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  392. DB8500_PIN_HOG("GPIO4_AH6", in_pu),
  393. DB8500_PIN_HOG("GPIO5_AG6", out_hi),
  394. /* WLAN_IRQ line */
  395. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pu),
  396. /* HSI */
  397. DB8500_MUX_HOG("hsir_a_1", "hsi"),
  398. DB8500_MUX_HOG("hsit_a_1", "hsi"),
  399. DB8500_PIN_HOG("GPIO219_AG10", in_pd), /* RX FLA0 */
  400. DB8500_PIN_HOG("GPIO220_AH10", in_pd), /* RX DAT0 */
  401. DB8500_PIN_HOG("GPIO221_AJ11", out_lo), /* RX RDY0 */
  402. DB8500_PIN_HOG("GPIO222_AJ9", out_lo), /* TX FLA0 */
  403. DB8500_PIN_HOG("GPIO223_AH9", out_lo), /* TX DAT0 */
  404. DB8500_PIN_HOG("GPIO224_AG9", in_pd), /* TX RDY0 */
  405. DB8500_PIN_HOG("GPIO225_AG8", in_pd), /* CAWAKE0 */
  406. DB8500_PIN_HOG("GPIO226_AF8", out_hi), /* ACWAKE0 */
  407. };
  408. static struct pinctrl_map __initdata u8500_pinmap[] = {
  409. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_lo), /* WLAN_PMU_EN */
  410. DB8500_PIN_HOG("GPIO4_AH6", gpio_in_pu), /* WLAN_IRQ */
  411. };
  412. static struct pinctrl_map __initdata snowball_pinmap[] = {
  413. /* Mux in SSP0 connected to AB8500, pull down RXD pin */
  414. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  415. DB8500_PIN_HOG("GPIO145_C13", pd),
  416. /* Always drive the MC0 DAT31DIR line high on these boards */
  417. DB8500_PIN_HOG("GPIO21_AB3", out_hi),
  418. /* Mux in "SM" which is used for the SMSC911x Ethernet adapter */
  419. DB8500_MUX_HOG("sm_b_1", "sm"),
  420. /* Drive RSTn_LAN high */
  421. DB8500_PIN_HOG("GPIO141_C12", gpio_out_hi),
  422. /* Accelerometer/Magnetometer */
  423. DB8500_PIN_HOG("GPIO163_C20", gpio_in_pu), /* ACCEL_IRQ1 */
  424. DB8500_PIN_HOG("GPIO164_B21", gpio_in_pu), /* ACCEL_IRQ2 */
  425. DB8500_PIN_HOG("GPIO165_C21", gpio_in_pu), /* MAG_DRDY */
  426. /* WLAN/GBF */
  427. DB8500_PIN_HOG("GPIO161_D21", gpio_out_lo), /* WLAN_PMU_EN */
  428. DB8500_PIN_HOG("GPIO171_D23", gpio_out_hi), /* GBF_ENA */
  429. DB8500_PIN_HOG("GPIO215_AH13", gpio_out_lo), /* WLAN_ENA */
  430. DB8500_PIN_HOG("GPIO216_AG12", gpio_in_pu), /* WLAN_IRQ */
  431. };
  432. /*
  433. * passing "pinsfor=" in kernel cmdline allows for custom
  434. * configuration of GPIOs on u8500 derived boards.
  435. */
  436. static int __init early_pinsfor(char *p)
  437. {
  438. pinsfor = PINS_FOR_DEFAULT;
  439. if (strcmp(p, "u9500-21") == 0)
  440. pinsfor = PINS_FOR_U9500;
  441. return 0;
  442. }
  443. early_param("pinsfor", early_pinsfor);
  444. int pins_for_u9500(void)
  445. {
  446. if (pinsfor == PINS_FOR_U9500)
  447. return 1;
  448. return 0;
  449. }
  450. static void __init mop500_href_family_pinmaps_init(void)
  451. {
  452. switch (pinsfor) {
  453. case PINS_FOR_U9500:
  454. pinctrl_register_mappings(u9500_pinmap,
  455. ARRAY_SIZE(u9500_pinmap));
  456. break;
  457. case PINS_FOR_DEFAULT:
  458. pinctrl_register_mappings(u8500_pinmap,
  459. ARRAY_SIZE(u8500_pinmap));
  460. default:
  461. break;
  462. }
  463. }
  464. void __init mop500_pinmaps_init(void)
  465. {
  466. pinctrl_register_mappings(mop500_family_pinmap,
  467. ARRAY_SIZE(mop500_family_pinmap));
  468. pinctrl_register_mappings(mop500_pinmap,
  469. ARRAY_SIZE(mop500_pinmap));
  470. mop500_href_family_pinmaps_init();
  471. }
  472. void __init snowball_pinmaps_init(void)
  473. {
  474. pinctrl_register_mappings(mop500_family_pinmap,
  475. ARRAY_SIZE(mop500_family_pinmap));
  476. pinctrl_register_mappings(snowball_pinmap,
  477. ARRAY_SIZE(snowball_pinmap));
  478. pinctrl_register_mappings(u8500_pinmap,
  479. ARRAY_SIZE(u8500_pinmap));
  480. }
  481. void __init hrefv60_pinmaps_init(void)
  482. {
  483. pinctrl_register_mappings(mop500_family_pinmap,
  484. ARRAY_SIZE(mop500_family_pinmap));
  485. pinctrl_register_mappings(hrefv60_pinmap,
  486. ARRAY_SIZE(hrefv60_pinmap));
  487. mop500_href_family_pinmaps_init();
  488. }