spear320.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * arch/arm/mach-spear3xx/spear320.c
  3. *
  4. * SPEAr320 machine source file
  5. *
  6. * Copyright (C) 2009-2012 ST Microelectronics
  7. * Viresh Kumar <viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #define pr_fmt(fmt) "SPEAr320: " fmt
  14. #include <linux/amba/pl022.h>
  15. #include <linux/amba/pl08x.h>
  16. #include <linux/amba/serial.h>
  17. #include <linux/of_platform.h>
  18. #include <asm/hardware/vic.h>
  19. #include <asm/mach/arch.h>
  20. #include <plat/shirq.h>
  21. #include <mach/generic.h>
  22. #include <mach/spear.h>
  23. #define SPEAR320_UART1_BASE UL(0xA3000000)
  24. #define SPEAR320_UART2_BASE UL(0xA4000000)
  25. #define SPEAR320_SSP0_BASE UL(0xA5000000)
  26. #define SPEAR320_SSP1_BASE UL(0xA6000000)
  27. /* Interrupt registers offsets and masks */
  28. #define SPEAR320_INT_STS_MASK_REG 0x04
  29. #define SPEAR320_INT_CLR_MASK_REG 0x04
  30. #define SPEAR320_INT_ENB_MASK_REG 0x08
  31. #define SPEAR320_GPIO_IRQ_MASK (1 << 0)
  32. #define SPEAR320_I2S_PLAY_IRQ_MASK (1 << 1)
  33. #define SPEAR320_I2S_REC_IRQ_MASK (1 << 2)
  34. #define SPEAR320_EMI_IRQ_MASK (1 << 7)
  35. #define SPEAR320_CLCD_IRQ_MASK (1 << 8)
  36. #define SPEAR320_SPP_IRQ_MASK (1 << 9)
  37. #define SPEAR320_SDHCI_IRQ_MASK (1 << 10)
  38. #define SPEAR320_CAN_U_IRQ_MASK (1 << 11)
  39. #define SPEAR320_CAN_L_IRQ_MASK (1 << 12)
  40. #define SPEAR320_UART1_IRQ_MASK (1 << 13)
  41. #define SPEAR320_UART2_IRQ_MASK (1 << 14)
  42. #define SPEAR320_SSP1_IRQ_MASK (1 << 15)
  43. #define SPEAR320_SSP2_IRQ_MASK (1 << 16)
  44. #define SPEAR320_SMII0_IRQ_MASK (1 << 17)
  45. #define SPEAR320_MII1_SMII1_IRQ_MASK (1 << 18)
  46. #define SPEAR320_WAKEUP_SMII0_IRQ_MASK (1 << 19)
  47. #define SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK (1 << 20)
  48. #define SPEAR320_I2C1_IRQ_MASK (1 << 21)
  49. #define SPEAR320_SHIRQ_RAS1_MASK 0x000380
  50. #define SPEAR320_SHIRQ_RAS3_MASK 0x000007
  51. #define SPEAR320_SHIRQ_INTRCOMM_RAS_MASK 0x3FF800
  52. /* SPEAr320 Virtual irq definitions */
  53. /* IRQs sharing IRQ_GEN_RAS_1 */
  54. #define SPEAR320_VIRQ_EMI (SPEAR3XX_VIRQ_START + 0)
  55. #define SPEAR320_VIRQ_CLCD (SPEAR3XX_VIRQ_START + 1)
  56. #define SPEAR320_VIRQ_SPP (SPEAR3XX_VIRQ_START + 2)
  57. /* IRQs sharing IRQ_GEN_RAS_2 */
  58. #define SPEAR320_IRQ_SDHCI SPEAR3XX_IRQ_GEN_RAS_2
  59. /* IRQs sharing IRQ_GEN_RAS_3 */
  60. #define SPEAR320_VIRQ_PLGPIO (SPEAR3XX_VIRQ_START + 3)
  61. #define SPEAR320_VIRQ_I2S_PLAY (SPEAR3XX_VIRQ_START + 4)
  62. #define SPEAR320_VIRQ_I2S_REC (SPEAR3XX_VIRQ_START + 5)
  63. /* IRQs sharing IRQ_INTRCOMM_RAS_ARM */
  64. #define SPEAR320_VIRQ_CANU (SPEAR3XX_VIRQ_START + 6)
  65. #define SPEAR320_VIRQ_CANL (SPEAR3XX_VIRQ_START + 7)
  66. #define SPEAR320_VIRQ_UART1 (SPEAR3XX_VIRQ_START + 8)
  67. #define SPEAR320_VIRQ_UART2 (SPEAR3XX_VIRQ_START + 9)
  68. #define SPEAR320_VIRQ_SSP1 (SPEAR3XX_VIRQ_START + 10)
  69. #define SPEAR320_VIRQ_SSP2 (SPEAR3XX_VIRQ_START + 11)
  70. #define SPEAR320_VIRQ_SMII0 (SPEAR3XX_VIRQ_START + 12)
  71. #define SPEAR320_VIRQ_MII1_SMII1 (SPEAR3XX_VIRQ_START + 13)
  72. #define SPEAR320_VIRQ_WAKEUP_SMII0 (SPEAR3XX_VIRQ_START + 14)
  73. #define SPEAR320_VIRQ_WAKEUP_MII1_SMII1 (SPEAR3XX_VIRQ_START + 15)
  74. #define SPEAR320_VIRQ_I2C1 (SPEAR3XX_VIRQ_START + 16)
  75. /* spear3xx shared irq */
  76. static struct shirq_dev_config shirq_ras1_config[] = {
  77. {
  78. .virq = SPEAR320_VIRQ_EMI,
  79. .status_mask = SPEAR320_EMI_IRQ_MASK,
  80. .clear_mask = SPEAR320_EMI_IRQ_MASK,
  81. }, {
  82. .virq = SPEAR320_VIRQ_CLCD,
  83. .status_mask = SPEAR320_CLCD_IRQ_MASK,
  84. .clear_mask = SPEAR320_CLCD_IRQ_MASK,
  85. }, {
  86. .virq = SPEAR320_VIRQ_SPP,
  87. .status_mask = SPEAR320_SPP_IRQ_MASK,
  88. .clear_mask = SPEAR320_SPP_IRQ_MASK,
  89. },
  90. };
  91. static struct spear_shirq shirq_ras1 = {
  92. .irq = SPEAR3XX_IRQ_GEN_RAS_1,
  93. .dev_config = shirq_ras1_config,
  94. .dev_count = ARRAY_SIZE(shirq_ras1_config),
  95. .regs = {
  96. .enb_reg = -1,
  97. .status_reg = SPEAR320_INT_STS_MASK_REG,
  98. .status_reg_mask = SPEAR320_SHIRQ_RAS1_MASK,
  99. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  100. .reset_to_clear = 1,
  101. },
  102. };
  103. static struct shirq_dev_config shirq_ras3_config[] = {
  104. {
  105. .virq = SPEAR320_VIRQ_PLGPIO,
  106. .enb_mask = SPEAR320_GPIO_IRQ_MASK,
  107. .status_mask = SPEAR320_GPIO_IRQ_MASK,
  108. .clear_mask = SPEAR320_GPIO_IRQ_MASK,
  109. }, {
  110. .virq = SPEAR320_VIRQ_I2S_PLAY,
  111. .enb_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  112. .status_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  113. .clear_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  114. }, {
  115. .virq = SPEAR320_VIRQ_I2S_REC,
  116. .enb_mask = SPEAR320_I2S_REC_IRQ_MASK,
  117. .status_mask = SPEAR320_I2S_REC_IRQ_MASK,
  118. .clear_mask = SPEAR320_I2S_REC_IRQ_MASK,
  119. },
  120. };
  121. static struct spear_shirq shirq_ras3 = {
  122. .irq = SPEAR3XX_IRQ_GEN_RAS_3,
  123. .dev_config = shirq_ras3_config,
  124. .dev_count = ARRAY_SIZE(shirq_ras3_config),
  125. .regs = {
  126. .enb_reg = SPEAR320_INT_ENB_MASK_REG,
  127. .reset_to_enb = 1,
  128. .status_reg = SPEAR320_INT_STS_MASK_REG,
  129. .status_reg_mask = SPEAR320_SHIRQ_RAS3_MASK,
  130. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  131. .reset_to_clear = 1,
  132. },
  133. };
  134. static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
  135. {
  136. .virq = SPEAR320_VIRQ_CANU,
  137. .status_mask = SPEAR320_CAN_U_IRQ_MASK,
  138. .clear_mask = SPEAR320_CAN_U_IRQ_MASK,
  139. }, {
  140. .virq = SPEAR320_VIRQ_CANL,
  141. .status_mask = SPEAR320_CAN_L_IRQ_MASK,
  142. .clear_mask = SPEAR320_CAN_L_IRQ_MASK,
  143. }, {
  144. .virq = SPEAR320_VIRQ_UART1,
  145. .status_mask = SPEAR320_UART1_IRQ_MASK,
  146. .clear_mask = SPEAR320_UART1_IRQ_MASK,
  147. }, {
  148. .virq = SPEAR320_VIRQ_UART2,
  149. .status_mask = SPEAR320_UART2_IRQ_MASK,
  150. .clear_mask = SPEAR320_UART2_IRQ_MASK,
  151. }, {
  152. .virq = SPEAR320_VIRQ_SSP1,
  153. .status_mask = SPEAR320_SSP1_IRQ_MASK,
  154. .clear_mask = SPEAR320_SSP1_IRQ_MASK,
  155. }, {
  156. .virq = SPEAR320_VIRQ_SSP2,
  157. .status_mask = SPEAR320_SSP2_IRQ_MASK,
  158. .clear_mask = SPEAR320_SSP2_IRQ_MASK,
  159. }, {
  160. .virq = SPEAR320_VIRQ_SMII0,
  161. .status_mask = SPEAR320_SMII0_IRQ_MASK,
  162. .clear_mask = SPEAR320_SMII0_IRQ_MASK,
  163. }, {
  164. .virq = SPEAR320_VIRQ_MII1_SMII1,
  165. .status_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
  166. .clear_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
  167. }, {
  168. .virq = SPEAR320_VIRQ_WAKEUP_SMII0,
  169. .status_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
  170. .clear_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
  171. }, {
  172. .virq = SPEAR320_VIRQ_WAKEUP_MII1_SMII1,
  173. .status_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
  174. .clear_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
  175. }, {
  176. .virq = SPEAR320_VIRQ_I2C1,
  177. .status_mask = SPEAR320_I2C1_IRQ_MASK,
  178. .clear_mask = SPEAR320_I2C1_IRQ_MASK,
  179. },
  180. };
  181. static struct spear_shirq shirq_intrcomm_ras = {
  182. .irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
  183. .dev_config = shirq_intrcomm_ras_config,
  184. .dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
  185. .regs = {
  186. .enb_reg = -1,
  187. .status_reg = SPEAR320_INT_STS_MASK_REG,
  188. .status_reg_mask = SPEAR320_SHIRQ_INTRCOMM_RAS_MASK,
  189. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  190. .reset_to_clear = 1,
  191. },
  192. };
  193. /* DMAC platform data's slave info */
  194. struct pl08x_channel_data spear320_dma_info[] = {
  195. {
  196. .bus_id = "uart0_rx",
  197. .min_signal = 2,
  198. .max_signal = 2,
  199. .muxval = 0,
  200. .cctl = 0,
  201. .periph_buses = PL08X_AHB1,
  202. }, {
  203. .bus_id = "uart0_tx",
  204. .min_signal = 3,
  205. .max_signal = 3,
  206. .muxval = 0,
  207. .cctl = 0,
  208. .periph_buses = PL08X_AHB1,
  209. }, {
  210. .bus_id = "ssp0_rx",
  211. .min_signal = 8,
  212. .max_signal = 8,
  213. .muxval = 0,
  214. .cctl = 0,
  215. .periph_buses = PL08X_AHB1,
  216. }, {
  217. .bus_id = "ssp0_tx",
  218. .min_signal = 9,
  219. .max_signal = 9,
  220. .muxval = 0,
  221. .cctl = 0,
  222. .periph_buses = PL08X_AHB1,
  223. }, {
  224. .bus_id = "i2c0_rx",
  225. .min_signal = 10,
  226. .max_signal = 10,
  227. .muxval = 0,
  228. .cctl = 0,
  229. .periph_buses = PL08X_AHB1,
  230. }, {
  231. .bus_id = "i2c0_tx",
  232. .min_signal = 11,
  233. .max_signal = 11,
  234. .muxval = 0,
  235. .cctl = 0,
  236. .periph_buses = PL08X_AHB1,
  237. }, {
  238. .bus_id = "irda",
  239. .min_signal = 12,
  240. .max_signal = 12,
  241. .muxval = 0,
  242. .cctl = 0,
  243. .periph_buses = PL08X_AHB1,
  244. }, {
  245. .bus_id = "adc",
  246. .min_signal = 13,
  247. .max_signal = 13,
  248. .muxval = 0,
  249. .cctl = 0,
  250. .periph_buses = PL08X_AHB1,
  251. }, {
  252. .bus_id = "to_jpeg",
  253. .min_signal = 14,
  254. .max_signal = 14,
  255. .muxval = 0,
  256. .cctl = 0,
  257. .periph_buses = PL08X_AHB1,
  258. }, {
  259. .bus_id = "from_jpeg",
  260. .min_signal = 15,
  261. .max_signal = 15,
  262. .muxval = 0,
  263. .cctl = 0,
  264. .periph_buses = PL08X_AHB1,
  265. }, {
  266. .bus_id = "ssp1_rx",
  267. .min_signal = 0,
  268. .max_signal = 0,
  269. .muxval = 1,
  270. .cctl = 0,
  271. .periph_buses = PL08X_AHB2,
  272. }, {
  273. .bus_id = "ssp1_tx",
  274. .min_signal = 1,
  275. .max_signal = 1,
  276. .muxval = 1,
  277. .cctl = 0,
  278. .periph_buses = PL08X_AHB2,
  279. }, {
  280. .bus_id = "ssp2_rx",
  281. .min_signal = 2,
  282. .max_signal = 2,
  283. .muxval = 1,
  284. .cctl = 0,
  285. .periph_buses = PL08X_AHB2,
  286. }, {
  287. .bus_id = "ssp2_tx",
  288. .min_signal = 3,
  289. .max_signal = 3,
  290. .muxval = 1,
  291. .cctl = 0,
  292. .periph_buses = PL08X_AHB2,
  293. }, {
  294. .bus_id = "uart1_rx",
  295. .min_signal = 4,
  296. .max_signal = 4,
  297. .muxval = 1,
  298. .cctl = 0,
  299. .periph_buses = PL08X_AHB2,
  300. }, {
  301. .bus_id = "uart1_tx",
  302. .min_signal = 5,
  303. .max_signal = 5,
  304. .muxval = 1,
  305. .cctl = 0,
  306. .periph_buses = PL08X_AHB2,
  307. }, {
  308. .bus_id = "uart2_rx",
  309. .min_signal = 6,
  310. .max_signal = 6,
  311. .muxval = 1,
  312. .cctl = 0,
  313. .periph_buses = PL08X_AHB2,
  314. }, {
  315. .bus_id = "uart2_tx",
  316. .min_signal = 7,
  317. .max_signal = 7,
  318. .muxval = 1,
  319. .cctl = 0,
  320. .periph_buses = PL08X_AHB2,
  321. }, {
  322. .bus_id = "i2c1_rx",
  323. .min_signal = 8,
  324. .max_signal = 8,
  325. .muxval = 1,
  326. .cctl = 0,
  327. .periph_buses = PL08X_AHB2,
  328. }, {
  329. .bus_id = "i2c1_tx",
  330. .min_signal = 9,
  331. .max_signal = 9,
  332. .muxval = 1,
  333. .cctl = 0,
  334. .periph_buses = PL08X_AHB2,
  335. }, {
  336. .bus_id = "i2c2_rx",
  337. .min_signal = 10,
  338. .max_signal = 10,
  339. .muxval = 1,
  340. .cctl = 0,
  341. .periph_buses = PL08X_AHB2,
  342. }, {
  343. .bus_id = "i2c2_tx",
  344. .min_signal = 11,
  345. .max_signal = 11,
  346. .muxval = 1,
  347. .cctl = 0,
  348. .periph_buses = PL08X_AHB2,
  349. }, {
  350. .bus_id = "i2s_rx",
  351. .min_signal = 12,
  352. .max_signal = 12,
  353. .muxval = 1,
  354. .cctl = 0,
  355. .periph_buses = PL08X_AHB2,
  356. }, {
  357. .bus_id = "i2s_tx",
  358. .min_signal = 13,
  359. .max_signal = 13,
  360. .muxval = 1,
  361. .cctl = 0,
  362. .periph_buses = PL08X_AHB2,
  363. }, {
  364. .bus_id = "rs485_rx",
  365. .min_signal = 14,
  366. .max_signal = 14,
  367. .muxval = 1,
  368. .cctl = 0,
  369. .periph_buses = PL08X_AHB2,
  370. }, {
  371. .bus_id = "rs485_tx",
  372. .min_signal = 15,
  373. .max_signal = 15,
  374. .muxval = 1,
  375. .cctl = 0,
  376. .periph_buses = PL08X_AHB2,
  377. },
  378. };
  379. static struct pl022_ssp_controller spear320_ssp_data[] = {
  380. {
  381. .bus_id = 1,
  382. .enable_dma = 1,
  383. .dma_filter = pl08x_filter_id,
  384. .dma_tx_param = "ssp1_tx",
  385. .dma_rx_param = "ssp1_rx",
  386. .num_chipselect = 2,
  387. }, {
  388. .bus_id = 2,
  389. .enable_dma = 1,
  390. .dma_filter = pl08x_filter_id,
  391. .dma_tx_param = "ssp2_tx",
  392. .dma_rx_param = "ssp2_rx",
  393. .num_chipselect = 2,
  394. }
  395. };
  396. static struct amba_pl011_data spear320_uart_data[] = {
  397. {
  398. .dma_filter = pl08x_filter_id,
  399. .dma_tx_param = "uart1_tx",
  400. .dma_rx_param = "uart1_rx",
  401. }, {
  402. .dma_filter = pl08x_filter_id,
  403. .dma_tx_param = "uart2_tx",
  404. .dma_rx_param = "uart2_rx",
  405. },
  406. };
  407. /* Add SPEAr310 auxdata to pass platform data */
  408. static struct of_dev_auxdata spear320_auxdata_lookup[] __initdata = {
  409. OF_DEV_AUXDATA("arm,pl022", SPEAR3XX_ICM1_SSP_BASE, NULL,
  410. &pl022_plat_data),
  411. OF_DEV_AUXDATA("arm,pl080", SPEAR3XX_ICM3_DMA_BASE, NULL,
  412. &pl080_plat_data),
  413. OF_DEV_AUXDATA("arm,pl022", SPEAR320_SSP0_BASE, NULL,
  414. &spear320_ssp_data[0]),
  415. OF_DEV_AUXDATA("arm,pl022", SPEAR320_SSP1_BASE, NULL,
  416. &spear320_ssp_data[1]),
  417. OF_DEV_AUXDATA("arm,pl011", SPEAR320_UART1_BASE, NULL,
  418. &spear320_uart_data[0]),
  419. OF_DEV_AUXDATA("arm,pl011", SPEAR320_UART2_BASE, NULL,
  420. &spear320_uart_data[1]),
  421. {}
  422. };
  423. static void __init spear320_dt_init(void)
  424. {
  425. void __iomem *base;
  426. int ret;
  427. pl080_plat_data.slave_channels = spear320_dma_info;
  428. pl080_plat_data.num_slave_channels = ARRAY_SIZE(spear320_dma_info);
  429. of_platform_populate(NULL, of_default_bus_match_table,
  430. spear320_auxdata_lookup, NULL);
  431. /* shared irq registration */
  432. base = ioremap(SPEAR320_SOC_CONFIG_BASE, SZ_4K);
  433. if (base) {
  434. /* shirq 1 */
  435. shirq_ras1.regs.base = base;
  436. ret = spear_shirq_register(&shirq_ras1);
  437. if (ret)
  438. pr_err("Error registering Shared IRQ 1\n");
  439. /* shirq 3 */
  440. shirq_ras3.regs.base = base;
  441. ret = spear_shirq_register(&shirq_ras3);
  442. if (ret)
  443. pr_err("Error registering Shared IRQ 3\n");
  444. /* shirq 4 */
  445. shirq_intrcomm_ras.regs.base = base;
  446. ret = spear_shirq_register(&shirq_intrcomm_ras);
  447. if (ret)
  448. pr_err("Error registering Shared IRQ 4\n");
  449. }
  450. }
  451. static const char * const spear320_dt_board_compat[] = {
  452. "st,spear320",
  453. "st,spear320-evb",
  454. NULL,
  455. };
  456. struct map_desc spear320_io_desc[] __initdata = {
  457. {
  458. .virtual = VA_SPEAR320_SOC_CONFIG_BASE,
  459. .pfn = __phys_to_pfn(SPEAR320_SOC_CONFIG_BASE),
  460. .length = SZ_16M,
  461. .type = MT_DEVICE
  462. },
  463. };
  464. static void __init spear320_map_io(void)
  465. {
  466. iotable_init(spear320_io_desc, ARRAY_SIZE(spear320_io_desc));
  467. spear3xx_map_io();
  468. }
  469. DT_MACHINE_START(SPEAR320_DT, "ST SPEAr320 SoC with Flattened Device Tree")
  470. .map_io = spear320_map_io,
  471. .init_irq = spear3xx_dt_init_irq,
  472. .handle_irq = vic_handle_irq,
  473. .timer = &spear3xx_timer,
  474. .init_machine = spear320_dt_init,
  475. .restart = spear_restart,
  476. .dt_compat = spear320_dt_board_compat,
  477. MACHINE_END