common.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /* linux/arch/arm/plat-s3c24xx/cpu.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * Common code for S3C24XX machines
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/ioport.h>
  27. #include <linux/serial_core.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/delay.h>
  30. #include <linux/io.h>
  31. #include <mach/hardware.h>
  32. #include <mach/regs-clock.h>
  33. #include <asm/irq.h>
  34. #include <asm/cacheflush.h>
  35. #include <asm/system_info.h>
  36. #include <asm/system_misc.h>
  37. #include <asm/mach/arch.h>
  38. #include <asm/mach/map.h>
  39. #include <mach/regs-clock.h>
  40. #include <mach/regs-gpio.h>
  41. #include <plat/regs-serial.h>
  42. #include <plat/cpu.h>
  43. #include <plat/devs.h>
  44. #include <plat/clock.h>
  45. #include <plat/s3c2410.h>
  46. #include <plat/s3c2412.h>
  47. #include <plat/s3c2416.h>
  48. #include <plat/s3c244x.h>
  49. #include <plat/s3c2443.h>
  50. #include <plat/cpu-freq.h>
  51. #include <plat/pll.h>
  52. /* table of supported CPUs */
  53. static const char name_s3c2410[] = "S3C2410";
  54. static const char name_s3c2412[] = "S3C2412";
  55. static const char name_s3c2416[] = "S3C2416/S3C2450";
  56. static const char name_s3c2440[] = "S3C2440";
  57. static const char name_s3c2442[] = "S3C2442";
  58. static const char name_s3c2442b[] = "S3C2442B";
  59. static const char name_s3c2443[] = "S3C2443";
  60. static const char name_s3c2410a[] = "S3C2410A";
  61. static const char name_s3c2440a[] = "S3C2440A";
  62. static struct cpu_table cpu_ids[] __initdata = {
  63. {
  64. .idcode = 0x32410000,
  65. .idmask = 0xffffffff,
  66. .map_io = s3c2410_map_io,
  67. .init_clocks = s3c2410_init_clocks,
  68. .init_uarts = s3c2410_init_uarts,
  69. .init = s3c2410_init,
  70. .name = name_s3c2410
  71. },
  72. {
  73. .idcode = 0x32410002,
  74. .idmask = 0xffffffff,
  75. .map_io = s3c2410_map_io,
  76. .init_clocks = s3c2410_init_clocks,
  77. .init_uarts = s3c2410_init_uarts,
  78. .init = s3c2410a_init,
  79. .name = name_s3c2410a
  80. },
  81. {
  82. .idcode = 0x32440000,
  83. .idmask = 0xffffffff,
  84. .map_io = s3c2440_map_io,
  85. .init_clocks = s3c244x_init_clocks,
  86. .init_uarts = s3c244x_init_uarts,
  87. .init = s3c2440_init,
  88. .name = name_s3c2440
  89. },
  90. {
  91. .idcode = 0x32440001,
  92. .idmask = 0xffffffff,
  93. .map_io = s3c2440_map_io,
  94. .init_clocks = s3c244x_init_clocks,
  95. .init_uarts = s3c244x_init_uarts,
  96. .init = s3c2440_init,
  97. .name = name_s3c2440a
  98. },
  99. {
  100. .idcode = 0x32440aaa,
  101. .idmask = 0xffffffff,
  102. .map_io = s3c2442_map_io,
  103. .init_clocks = s3c244x_init_clocks,
  104. .init_uarts = s3c244x_init_uarts,
  105. .init = s3c2442_init,
  106. .name = name_s3c2442
  107. },
  108. {
  109. .idcode = 0x32440aab,
  110. .idmask = 0xffffffff,
  111. .map_io = s3c2442_map_io,
  112. .init_clocks = s3c244x_init_clocks,
  113. .init_uarts = s3c244x_init_uarts,
  114. .init = s3c2442_init,
  115. .name = name_s3c2442b
  116. },
  117. {
  118. .idcode = 0x32412001,
  119. .idmask = 0xffffffff,
  120. .map_io = s3c2412_map_io,
  121. .init_clocks = s3c2412_init_clocks,
  122. .init_uarts = s3c2412_init_uarts,
  123. .init = s3c2412_init,
  124. .name = name_s3c2412,
  125. },
  126. { /* a newer version of the s3c2412 */
  127. .idcode = 0x32412003,
  128. .idmask = 0xffffffff,
  129. .map_io = s3c2412_map_io,
  130. .init_clocks = s3c2412_init_clocks,
  131. .init_uarts = s3c2412_init_uarts,
  132. .init = s3c2412_init,
  133. .name = name_s3c2412,
  134. },
  135. { /* a strange version of the s3c2416 */
  136. .idcode = 0x32450003,
  137. .idmask = 0xffffffff,
  138. .map_io = s3c2416_map_io,
  139. .init_clocks = s3c2416_init_clocks,
  140. .init_uarts = s3c2416_init_uarts,
  141. .init = s3c2416_init,
  142. .name = name_s3c2416,
  143. },
  144. {
  145. .idcode = 0x32443001,
  146. .idmask = 0xffffffff,
  147. .map_io = s3c2443_map_io,
  148. .init_clocks = s3c2443_init_clocks,
  149. .init_uarts = s3c2443_init_uarts,
  150. .init = s3c2443_init,
  151. .name = name_s3c2443,
  152. },
  153. };
  154. /* minimal IO mapping */
  155. static struct map_desc s3c_iodesc[] __initdata = {
  156. IODESC_ENT(GPIO),
  157. IODESC_ENT(IRQ),
  158. IODESC_ENT(MEMCTRL),
  159. IODESC_ENT(UART)
  160. };
  161. /* read cpu identificaiton code */
  162. static unsigned long s3c24xx_read_idcode_v5(void)
  163. {
  164. #if defined(CONFIG_CPU_S3C2416)
  165. /* s3c2416 is v5, with S3C24XX_GSTATUS1 instead of S3C2412_GSTATUS1 */
  166. u32 gs = __raw_readl(S3C24XX_GSTATUS1);
  167. /* test for s3c2416 or similar device */
  168. if ((gs >> 16) == 0x3245)
  169. return gs;
  170. #endif
  171. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  172. return __raw_readl(S3C2412_GSTATUS1);
  173. #else
  174. return 1UL; /* don't look like an 2400 */
  175. #endif
  176. }
  177. static unsigned long s3c24xx_read_idcode_v4(void)
  178. {
  179. return __raw_readl(S3C2410_GSTATUS1);
  180. }
  181. static void s3c24xx_default_idle(void)
  182. {
  183. unsigned long tmp;
  184. int i;
  185. /* idle the system by using the idle mode which will wait for an
  186. * interrupt to happen before restarting the system.
  187. */
  188. /* Warning: going into idle state upsets jtag scanning */
  189. __raw_writel(__raw_readl(S3C2410_CLKCON) | S3C2410_CLKCON_IDLE,
  190. S3C2410_CLKCON);
  191. /* the samsung port seems to do a loop and then unset idle.. */
  192. for (i = 0; i < 50; i++)
  193. tmp += __raw_readl(S3C2410_CLKCON); /* ensure loop not optimised out */
  194. /* this bit is not cleared on re-start... */
  195. __raw_writel(__raw_readl(S3C2410_CLKCON) & ~S3C2410_CLKCON_IDLE,
  196. S3C2410_CLKCON);
  197. }
  198. void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
  199. {
  200. arm_pm_idle = s3c24xx_default_idle;
  201. /* initialise the io descriptors we need for initialisation */
  202. iotable_init(mach_desc, size);
  203. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  204. if (cpu_architecture() >= CPU_ARCH_ARMv5) {
  205. samsung_cpu_id = s3c24xx_read_idcode_v5();
  206. } else {
  207. samsung_cpu_id = s3c24xx_read_idcode_v4();
  208. }
  209. s3c24xx_init_cpu();
  210. s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
  211. }
  212. /* Serial port registrations */
  213. static struct resource s3c2410_uart0_resource[] = {
  214. [0] = DEFINE_RES_MEM(S3C2410_PA_UART0, SZ_16K),
  215. [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX0, \
  216. IRQ_S3CUART_ERR0 - IRQ_S3CUART_RX0 + 1, \
  217. NULL, IORESOURCE_IRQ)
  218. };
  219. static struct resource s3c2410_uart1_resource[] = {
  220. [0] = DEFINE_RES_MEM(S3C2410_PA_UART1, SZ_16K),
  221. [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX1, \
  222. IRQ_S3CUART_ERR1 - IRQ_S3CUART_RX1 + 1, \
  223. NULL, IORESOURCE_IRQ)
  224. };
  225. static struct resource s3c2410_uart2_resource[] = {
  226. [0] = DEFINE_RES_MEM(S3C2410_PA_UART2, SZ_16K),
  227. [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX2, \
  228. IRQ_S3CUART_ERR2 - IRQ_S3CUART_RX2 + 1, \
  229. NULL, IORESOURCE_IRQ)
  230. };
  231. static struct resource s3c2410_uart3_resource[] = {
  232. [0] = DEFINE_RES_MEM(S3C2443_PA_UART3, SZ_16K),
  233. [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX3, \
  234. IRQ_S3CUART_ERR3 - IRQ_S3CUART_RX3 + 1, \
  235. NULL, IORESOURCE_IRQ)
  236. };
  237. struct s3c24xx_uart_resources s3c2410_uart_resources[] __initdata = {
  238. [0] = {
  239. .resources = s3c2410_uart0_resource,
  240. .nr_resources = ARRAY_SIZE(s3c2410_uart0_resource),
  241. },
  242. [1] = {
  243. .resources = s3c2410_uart1_resource,
  244. .nr_resources = ARRAY_SIZE(s3c2410_uart1_resource),
  245. },
  246. [2] = {
  247. .resources = s3c2410_uart2_resource,
  248. .nr_resources = ARRAY_SIZE(s3c2410_uart2_resource),
  249. },
  250. [3] = {
  251. .resources = s3c2410_uart3_resource,
  252. .nr_resources = ARRAY_SIZE(s3c2410_uart3_resource),
  253. },
  254. };
  255. /* initialise all the clocks */
  256. void __init_or_cpufreq s3c24xx_setup_clocks(unsigned long fclk,
  257. unsigned long hclk,
  258. unsigned long pclk)
  259. {
  260. clk_upll.rate = s3c24xx_get_pll(__raw_readl(S3C2410_UPLLCON),
  261. clk_xtal.rate);
  262. clk_mpll.rate = fclk;
  263. clk_h.rate = hclk;
  264. clk_p.rate = pclk;
  265. clk_f.rate = fclk;
  266. }