common.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mv643xx_i2c.h>
  18. #include <linux/ata_platform.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk-provider.h>
  21. #include <net/dsa.h>
  22. #include <asm/page.h>
  23. #include <asm/setup.h>
  24. #include <asm/system_misc.h>
  25. #include <asm/timex.h>
  26. #include <asm/mach/arch.h>
  27. #include <asm/mach/map.h>
  28. #include <asm/mach/time.h>
  29. #include <mach/bridge-regs.h>
  30. #include <mach/hardware.h>
  31. #include <mach/orion5x.h>
  32. #include <plat/orion_nand.h>
  33. #include <plat/ehci-orion.h>
  34. #include <plat/time.h>
  35. #include <plat/common.h>
  36. #include <plat/addr-map.h>
  37. #include "common.h"
  38. /*****************************************************************************
  39. * I/O Address Mapping
  40. ****************************************************************************/
  41. static struct map_desc orion5x_io_desc[] __initdata = {
  42. {
  43. .virtual = ORION5X_REGS_VIRT_BASE,
  44. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  45. .length = ORION5X_REGS_SIZE,
  46. .type = MT_DEVICE,
  47. }, {
  48. .virtual = ORION5X_PCIE_IO_VIRT_BASE,
  49. .pfn = __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
  50. .length = ORION5X_PCIE_IO_SIZE,
  51. .type = MT_DEVICE,
  52. }, {
  53. .virtual = ORION5X_PCI_IO_VIRT_BASE,
  54. .pfn = __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
  55. .length = ORION5X_PCI_IO_SIZE,
  56. .type = MT_DEVICE,
  57. }, {
  58. .virtual = ORION5X_PCIE_WA_VIRT_BASE,
  59. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  60. .length = ORION5X_PCIE_WA_SIZE,
  61. .type = MT_DEVICE,
  62. },
  63. };
  64. void __init orion5x_map_io(void)
  65. {
  66. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  67. }
  68. /*****************************************************************************
  69. * CLK tree
  70. ****************************************************************************/
  71. static struct clk *tclk;
  72. static void __init clk_init(void)
  73. {
  74. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
  75. orion5x_tclk);
  76. orion_clkdev_init(tclk);
  77. }
  78. /*****************************************************************************
  79. * EHCI0
  80. ****************************************************************************/
  81. void __init orion5x_ehci0_init(void)
  82. {
  83. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
  84. EHCI_PHY_ORION);
  85. }
  86. /*****************************************************************************
  87. * EHCI1
  88. ****************************************************************************/
  89. void __init orion5x_ehci1_init(void)
  90. {
  91. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  92. }
  93. /*****************************************************************************
  94. * GE00
  95. ****************************************************************************/
  96. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  97. {
  98. orion_ge00_init(eth_data,
  99. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  100. IRQ_ORION5X_ETH_ERR);
  101. }
  102. /*****************************************************************************
  103. * Ethernet switch
  104. ****************************************************************************/
  105. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  106. {
  107. orion_ge00_switch_init(d, irq);
  108. }
  109. /*****************************************************************************
  110. * I2C
  111. ****************************************************************************/
  112. void __init orion5x_i2c_init(void)
  113. {
  114. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  115. }
  116. /*****************************************************************************
  117. * SATA
  118. ****************************************************************************/
  119. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  120. {
  121. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  122. }
  123. /*****************************************************************************
  124. * SPI
  125. ****************************************************************************/
  126. void __init orion5x_spi_init()
  127. {
  128. orion_spi_init(SPI_PHYS_BASE);
  129. }
  130. /*****************************************************************************
  131. * UART0
  132. ****************************************************************************/
  133. void __init orion5x_uart0_init(void)
  134. {
  135. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  136. IRQ_ORION5X_UART0, tclk);
  137. }
  138. /*****************************************************************************
  139. * UART1
  140. ****************************************************************************/
  141. void __init orion5x_uart1_init(void)
  142. {
  143. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  144. IRQ_ORION5X_UART1, tclk);
  145. }
  146. /*****************************************************************************
  147. * XOR engine
  148. ****************************************************************************/
  149. void __init orion5x_xor_init(void)
  150. {
  151. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  152. ORION5X_XOR_PHYS_BASE + 0x200,
  153. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  154. }
  155. /*****************************************************************************
  156. * Cryptographic Engines and Security Accelerator (CESA)
  157. ****************************************************************************/
  158. static void __init orion5x_crypto_init(void)
  159. {
  160. orion5x_setup_sram_win();
  161. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  162. SZ_8K, IRQ_ORION5X_CESA);
  163. }
  164. /*****************************************************************************
  165. * Watchdog
  166. ****************************************************************************/
  167. void __init orion5x_wdt_init(void)
  168. {
  169. orion_wdt_init();
  170. }
  171. /*****************************************************************************
  172. * Time handling
  173. ****************************************************************************/
  174. void __init orion5x_init_early(void)
  175. {
  176. orion_time_set_base(TIMER_VIRT_BASE);
  177. }
  178. int orion5x_tclk;
  179. int __init orion5x_find_tclk(void)
  180. {
  181. u32 dev, rev;
  182. orion5x_pcie_id(&dev, &rev);
  183. if (dev == MV88F6183_DEV_ID &&
  184. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  185. return 133333333;
  186. return 166666667;
  187. }
  188. static void __init orion5x_timer_init(void)
  189. {
  190. orion5x_tclk = orion5x_find_tclk();
  191. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  192. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  193. }
  194. struct sys_timer orion5x_timer = {
  195. .init = orion5x_timer_init,
  196. };
  197. /*****************************************************************************
  198. * General
  199. ****************************************************************************/
  200. /*
  201. * Identify device ID and rev from PCIe configuration header space '0'.
  202. */
  203. static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  204. {
  205. orion5x_pcie_id(dev, rev);
  206. if (*dev == MV88F5281_DEV_ID) {
  207. if (*rev == MV88F5281_REV_D2) {
  208. *dev_name = "MV88F5281-D2";
  209. } else if (*rev == MV88F5281_REV_D1) {
  210. *dev_name = "MV88F5281-D1";
  211. } else if (*rev == MV88F5281_REV_D0) {
  212. *dev_name = "MV88F5281-D0";
  213. } else {
  214. *dev_name = "MV88F5281-Rev-Unsupported";
  215. }
  216. } else if (*dev == MV88F5182_DEV_ID) {
  217. if (*rev == MV88F5182_REV_A2) {
  218. *dev_name = "MV88F5182-A2";
  219. } else {
  220. *dev_name = "MV88F5182-Rev-Unsupported";
  221. }
  222. } else if (*dev == MV88F5181_DEV_ID) {
  223. if (*rev == MV88F5181_REV_B1) {
  224. *dev_name = "MV88F5181-Rev-B1";
  225. } else if (*rev == MV88F5181L_REV_A1) {
  226. *dev_name = "MV88F5181L-Rev-A1";
  227. } else {
  228. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  229. }
  230. } else if (*dev == MV88F6183_DEV_ID) {
  231. if (*rev == MV88F6183_REV_B0) {
  232. *dev_name = "MV88F6183-Rev-B0";
  233. } else {
  234. *dev_name = "MV88F6183-Rev-Unsupported";
  235. }
  236. } else {
  237. *dev_name = "Device-Unknown";
  238. }
  239. }
  240. void __init orion5x_init(void)
  241. {
  242. char *dev_name;
  243. u32 dev, rev;
  244. orion5x_id(&dev, &rev, &dev_name);
  245. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  246. /*
  247. * Setup Orion address map
  248. */
  249. orion5x_setup_cpu_mbus_bridge();
  250. /* Setup root of clk tree */
  251. clk_init();
  252. /*
  253. * Don't issue "Wait for Interrupt" instruction if we are
  254. * running on D0 5281 silicon.
  255. */
  256. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  257. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  258. disable_hlt();
  259. }
  260. /*
  261. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  262. * while 5180n/5181/5281 don't have crypto.
  263. */
  264. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  265. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  266. orion5x_crypto_init();
  267. /*
  268. * Register watchdog driver
  269. */
  270. orion5x_wdt_init();
  271. }
  272. void orion5x_restart(char mode, const char *cmd)
  273. {
  274. /*
  275. * Enable and issue soft reset
  276. */
  277. orion5x_setbits(RSTOUTn_MASK, (1 << 2));
  278. orion5x_setbits(CPU_SOFT_RESET, 1);
  279. mdelay(200);
  280. orion5x_clrbits(CPU_SOFT_RESET, 1);
  281. }
  282. /*
  283. * Many orion-based systems have buggy bootloader implementations.
  284. * This is a common fixup for bogus memory tags.
  285. */
  286. void __init tag_fixup_mem32(struct tag *t, char **from,
  287. struct meminfo *meminfo)
  288. {
  289. for (; t->hdr.size; t = tag_next(t))
  290. if (t->hdr.tag == ATAG_MEM &&
  291. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  292. t->u.mem.start & ~PAGE_MASK)) {
  293. printk(KERN_WARNING
  294. "Clearing invalid memory bank %dKB@0x%08x\n",
  295. t->u.mem.size / 1024, t->u.mem.start);
  296. t->hdr.tag = 0;
  297. }
  298. }