omap_hwmod_44xx_data.c 154 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'c2c_target_fw' class
  47. * instance(s): c2c_target_fw
  48. */
  49. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  50. .name = "c2c_target_fw",
  51. };
  52. /* c2c_target_fw */
  53. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  54. .name = "c2c_target_fw",
  55. .class = &omap44xx_c2c_target_fw_hwmod_class,
  56. .clkdm_name = "d2d_clkdm",
  57. .prcm = {
  58. .omap4 = {
  59. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  60. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  61. },
  62. },
  63. };
  64. /*
  65. * 'dmm' class
  66. * instance(s): dmm
  67. */
  68. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  69. .name = "dmm",
  70. };
  71. /* dmm */
  72. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  73. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  74. { .irq = -1 }
  75. };
  76. static struct omap_hwmod omap44xx_dmm_hwmod = {
  77. .name = "dmm",
  78. .class = &omap44xx_dmm_hwmod_class,
  79. .clkdm_name = "l3_emif_clkdm",
  80. .mpu_irqs = omap44xx_dmm_irqs,
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'emif_fw' class
  90. * instance(s): emif_fw
  91. */
  92. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  93. .name = "emif_fw",
  94. };
  95. /* emif_fw */
  96. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  97. .name = "emif_fw",
  98. .class = &omap44xx_emif_fw_hwmod_class,
  99. .clkdm_name = "l3_emif_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  104. },
  105. },
  106. };
  107. /*
  108. * 'l3' class
  109. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  110. */
  111. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  112. .name = "l3",
  113. };
  114. /* l3_instr */
  115. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  116. .name = "l3_instr",
  117. .class = &omap44xx_l3_hwmod_class,
  118. .clkdm_name = "l3_instr_clkdm",
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  123. .modulemode = MODULEMODE_HWCTRL,
  124. },
  125. },
  126. };
  127. /* l3_main_1 */
  128. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  129. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  130. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  131. { .irq = -1 }
  132. };
  133. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  134. .name = "l3_main_1",
  135. .class = &omap44xx_l3_hwmod_class,
  136. .clkdm_name = "l3_1_clkdm",
  137. .mpu_irqs = omap44xx_l3_main_1_irqs,
  138. .prcm = {
  139. .omap4 = {
  140. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  141. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  142. },
  143. },
  144. };
  145. /* l3_main_2 */
  146. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  147. .name = "l3_main_2",
  148. .class = &omap44xx_l3_hwmod_class,
  149. .clkdm_name = "l3_2_clkdm",
  150. .prcm = {
  151. .omap4 = {
  152. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  153. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  154. },
  155. },
  156. };
  157. /* l3_main_3 */
  158. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  159. .name = "l3_main_3",
  160. .class = &omap44xx_l3_hwmod_class,
  161. .clkdm_name = "l3_instr_clkdm",
  162. .prcm = {
  163. .omap4 = {
  164. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  165. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  166. .modulemode = MODULEMODE_HWCTRL,
  167. },
  168. },
  169. };
  170. /*
  171. * 'l4' class
  172. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  173. */
  174. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  175. .name = "l4",
  176. };
  177. /* l4_abe */
  178. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  179. .name = "l4_abe",
  180. .class = &omap44xx_l4_hwmod_class,
  181. .clkdm_name = "abe_clkdm",
  182. .prcm = {
  183. .omap4 = {
  184. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  185. },
  186. },
  187. };
  188. /* l4_cfg */
  189. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  190. .name = "l4_cfg",
  191. .class = &omap44xx_l4_hwmod_class,
  192. .clkdm_name = "l4_cfg_clkdm",
  193. .prcm = {
  194. .omap4 = {
  195. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  196. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  197. },
  198. },
  199. };
  200. /* l4_per */
  201. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  202. .name = "l4_per",
  203. .class = &omap44xx_l4_hwmod_class,
  204. .clkdm_name = "l4_per_clkdm",
  205. .prcm = {
  206. .omap4 = {
  207. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  208. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  209. },
  210. },
  211. };
  212. /* l4_wkup */
  213. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  214. .name = "l4_wkup",
  215. .class = &omap44xx_l4_hwmod_class,
  216. .clkdm_name = "l4_wkup_clkdm",
  217. .prcm = {
  218. .omap4 = {
  219. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  220. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  221. },
  222. },
  223. };
  224. /*
  225. * 'mpu_bus' class
  226. * instance(s): mpu_private
  227. */
  228. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  229. .name = "mpu_bus",
  230. };
  231. /* mpu_private */
  232. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  233. .name = "mpu_private",
  234. .class = &omap44xx_mpu_bus_hwmod_class,
  235. .clkdm_name = "mpuss_clkdm",
  236. };
  237. /*
  238. * 'ocp_wp_noc' class
  239. * instance(s): ocp_wp_noc
  240. */
  241. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  242. .name = "ocp_wp_noc",
  243. };
  244. /* ocp_wp_noc */
  245. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  246. .name = "ocp_wp_noc",
  247. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  248. .clkdm_name = "l3_instr_clkdm",
  249. .prcm = {
  250. .omap4 = {
  251. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  252. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  253. .modulemode = MODULEMODE_HWCTRL,
  254. },
  255. },
  256. };
  257. /*
  258. * Modules omap_hwmod structures
  259. *
  260. * The following IPs are excluded for the moment because:
  261. * - They do not need an explicit SW control using omap_hwmod API.
  262. * - They still need to be validated with the driver
  263. * properly adapted to omap_hwmod / omap_device
  264. *
  265. * usim
  266. */
  267. /*
  268. * 'aess' class
  269. * audio engine sub system
  270. */
  271. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  272. .rev_offs = 0x0000,
  273. .sysc_offs = 0x0010,
  274. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  275. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  276. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  277. MSTANDBY_SMART_WKUP),
  278. .sysc_fields = &omap_hwmod_sysc_type2,
  279. };
  280. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  281. .name = "aess",
  282. .sysc = &omap44xx_aess_sysc,
  283. };
  284. /* aess */
  285. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  286. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  287. { .irq = -1 }
  288. };
  289. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  290. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  291. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  292. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  293. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  294. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  295. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  296. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  297. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  298. { .dma_req = -1 }
  299. };
  300. static struct omap_hwmod omap44xx_aess_hwmod = {
  301. .name = "aess",
  302. .class = &omap44xx_aess_hwmod_class,
  303. .clkdm_name = "abe_clkdm",
  304. .mpu_irqs = omap44xx_aess_irqs,
  305. .sdma_reqs = omap44xx_aess_sdma_reqs,
  306. .main_clk = "aess_fck",
  307. .prcm = {
  308. .omap4 = {
  309. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  310. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  311. .modulemode = MODULEMODE_SWCTRL,
  312. },
  313. },
  314. };
  315. /*
  316. * 'c2c' class
  317. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  318. * soc
  319. */
  320. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  321. .name = "c2c",
  322. };
  323. /* c2c */
  324. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  325. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  326. { .irq = -1 }
  327. };
  328. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  329. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  330. { .dma_req = -1 }
  331. };
  332. static struct omap_hwmod omap44xx_c2c_hwmod = {
  333. .name = "c2c",
  334. .class = &omap44xx_c2c_hwmod_class,
  335. .clkdm_name = "d2d_clkdm",
  336. .mpu_irqs = omap44xx_c2c_irqs,
  337. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  338. .prcm = {
  339. .omap4 = {
  340. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  341. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  342. },
  343. },
  344. };
  345. /*
  346. * 'counter' class
  347. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  348. */
  349. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  350. .rev_offs = 0x0000,
  351. .sysc_offs = 0x0004,
  352. .sysc_flags = SYSC_HAS_SIDLEMODE,
  353. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  354. SIDLE_SMART_WKUP),
  355. .sysc_fields = &omap_hwmod_sysc_type1,
  356. };
  357. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  358. .name = "counter",
  359. .sysc = &omap44xx_counter_sysc,
  360. };
  361. /* counter_32k */
  362. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  363. .name = "counter_32k",
  364. .class = &omap44xx_counter_hwmod_class,
  365. .clkdm_name = "l4_wkup_clkdm",
  366. .flags = HWMOD_SWSUP_SIDLE,
  367. .main_clk = "sys_32k_ck",
  368. .prcm = {
  369. .omap4 = {
  370. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  371. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  372. },
  373. },
  374. };
  375. /*
  376. * 'ctrl_module' class
  377. * attila core control module + core pad control module + wkup pad control
  378. * module + attila wkup control module
  379. */
  380. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  381. .rev_offs = 0x0000,
  382. .sysc_offs = 0x0010,
  383. .sysc_flags = SYSC_HAS_SIDLEMODE,
  384. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  385. SIDLE_SMART_WKUP),
  386. .sysc_fields = &omap_hwmod_sysc_type2,
  387. };
  388. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  389. .name = "ctrl_module",
  390. .sysc = &omap44xx_ctrl_module_sysc,
  391. };
  392. /* ctrl_module_core */
  393. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  394. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  395. { .irq = -1 }
  396. };
  397. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  398. .name = "ctrl_module_core",
  399. .class = &omap44xx_ctrl_module_hwmod_class,
  400. .clkdm_name = "l4_cfg_clkdm",
  401. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  402. };
  403. /* ctrl_module_pad_core */
  404. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  405. .name = "ctrl_module_pad_core",
  406. .class = &omap44xx_ctrl_module_hwmod_class,
  407. .clkdm_name = "l4_cfg_clkdm",
  408. };
  409. /* ctrl_module_wkup */
  410. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  411. .name = "ctrl_module_wkup",
  412. .class = &omap44xx_ctrl_module_hwmod_class,
  413. .clkdm_name = "l4_wkup_clkdm",
  414. };
  415. /* ctrl_module_pad_wkup */
  416. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  417. .name = "ctrl_module_pad_wkup",
  418. .class = &omap44xx_ctrl_module_hwmod_class,
  419. .clkdm_name = "l4_wkup_clkdm",
  420. };
  421. /*
  422. * 'debugss' class
  423. * debug and emulation sub system
  424. */
  425. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  426. .name = "debugss",
  427. };
  428. /* debugss */
  429. static struct omap_hwmod omap44xx_debugss_hwmod = {
  430. .name = "debugss",
  431. .class = &omap44xx_debugss_hwmod_class,
  432. .clkdm_name = "emu_sys_clkdm",
  433. .main_clk = "trace_clk_div_ck",
  434. .prcm = {
  435. .omap4 = {
  436. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  437. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  438. },
  439. },
  440. };
  441. /*
  442. * 'dma' class
  443. * dma controller for data exchange between memory to memory (i.e. internal or
  444. * external memory) and gp peripherals to memory or memory to gp peripherals
  445. */
  446. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  447. .rev_offs = 0x0000,
  448. .sysc_offs = 0x002c,
  449. .syss_offs = 0x0028,
  450. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  451. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  452. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  453. SYSS_HAS_RESET_STATUS),
  454. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  455. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  456. .sysc_fields = &omap_hwmod_sysc_type1,
  457. };
  458. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  459. .name = "dma",
  460. .sysc = &omap44xx_dma_sysc,
  461. };
  462. /* dma dev_attr */
  463. static struct omap_dma_dev_attr dma_dev_attr = {
  464. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  465. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  466. .lch_count = 32,
  467. };
  468. /* dma_system */
  469. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  470. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  471. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  472. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  473. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  474. { .irq = -1 }
  475. };
  476. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  477. .name = "dma_system",
  478. .class = &omap44xx_dma_hwmod_class,
  479. .clkdm_name = "l3_dma_clkdm",
  480. .mpu_irqs = omap44xx_dma_system_irqs,
  481. .main_clk = "l3_div_ck",
  482. .prcm = {
  483. .omap4 = {
  484. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  485. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  486. },
  487. },
  488. .dev_attr = &dma_dev_attr,
  489. };
  490. /*
  491. * 'dmic' class
  492. * digital microphone controller
  493. */
  494. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  495. .rev_offs = 0x0000,
  496. .sysc_offs = 0x0010,
  497. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  498. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  499. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  500. SIDLE_SMART_WKUP),
  501. .sysc_fields = &omap_hwmod_sysc_type2,
  502. };
  503. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  504. .name = "dmic",
  505. .sysc = &omap44xx_dmic_sysc,
  506. };
  507. /* dmic */
  508. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  509. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  510. { .irq = -1 }
  511. };
  512. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  513. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  514. { .dma_req = -1 }
  515. };
  516. static struct omap_hwmod omap44xx_dmic_hwmod = {
  517. .name = "dmic",
  518. .class = &omap44xx_dmic_hwmod_class,
  519. .clkdm_name = "abe_clkdm",
  520. .mpu_irqs = omap44xx_dmic_irqs,
  521. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  522. .main_clk = "dmic_fck",
  523. .prcm = {
  524. .omap4 = {
  525. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  526. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  527. .modulemode = MODULEMODE_SWCTRL,
  528. },
  529. },
  530. };
  531. /*
  532. * 'dsp' class
  533. * dsp sub-system
  534. */
  535. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  536. .name = "dsp",
  537. };
  538. /* dsp */
  539. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  540. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  541. { .irq = -1 }
  542. };
  543. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  544. { .name = "dsp", .rst_shift = 0 },
  545. { .name = "mmu_cache", .rst_shift = 1 },
  546. };
  547. static struct omap_hwmod omap44xx_dsp_hwmod = {
  548. .name = "dsp",
  549. .class = &omap44xx_dsp_hwmod_class,
  550. .clkdm_name = "tesla_clkdm",
  551. .mpu_irqs = omap44xx_dsp_irqs,
  552. .rst_lines = omap44xx_dsp_resets,
  553. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  554. .main_clk = "dsp_fck",
  555. .prcm = {
  556. .omap4 = {
  557. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  558. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  559. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  560. .modulemode = MODULEMODE_HWCTRL,
  561. },
  562. },
  563. };
  564. /*
  565. * 'dss' class
  566. * display sub-system
  567. */
  568. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  569. .rev_offs = 0x0000,
  570. .syss_offs = 0x0014,
  571. .sysc_flags = SYSS_HAS_RESET_STATUS,
  572. };
  573. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  574. .name = "dss",
  575. .sysc = &omap44xx_dss_sysc,
  576. .reset = omap_dss_reset,
  577. };
  578. /* dss */
  579. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  580. { .role = "sys_clk", .clk = "dss_sys_clk" },
  581. { .role = "tv_clk", .clk = "dss_tv_clk" },
  582. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  583. };
  584. static struct omap_hwmod omap44xx_dss_hwmod = {
  585. .name = "dss_core",
  586. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  587. .class = &omap44xx_dss_hwmod_class,
  588. .clkdm_name = "l3_dss_clkdm",
  589. .main_clk = "dss_dss_clk",
  590. .prcm = {
  591. .omap4 = {
  592. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  593. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  594. },
  595. },
  596. .opt_clks = dss_opt_clks,
  597. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  598. };
  599. /*
  600. * 'dispc' class
  601. * display controller
  602. */
  603. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  604. .rev_offs = 0x0000,
  605. .sysc_offs = 0x0010,
  606. .syss_offs = 0x0014,
  607. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  608. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  609. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  610. SYSS_HAS_RESET_STATUS),
  611. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  612. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  613. .sysc_fields = &omap_hwmod_sysc_type1,
  614. };
  615. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  616. .name = "dispc",
  617. .sysc = &omap44xx_dispc_sysc,
  618. };
  619. /* dss_dispc */
  620. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  621. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  622. { .irq = -1 }
  623. };
  624. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  625. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  626. { .dma_req = -1 }
  627. };
  628. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  629. .manager_count = 3,
  630. .has_framedonetv_irq = 1
  631. };
  632. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  633. .name = "dss_dispc",
  634. .class = &omap44xx_dispc_hwmod_class,
  635. .clkdm_name = "l3_dss_clkdm",
  636. .mpu_irqs = omap44xx_dss_dispc_irqs,
  637. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  638. .main_clk = "dss_dss_clk",
  639. .prcm = {
  640. .omap4 = {
  641. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  642. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  643. },
  644. },
  645. .dev_attr = &omap44xx_dss_dispc_dev_attr
  646. };
  647. /*
  648. * 'dsi' class
  649. * display serial interface controller
  650. */
  651. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  652. .rev_offs = 0x0000,
  653. .sysc_offs = 0x0010,
  654. .syss_offs = 0x0014,
  655. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  656. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  657. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  658. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  659. .sysc_fields = &omap_hwmod_sysc_type1,
  660. };
  661. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  662. .name = "dsi",
  663. .sysc = &omap44xx_dsi_sysc,
  664. };
  665. /* dss_dsi1 */
  666. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  667. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  668. { .irq = -1 }
  669. };
  670. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  671. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  672. { .dma_req = -1 }
  673. };
  674. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  675. { .role = "sys_clk", .clk = "dss_sys_clk" },
  676. };
  677. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  678. .name = "dss_dsi1",
  679. .class = &omap44xx_dsi_hwmod_class,
  680. .clkdm_name = "l3_dss_clkdm",
  681. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  682. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  683. .main_clk = "dss_dss_clk",
  684. .prcm = {
  685. .omap4 = {
  686. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  687. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  688. },
  689. },
  690. .opt_clks = dss_dsi1_opt_clks,
  691. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  692. };
  693. /* dss_dsi2 */
  694. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  695. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  696. { .irq = -1 }
  697. };
  698. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  699. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  700. { .dma_req = -1 }
  701. };
  702. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  703. { .role = "sys_clk", .clk = "dss_sys_clk" },
  704. };
  705. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  706. .name = "dss_dsi2",
  707. .class = &omap44xx_dsi_hwmod_class,
  708. .clkdm_name = "l3_dss_clkdm",
  709. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  710. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  711. .main_clk = "dss_dss_clk",
  712. .prcm = {
  713. .omap4 = {
  714. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  715. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  716. },
  717. },
  718. .opt_clks = dss_dsi2_opt_clks,
  719. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  720. };
  721. /*
  722. * 'hdmi' class
  723. * hdmi controller
  724. */
  725. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  726. .rev_offs = 0x0000,
  727. .sysc_offs = 0x0010,
  728. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  729. SYSC_HAS_SOFTRESET),
  730. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  731. SIDLE_SMART_WKUP),
  732. .sysc_fields = &omap_hwmod_sysc_type2,
  733. };
  734. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  735. .name = "hdmi",
  736. .sysc = &omap44xx_hdmi_sysc,
  737. };
  738. /* dss_hdmi */
  739. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  740. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  741. { .irq = -1 }
  742. };
  743. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  744. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  745. { .dma_req = -1 }
  746. };
  747. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  748. { .role = "sys_clk", .clk = "dss_sys_clk" },
  749. };
  750. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  751. .name = "dss_hdmi",
  752. .class = &omap44xx_hdmi_hwmod_class,
  753. .clkdm_name = "l3_dss_clkdm",
  754. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  755. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  756. .main_clk = "dss_48mhz_clk",
  757. .prcm = {
  758. .omap4 = {
  759. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  760. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  761. },
  762. },
  763. .opt_clks = dss_hdmi_opt_clks,
  764. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  765. };
  766. /*
  767. * 'rfbi' class
  768. * remote frame buffer interface
  769. */
  770. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  771. .rev_offs = 0x0000,
  772. .sysc_offs = 0x0010,
  773. .syss_offs = 0x0014,
  774. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  775. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  776. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  777. .sysc_fields = &omap_hwmod_sysc_type1,
  778. };
  779. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  780. .name = "rfbi",
  781. .sysc = &omap44xx_rfbi_sysc,
  782. };
  783. /* dss_rfbi */
  784. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  785. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  786. { .dma_req = -1 }
  787. };
  788. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  789. { .role = "ick", .clk = "dss_fck" },
  790. };
  791. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  792. .name = "dss_rfbi",
  793. .class = &omap44xx_rfbi_hwmod_class,
  794. .clkdm_name = "l3_dss_clkdm",
  795. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  796. .main_clk = "dss_dss_clk",
  797. .prcm = {
  798. .omap4 = {
  799. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  800. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  801. },
  802. },
  803. .opt_clks = dss_rfbi_opt_clks,
  804. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  805. };
  806. /*
  807. * 'venc' class
  808. * video encoder
  809. */
  810. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  811. .name = "venc",
  812. };
  813. /* dss_venc */
  814. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  815. .name = "dss_venc",
  816. .class = &omap44xx_venc_hwmod_class,
  817. .clkdm_name = "l3_dss_clkdm",
  818. .main_clk = "dss_tv_clk",
  819. .prcm = {
  820. .omap4 = {
  821. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  822. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  823. },
  824. },
  825. };
  826. /*
  827. * 'elm' class
  828. * bch error location module
  829. */
  830. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  831. .rev_offs = 0x0000,
  832. .sysc_offs = 0x0010,
  833. .syss_offs = 0x0014,
  834. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  835. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  836. SYSS_HAS_RESET_STATUS),
  837. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  838. .sysc_fields = &omap_hwmod_sysc_type1,
  839. };
  840. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  841. .name = "elm",
  842. .sysc = &omap44xx_elm_sysc,
  843. };
  844. /* elm */
  845. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  846. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  847. { .irq = -1 }
  848. };
  849. static struct omap_hwmod omap44xx_elm_hwmod = {
  850. .name = "elm",
  851. .class = &omap44xx_elm_hwmod_class,
  852. .clkdm_name = "l4_per_clkdm",
  853. .mpu_irqs = omap44xx_elm_irqs,
  854. .prcm = {
  855. .omap4 = {
  856. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  857. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  858. },
  859. },
  860. };
  861. /*
  862. * 'emif' class
  863. * external memory interface no1
  864. */
  865. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  866. .rev_offs = 0x0000,
  867. };
  868. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  869. .name = "emif",
  870. .sysc = &omap44xx_emif_sysc,
  871. };
  872. /* emif1 */
  873. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  874. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  875. { .irq = -1 }
  876. };
  877. static struct omap_hwmod omap44xx_emif1_hwmod = {
  878. .name = "emif1",
  879. .class = &omap44xx_emif_hwmod_class,
  880. .clkdm_name = "l3_emif_clkdm",
  881. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  882. .mpu_irqs = omap44xx_emif1_irqs,
  883. .main_clk = "ddrphy_ck",
  884. .prcm = {
  885. .omap4 = {
  886. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  887. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  888. .modulemode = MODULEMODE_HWCTRL,
  889. },
  890. },
  891. };
  892. /* emif2 */
  893. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  894. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  895. { .irq = -1 }
  896. };
  897. static struct omap_hwmod omap44xx_emif2_hwmod = {
  898. .name = "emif2",
  899. .class = &omap44xx_emif_hwmod_class,
  900. .clkdm_name = "l3_emif_clkdm",
  901. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  902. .mpu_irqs = omap44xx_emif2_irqs,
  903. .main_clk = "ddrphy_ck",
  904. .prcm = {
  905. .omap4 = {
  906. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  907. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  908. .modulemode = MODULEMODE_HWCTRL,
  909. },
  910. },
  911. };
  912. /*
  913. * 'fdif' class
  914. * face detection hw accelerator module
  915. */
  916. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  917. .rev_offs = 0x0000,
  918. .sysc_offs = 0x0010,
  919. /*
  920. * FDIF needs 100 OCP clk cycles delay after a softreset before
  921. * accessing sysconfig again.
  922. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  923. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  924. *
  925. * TODO: Indicate errata when available.
  926. */
  927. .srst_udelay = 2,
  928. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  929. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  930. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  931. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  932. .sysc_fields = &omap_hwmod_sysc_type2,
  933. };
  934. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  935. .name = "fdif",
  936. .sysc = &omap44xx_fdif_sysc,
  937. };
  938. /* fdif */
  939. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  940. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  941. { .irq = -1 }
  942. };
  943. static struct omap_hwmod omap44xx_fdif_hwmod = {
  944. .name = "fdif",
  945. .class = &omap44xx_fdif_hwmod_class,
  946. .clkdm_name = "iss_clkdm",
  947. .mpu_irqs = omap44xx_fdif_irqs,
  948. .main_clk = "fdif_fck",
  949. .prcm = {
  950. .omap4 = {
  951. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  952. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  953. .modulemode = MODULEMODE_SWCTRL,
  954. },
  955. },
  956. };
  957. /*
  958. * 'gpio' class
  959. * general purpose io module
  960. */
  961. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  962. .rev_offs = 0x0000,
  963. .sysc_offs = 0x0010,
  964. .syss_offs = 0x0114,
  965. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  966. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  967. SYSS_HAS_RESET_STATUS),
  968. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  969. SIDLE_SMART_WKUP),
  970. .sysc_fields = &omap_hwmod_sysc_type1,
  971. };
  972. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  973. .name = "gpio",
  974. .sysc = &omap44xx_gpio_sysc,
  975. .rev = 2,
  976. };
  977. /* gpio dev_attr */
  978. static struct omap_gpio_dev_attr gpio_dev_attr = {
  979. .bank_width = 32,
  980. .dbck_flag = true,
  981. };
  982. /* gpio1 */
  983. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  984. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  985. { .irq = -1 }
  986. };
  987. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  988. { .role = "dbclk", .clk = "gpio1_dbclk" },
  989. };
  990. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  991. .name = "gpio1",
  992. .class = &omap44xx_gpio_hwmod_class,
  993. .clkdm_name = "l4_wkup_clkdm",
  994. .mpu_irqs = omap44xx_gpio1_irqs,
  995. .main_clk = "gpio1_ick",
  996. .prcm = {
  997. .omap4 = {
  998. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  999. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1000. .modulemode = MODULEMODE_HWCTRL,
  1001. },
  1002. },
  1003. .opt_clks = gpio1_opt_clks,
  1004. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1005. .dev_attr = &gpio_dev_attr,
  1006. };
  1007. /* gpio2 */
  1008. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1009. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1010. { .irq = -1 }
  1011. };
  1012. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1013. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1014. };
  1015. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1016. .name = "gpio2",
  1017. .class = &omap44xx_gpio_hwmod_class,
  1018. .clkdm_name = "l4_per_clkdm",
  1019. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1020. .mpu_irqs = omap44xx_gpio2_irqs,
  1021. .main_clk = "gpio2_ick",
  1022. .prcm = {
  1023. .omap4 = {
  1024. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1025. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1026. .modulemode = MODULEMODE_HWCTRL,
  1027. },
  1028. },
  1029. .opt_clks = gpio2_opt_clks,
  1030. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1031. .dev_attr = &gpio_dev_attr,
  1032. };
  1033. /* gpio3 */
  1034. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1035. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1036. { .irq = -1 }
  1037. };
  1038. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1039. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1040. };
  1041. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1042. .name = "gpio3",
  1043. .class = &omap44xx_gpio_hwmod_class,
  1044. .clkdm_name = "l4_per_clkdm",
  1045. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1046. .mpu_irqs = omap44xx_gpio3_irqs,
  1047. .main_clk = "gpio3_ick",
  1048. .prcm = {
  1049. .omap4 = {
  1050. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1051. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1052. .modulemode = MODULEMODE_HWCTRL,
  1053. },
  1054. },
  1055. .opt_clks = gpio3_opt_clks,
  1056. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1057. .dev_attr = &gpio_dev_attr,
  1058. };
  1059. /* gpio4 */
  1060. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1061. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1062. { .irq = -1 }
  1063. };
  1064. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1065. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1066. };
  1067. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1068. .name = "gpio4",
  1069. .class = &omap44xx_gpio_hwmod_class,
  1070. .clkdm_name = "l4_per_clkdm",
  1071. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1072. .mpu_irqs = omap44xx_gpio4_irqs,
  1073. .main_clk = "gpio4_ick",
  1074. .prcm = {
  1075. .omap4 = {
  1076. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1077. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1078. .modulemode = MODULEMODE_HWCTRL,
  1079. },
  1080. },
  1081. .opt_clks = gpio4_opt_clks,
  1082. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1083. .dev_attr = &gpio_dev_attr,
  1084. };
  1085. /* gpio5 */
  1086. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1087. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1088. { .irq = -1 }
  1089. };
  1090. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1091. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1092. };
  1093. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1094. .name = "gpio5",
  1095. .class = &omap44xx_gpio_hwmod_class,
  1096. .clkdm_name = "l4_per_clkdm",
  1097. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1098. .mpu_irqs = omap44xx_gpio5_irqs,
  1099. .main_clk = "gpio5_ick",
  1100. .prcm = {
  1101. .omap4 = {
  1102. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1103. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1104. .modulemode = MODULEMODE_HWCTRL,
  1105. },
  1106. },
  1107. .opt_clks = gpio5_opt_clks,
  1108. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1109. .dev_attr = &gpio_dev_attr,
  1110. };
  1111. /* gpio6 */
  1112. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1113. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1114. { .irq = -1 }
  1115. };
  1116. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1117. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1118. };
  1119. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1120. .name = "gpio6",
  1121. .class = &omap44xx_gpio_hwmod_class,
  1122. .clkdm_name = "l4_per_clkdm",
  1123. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1124. .mpu_irqs = omap44xx_gpio6_irqs,
  1125. .main_clk = "gpio6_ick",
  1126. .prcm = {
  1127. .omap4 = {
  1128. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1129. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1130. .modulemode = MODULEMODE_HWCTRL,
  1131. },
  1132. },
  1133. .opt_clks = gpio6_opt_clks,
  1134. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1135. .dev_attr = &gpio_dev_attr,
  1136. };
  1137. /*
  1138. * 'gpmc' class
  1139. * general purpose memory controller
  1140. */
  1141. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1142. .rev_offs = 0x0000,
  1143. .sysc_offs = 0x0010,
  1144. .syss_offs = 0x0014,
  1145. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1146. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1147. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1148. .sysc_fields = &omap_hwmod_sysc_type1,
  1149. };
  1150. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1151. .name = "gpmc",
  1152. .sysc = &omap44xx_gpmc_sysc,
  1153. };
  1154. /* gpmc */
  1155. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1156. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1157. { .irq = -1 }
  1158. };
  1159. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1160. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1161. { .dma_req = -1 }
  1162. };
  1163. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1164. .name = "gpmc",
  1165. .class = &omap44xx_gpmc_hwmod_class,
  1166. .clkdm_name = "l3_2_clkdm",
  1167. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1168. .mpu_irqs = omap44xx_gpmc_irqs,
  1169. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1170. .prcm = {
  1171. .omap4 = {
  1172. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1173. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1174. .modulemode = MODULEMODE_HWCTRL,
  1175. },
  1176. },
  1177. };
  1178. /*
  1179. * 'gpu' class
  1180. * 2d/3d graphics accelerator
  1181. */
  1182. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1183. .rev_offs = 0x1fc00,
  1184. .sysc_offs = 0x1fc10,
  1185. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1186. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1187. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1188. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1189. .sysc_fields = &omap_hwmod_sysc_type2,
  1190. };
  1191. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1192. .name = "gpu",
  1193. .sysc = &omap44xx_gpu_sysc,
  1194. };
  1195. /* gpu */
  1196. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1197. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1198. { .irq = -1 }
  1199. };
  1200. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1201. .name = "gpu",
  1202. .class = &omap44xx_gpu_hwmod_class,
  1203. .clkdm_name = "l3_gfx_clkdm",
  1204. .mpu_irqs = omap44xx_gpu_irqs,
  1205. .main_clk = "gpu_fck",
  1206. .prcm = {
  1207. .omap4 = {
  1208. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1209. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1210. .modulemode = MODULEMODE_SWCTRL,
  1211. },
  1212. },
  1213. };
  1214. /*
  1215. * 'hdq1w' class
  1216. * hdq / 1-wire serial interface controller
  1217. */
  1218. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1219. .rev_offs = 0x0000,
  1220. .sysc_offs = 0x0014,
  1221. .syss_offs = 0x0018,
  1222. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1223. SYSS_HAS_RESET_STATUS),
  1224. .sysc_fields = &omap_hwmod_sysc_type1,
  1225. };
  1226. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1227. .name = "hdq1w",
  1228. .sysc = &omap44xx_hdq1w_sysc,
  1229. };
  1230. /* hdq1w */
  1231. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1232. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1233. { .irq = -1 }
  1234. };
  1235. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1236. .name = "hdq1w",
  1237. .class = &omap44xx_hdq1w_hwmod_class,
  1238. .clkdm_name = "l4_per_clkdm",
  1239. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1240. .mpu_irqs = omap44xx_hdq1w_irqs,
  1241. .main_clk = "hdq1w_fck",
  1242. .prcm = {
  1243. .omap4 = {
  1244. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1245. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1246. .modulemode = MODULEMODE_SWCTRL,
  1247. },
  1248. },
  1249. };
  1250. /*
  1251. * 'hsi' class
  1252. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1253. * serial if)
  1254. */
  1255. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1256. .rev_offs = 0x0000,
  1257. .sysc_offs = 0x0010,
  1258. .syss_offs = 0x0014,
  1259. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1260. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1261. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1262. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1263. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1264. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1265. .sysc_fields = &omap_hwmod_sysc_type1,
  1266. };
  1267. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1268. .name = "hsi",
  1269. .sysc = &omap44xx_hsi_sysc,
  1270. };
  1271. /* hsi */
  1272. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1273. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1274. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1275. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1276. { .irq = -1 }
  1277. };
  1278. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1279. .name = "hsi",
  1280. .class = &omap44xx_hsi_hwmod_class,
  1281. .clkdm_name = "l3_init_clkdm",
  1282. .mpu_irqs = omap44xx_hsi_irqs,
  1283. .main_clk = "hsi_fck",
  1284. .prcm = {
  1285. .omap4 = {
  1286. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1287. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1288. .modulemode = MODULEMODE_HWCTRL,
  1289. },
  1290. },
  1291. };
  1292. /*
  1293. * 'i2c' class
  1294. * multimaster high-speed i2c controller
  1295. */
  1296. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1297. .sysc_offs = 0x0010,
  1298. .syss_offs = 0x0090,
  1299. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1300. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1301. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1302. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1303. SIDLE_SMART_WKUP),
  1304. .clockact = CLOCKACT_TEST_ICLK,
  1305. .sysc_fields = &omap_hwmod_sysc_type1,
  1306. };
  1307. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1308. .name = "i2c",
  1309. .sysc = &omap44xx_i2c_sysc,
  1310. .rev = OMAP_I2C_IP_VERSION_2,
  1311. .reset = &omap_i2c_reset,
  1312. };
  1313. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1314. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1315. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1316. };
  1317. /* i2c1 */
  1318. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1319. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1320. { .irq = -1 }
  1321. };
  1322. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1323. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1324. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1325. { .dma_req = -1 }
  1326. };
  1327. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1328. .name = "i2c1",
  1329. .class = &omap44xx_i2c_hwmod_class,
  1330. .clkdm_name = "l4_per_clkdm",
  1331. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1332. .mpu_irqs = omap44xx_i2c1_irqs,
  1333. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1334. .main_clk = "i2c1_fck",
  1335. .prcm = {
  1336. .omap4 = {
  1337. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1338. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1339. .modulemode = MODULEMODE_SWCTRL,
  1340. },
  1341. },
  1342. .dev_attr = &i2c_dev_attr,
  1343. };
  1344. /* i2c2 */
  1345. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1346. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1347. { .irq = -1 }
  1348. };
  1349. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1350. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1351. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1352. { .dma_req = -1 }
  1353. };
  1354. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1355. .name = "i2c2",
  1356. .class = &omap44xx_i2c_hwmod_class,
  1357. .clkdm_name = "l4_per_clkdm",
  1358. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1359. .mpu_irqs = omap44xx_i2c2_irqs,
  1360. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1361. .main_clk = "i2c2_fck",
  1362. .prcm = {
  1363. .omap4 = {
  1364. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1365. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1366. .modulemode = MODULEMODE_SWCTRL,
  1367. },
  1368. },
  1369. .dev_attr = &i2c_dev_attr,
  1370. };
  1371. /* i2c3 */
  1372. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1373. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1374. { .irq = -1 }
  1375. };
  1376. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1377. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1378. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1379. { .dma_req = -1 }
  1380. };
  1381. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1382. .name = "i2c3",
  1383. .class = &omap44xx_i2c_hwmod_class,
  1384. .clkdm_name = "l4_per_clkdm",
  1385. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1386. .mpu_irqs = omap44xx_i2c3_irqs,
  1387. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1388. .main_clk = "i2c3_fck",
  1389. .prcm = {
  1390. .omap4 = {
  1391. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1392. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1393. .modulemode = MODULEMODE_SWCTRL,
  1394. },
  1395. },
  1396. .dev_attr = &i2c_dev_attr,
  1397. };
  1398. /* i2c4 */
  1399. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1400. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1401. { .irq = -1 }
  1402. };
  1403. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1404. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1405. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1406. { .dma_req = -1 }
  1407. };
  1408. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1409. .name = "i2c4",
  1410. .class = &omap44xx_i2c_hwmod_class,
  1411. .clkdm_name = "l4_per_clkdm",
  1412. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1413. .mpu_irqs = omap44xx_i2c4_irqs,
  1414. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1415. .main_clk = "i2c4_fck",
  1416. .prcm = {
  1417. .omap4 = {
  1418. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1419. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1420. .modulemode = MODULEMODE_SWCTRL,
  1421. },
  1422. },
  1423. .dev_attr = &i2c_dev_attr,
  1424. };
  1425. /*
  1426. * 'ipu' class
  1427. * imaging processor unit
  1428. */
  1429. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1430. .name = "ipu",
  1431. };
  1432. /* ipu */
  1433. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1434. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1435. { .irq = -1 }
  1436. };
  1437. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1438. { .name = "cpu0", .rst_shift = 0 },
  1439. { .name = "cpu1", .rst_shift = 1 },
  1440. { .name = "mmu_cache", .rst_shift = 2 },
  1441. };
  1442. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1443. .name = "ipu",
  1444. .class = &omap44xx_ipu_hwmod_class,
  1445. .clkdm_name = "ducati_clkdm",
  1446. .mpu_irqs = omap44xx_ipu_irqs,
  1447. .rst_lines = omap44xx_ipu_resets,
  1448. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1449. .main_clk = "ipu_fck",
  1450. .prcm = {
  1451. .omap4 = {
  1452. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1453. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1454. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1455. .modulemode = MODULEMODE_HWCTRL,
  1456. },
  1457. },
  1458. };
  1459. /*
  1460. * 'iss' class
  1461. * external images sensor pixel data processor
  1462. */
  1463. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1464. .rev_offs = 0x0000,
  1465. .sysc_offs = 0x0010,
  1466. /*
  1467. * ISS needs 100 OCP clk cycles delay after a softreset before
  1468. * accessing sysconfig again.
  1469. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1470. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1471. *
  1472. * TODO: Indicate errata when available.
  1473. */
  1474. .srst_udelay = 2,
  1475. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1476. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1477. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1478. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1479. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1480. .sysc_fields = &omap_hwmod_sysc_type2,
  1481. };
  1482. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1483. .name = "iss",
  1484. .sysc = &omap44xx_iss_sysc,
  1485. };
  1486. /* iss */
  1487. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1488. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1489. { .irq = -1 }
  1490. };
  1491. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1492. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1493. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1494. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1495. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1496. { .dma_req = -1 }
  1497. };
  1498. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1499. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1500. };
  1501. static struct omap_hwmod omap44xx_iss_hwmod = {
  1502. .name = "iss",
  1503. .class = &omap44xx_iss_hwmod_class,
  1504. .clkdm_name = "iss_clkdm",
  1505. .mpu_irqs = omap44xx_iss_irqs,
  1506. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1507. .main_clk = "iss_fck",
  1508. .prcm = {
  1509. .omap4 = {
  1510. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1511. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1512. .modulemode = MODULEMODE_SWCTRL,
  1513. },
  1514. },
  1515. .opt_clks = iss_opt_clks,
  1516. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1517. };
  1518. /*
  1519. * 'iva' class
  1520. * multi-standard video encoder/decoder hardware accelerator
  1521. */
  1522. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1523. .name = "iva",
  1524. };
  1525. /* iva */
  1526. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1527. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1528. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1529. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1530. { .irq = -1 }
  1531. };
  1532. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1533. { .name = "seq0", .rst_shift = 0 },
  1534. { .name = "seq1", .rst_shift = 1 },
  1535. { .name = "logic", .rst_shift = 2 },
  1536. };
  1537. static struct omap_hwmod omap44xx_iva_hwmod = {
  1538. .name = "iva",
  1539. .class = &omap44xx_iva_hwmod_class,
  1540. .clkdm_name = "ivahd_clkdm",
  1541. .mpu_irqs = omap44xx_iva_irqs,
  1542. .rst_lines = omap44xx_iva_resets,
  1543. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1544. .main_clk = "iva_fck",
  1545. .prcm = {
  1546. .omap4 = {
  1547. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1548. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1549. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1550. .modulemode = MODULEMODE_HWCTRL,
  1551. },
  1552. },
  1553. };
  1554. /*
  1555. * 'kbd' class
  1556. * keyboard controller
  1557. */
  1558. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1559. .rev_offs = 0x0000,
  1560. .sysc_offs = 0x0010,
  1561. .syss_offs = 0x0014,
  1562. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1563. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1564. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1565. SYSS_HAS_RESET_STATUS),
  1566. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1567. .sysc_fields = &omap_hwmod_sysc_type1,
  1568. };
  1569. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1570. .name = "kbd",
  1571. .sysc = &omap44xx_kbd_sysc,
  1572. };
  1573. /* kbd */
  1574. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1575. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1576. { .irq = -1 }
  1577. };
  1578. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1579. .name = "kbd",
  1580. .class = &omap44xx_kbd_hwmod_class,
  1581. .clkdm_name = "l4_wkup_clkdm",
  1582. .mpu_irqs = omap44xx_kbd_irqs,
  1583. .main_clk = "kbd_fck",
  1584. .prcm = {
  1585. .omap4 = {
  1586. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1587. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1588. .modulemode = MODULEMODE_SWCTRL,
  1589. },
  1590. },
  1591. };
  1592. /*
  1593. * 'mailbox' class
  1594. * mailbox module allowing communication between the on-chip processors using a
  1595. * queued mailbox-interrupt mechanism.
  1596. */
  1597. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1598. .rev_offs = 0x0000,
  1599. .sysc_offs = 0x0010,
  1600. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1601. SYSC_HAS_SOFTRESET),
  1602. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1603. .sysc_fields = &omap_hwmod_sysc_type2,
  1604. };
  1605. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1606. .name = "mailbox",
  1607. .sysc = &omap44xx_mailbox_sysc,
  1608. };
  1609. /* mailbox */
  1610. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1611. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1612. { .irq = -1 }
  1613. };
  1614. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1615. .name = "mailbox",
  1616. .class = &omap44xx_mailbox_hwmod_class,
  1617. .clkdm_name = "l4_cfg_clkdm",
  1618. .mpu_irqs = omap44xx_mailbox_irqs,
  1619. .prcm = {
  1620. .omap4 = {
  1621. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1622. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1623. },
  1624. },
  1625. };
  1626. /*
  1627. * 'mcasp' class
  1628. * multi-channel audio serial port controller
  1629. */
  1630. /* The IP is not compliant to type1 / type2 scheme */
  1631. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1632. .sidle_shift = 0,
  1633. };
  1634. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1635. .sysc_offs = 0x0004,
  1636. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1637. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1638. SIDLE_SMART_WKUP),
  1639. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1640. };
  1641. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1642. .name = "mcasp",
  1643. .sysc = &omap44xx_mcasp_sysc,
  1644. };
  1645. /* mcasp */
  1646. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1647. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1648. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1649. { .irq = -1 }
  1650. };
  1651. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1652. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1653. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1654. { .dma_req = -1 }
  1655. };
  1656. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1657. .name = "mcasp",
  1658. .class = &omap44xx_mcasp_hwmod_class,
  1659. .clkdm_name = "abe_clkdm",
  1660. .mpu_irqs = omap44xx_mcasp_irqs,
  1661. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1662. .main_clk = "mcasp_fck",
  1663. .prcm = {
  1664. .omap4 = {
  1665. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1666. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1667. .modulemode = MODULEMODE_SWCTRL,
  1668. },
  1669. },
  1670. };
  1671. /*
  1672. * 'mcbsp' class
  1673. * multi channel buffered serial port controller
  1674. */
  1675. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1676. .sysc_offs = 0x008c,
  1677. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1678. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1679. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1680. .sysc_fields = &omap_hwmod_sysc_type1,
  1681. };
  1682. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1683. .name = "mcbsp",
  1684. .sysc = &omap44xx_mcbsp_sysc,
  1685. .rev = MCBSP_CONFIG_TYPE4,
  1686. };
  1687. /* mcbsp1 */
  1688. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1689. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1690. { .irq = -1 }
  1691. };
  1692. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1693. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1694. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1695. { .dma_req = -1 }
  1696. };
  1697. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1698. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1699. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  1700. };
  1701. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1702. .name = "mcbsp1",
  1703. .class = &omap44xx_mcbsp_hwmod_class,
  1704. .clkdm_name = "abe_clkdm",
  1705. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1706. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1707. .main_clk = "mcbsp1_fck",
  1708. .prcm = {
  1709. .omap4 = {
  1710. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1711. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1712. .modulemode = MODULEMODE_SWCTRL,
  1713. },
  1714. },
  1715. .opt_clks = mcbsp1_opt_clks,
  1716. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1717. };
  1718. /* mcbsp2 */
  1719. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1720. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1721. { .irq = -1 }
  1722. };
  1723. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1724. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1725. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1726. { .dma_req = -1 }
  1727. };
  1728. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1729. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1730. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  1731. };
  1732. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1733. .name = "mcbsp2",
  1734. .class = &omap44xx_mcbsp_hwmod_class,
  1735. .clkdm_name = "abe_clkdm",
  1736. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1737. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1738. .main_clk = "mcbsp2_fck",
  1739. .prcm = {
  1740. .omap4 = {
  1741. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1742. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1743. .modulemode = MODULEMODE_SWCTRL,
  1744. },
  1745. },
  1746. .opt_clks = mcbsp2_opt_clks,
  1747. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1748. };
  1749. /* mcbsp3 */
  1750. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1751. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1752. { .irq = -1 }
  1753. };
  1754. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1755. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1756. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1757. { .dma_req = -1 }
  1758. };
  1759. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1760. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1761. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  1762. };
  1763. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1764. .name = "mcbsp3",
  1765. .class = &omap44xx_mcbsp_hwmod_class,
  1766. .clkdm_name = "abe_clkdm",
  1767. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1768. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1769. .main_clk = "mcbsp3_fck",
  1770. .prcm = {
  1771. .omap4 = {
  1772. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1773. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1774. .modulemode = MODULEMODE_SWCTRL,
  1775. },
  1776. },
  1777. .opt_clks = mcbsp3_opt_clks,
  1778. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1779. };
  1780. /* mcbsp4 */
  1781. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1782. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1783. { .irq = -1 }
  1784. };
  1785. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1786. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1787. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1788. { .dma_req = -1 }
  1789. };
  1790. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1791. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1792. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  1793. };
  1794. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1795. .name = "mcbsp4",
  1796. .class = &omap44xx_mcbsp_hwmod_class,
  1797. .clkdm_name = "l4_per_clkdm",
  1798. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1799. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1800. .main_clk = "mcbsp4_fck",
  1801. .prcm = {
  1802. .omap4 = {
  1803. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1804. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1805. .modulemode = MODULEMODE_SWCTRL,
  1806. },
  1807. },
  1808. .opt_clks = mcbsp4_opt_clks,
  1809. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1810. };
  1811. /*
  1812. * 'mcpdm' class
  1813. * multi channel pdm controller (proprietary interface with phoenix power
  1814. * ic)
  1815. */
  1816. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1817. .rev_offs = 0x0000,
  1818. .sysc_offs = 0x0010,
  1819. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1820. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1821. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1822. SIDLE_SMART_WKUP),
  1823. .sysc_fields = &omap_hwmod_sysc_type2,
  1824. };
  1825. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1826. .name = "mcpdm",
  1827. .sysc = &omap44xx_mcpdm_sysc,
  1828. };
  1829. /* mcpdm */
  1830. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1831. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1832. { .irq = -1 }
  1833. };
  1834. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1835. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1836. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1837. { .dma_req = -1 }
  1838. };
  1839. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1840. .name = "mcpdm",
  1841. .class = &omap44xx_mcpdm_hwmod_class,
  1842. .clkdm_name = "abe_clkdm",
  1843. .mpu_irqs = omap44xx_mcpdm_irqs,
  1844. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1845. .main_clk = "mcpdm_fck",
  1846. .prcm = {
  1847. .omap4 = {
  1848. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1849. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1850. .modulemode = MODULEMODE_SWCTRL,
  1851. },
  1852. },
  1853. };
  1854. /*
  1855. * 'mcspi' class
  1856. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1857. * bus
  1858. */
  1859. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1860. .rev_offs = 0x0000,
  1861. .sysc_offs = 0x0010,
  1862. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1863. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1864. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1865. SIDLE_SMART_WKUP),
  1866. .sysc_fields = &omap_hwmod_sysc_type2,
  1867. };
  1868. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1869. .name = "mcspi",
  1870. .sysc = &omap44xx_mcspi_sysc,
  1871. .rev = OMAP4_MCSPI_REV,
  1872. };
  1873. /* mcspi1 */
  1874. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1875. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1876. { .irq = -1 }
  1877. };
  1878. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1879. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1880. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1881. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1882. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1883. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1884. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1885. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1886. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1887. { .dma_req = -1 }
  1888. };
  1889. /* mcspi1 dev_attr */
  1890. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1891. .num_chipselect = 4,
  1892. };
  1893. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1894. .name = "mcspi1",
  1895. .class = &omap44xx_mcspi_hwmod_class,
  1896. .clkdm_name = "l4_per_clkdm",
  1897. .mpu_irqs = omap44xx_mcspi1_irqs,
  1898. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1899. .main_clk = "mcspi1_fck",
  1900. .prcm = {
  1901. .omap4 = {
  1902. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1903. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1904. .modulemode = MODULEMODE_SWCTRL,
  1905. },
  1906. },
  1907. .dev_attr = &mcspi1_dev_attr,
  1908. };
  1909. /* mcspi2 */
  1910. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1911. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1912. { .irq = -1 }
  1913. };
  1914. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1915. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1916. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1917. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1918. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1919. { .dma_req = -1 }
  1920. };
  1921. /* mcspi2 dev_attr */
  1922. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1923. .num_chipselect = 2,
  1924. };
  1925. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1926. .name = "mcspi2",
  1927. .class = &omap44xx_mcspi_hwmod_class,
  1928. .clkdm_name = "l4_per_clkdm",
  1929. .mpu_irqs = omap44xx_mcspi2_irqs,
  1930. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1931. .main_clk = "mcspi2_fck",
  1932. .prcm = {
  1933. .omap4 = {
  1934. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1935. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1936. .modulemode = MODULEMODE_SWCTRL,
  1937. },
  1938. },
  1939. .dev_attr = &mcspi2_dev_attr,
  1940. };
  1941. /* mcspi3 */
  1942. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1943. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1944. { .irq = -1 }
  1945. };
  1946. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1947. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1948. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1949. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1950. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1951. { .dma_req = -1 }
  1952. };
  1953. /* mcspi3 dev_attr */
  1954. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1955. .num_chipselect = 2,
  1956. };
  1957. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1958. .name = "mcspi3",
  1959. .class = &omap44xx_mcspi_hwmod_class,
  1960. .clkdm_name = "l4_per_clkdm",
  1961. .mpu_irqs = omap44xx_mcspi3_irqs,
  1962. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1963. .main_clk = "mcspi3_fck",
  1964. .prcm = {
  1965. .omap4 = {
  1966. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1967. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1968. .modulemode = MODULEMODE_SWCTRL,
  1969. },
  1970. },
  1971. .dev_attr = &mcspi3_dev_attr,
  1972. };
  1973. /* mcspi4 */
  1974. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1975. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1976. { .irq = -1 }
  1977. };
  1978. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1979. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1980. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1981. { .dma_req = -1 }
  1982. };
  1983. /* mcspi4 dev_attr */
  1984. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1985. .num_chipselect = 1,
  1986. };
  1987. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1988. .name = "mcspi4",
  1989. .class = &omap44xx_mcspi_hwmod_class,
  1990. .clkdm_name = "l4_per_clkdm",
  1991. .mpu_irqs = omap44xx_mcspi4_irqs,
  1992. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1993. .main_clk = "mcspi4_fck",
  1994. .prcm = {
  1995. .omap4 = {
  1996. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  1997. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  1998. .modulemode = MODULEMODE_SWCTRL,
  1999. },
  2000. },
  2001. .dev_attr = &mcspi4_dev_attr,
  2002. };
  2003. /*
  2004. * 'mmc' class
  2005. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2006. */
  2007. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2008. .rev_offs = 0x0000,
  2009. .sysc_offs = 0x0010,
  2010. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2011. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2012. SYSC_HAS_SOFTRESET),
  2013. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2014. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2015. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2016. .sysc_fields = &omap_hwmod_sysc_type2,
  2017. };
  2018. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2019. .name = "mmc",
  2020. .sysc = &omap44xx_mmc_sysc,
  2021. };
  2022. /* mmc1 */
  2023. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2024. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2025. { .irq = -1 }
  2026. };
  2027. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2028. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2029. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2030. { .dma_req = -1 }
  2031. };
  2032. /* mmc1 dev_attr */
  2033. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2034. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2035. };
  2036. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2037. .name = "mmc1",
  2038. .class = &omap44xx_mmc_hwmod_class,
  2039. .clkdm_name = "l3_init_clkdm",
  2040. .mpu_irqs = omap44xx_mmc1_irqs,
  2041. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2042. .main_clk = "mmc1_fck",
  2043. .prcm = {
  2044. .omap4 = {
  2045. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2046. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2047. .modulemode = MODULEMODE_SWCTRL,
  2048. },
  2049. },
  2050. .dev_attr = &mmc1_dev_attr,
  2051. };
  2052. /* mmc2 */
  2053. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2054. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2055. { .irq = -1 }
  2056. };
  2057. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2058. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2059. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2060. { .dma_req = -1 }
  2061. };
  2062. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2063. .name = "mmc2",
  2064. .class = &omap44xx_mmc_hwmod_class,
  2065. .clkdm_name = "l3_init_clkdm",
  2066. .mpu_irqs = omap44xx_mmc2_irqs,
  2067. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2068. .main_clk = "mmc2_fck",
  2069. .prcm = {
  2070. .omap4 = {
  2071. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2072. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2073. .modulemode = MODULEMODE_SWCTRL,
  2074. },
  2075. },
  2076. };
  2077. /* mmc3 */
  2078. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2079. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2080. { .irq = -1 }
  2081. };
  2082. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2083. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2084. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2085. { .dma_req = -1 }
  2086. };
  2087. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2088. .name = "mmc3",
  2089. .class = &omap44xx_mmc_hwmod_class,
  2090. .clkdm_name = "l4_per_clkdm",
  2091. .mpu_irqs = omap44xx_mmc3_irqs,
  2092. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2093. .main_clk = "mmc3_fck",
  2094. .prcm = {
  2095. .omap4 = {
  2096. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2097. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2098. .modulemode = MODULEMODE_SWCTRL,
  2099. },
  2100. },
  2101. };
  2102. /* mmc4 */
  2103. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2104. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2105. { .irq = -1 }
  2106. };
  2107. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2108. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2109. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2110. { .dma_req = -1 }
  2111. };
  2112. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2113. .name = "mmc4",
  2114. .class = &omap44xx_mmc_hwmod_class,
  2115. .clkdm_name = "l4_per_clkdm",
  2116. .mpu_irqs = omap44xx_mmc4_irqs,
  2117. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2118. .main_clk = "mmc4_fck",
  2119. .prcm = {
  2120. .omap4 = {
  2121. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2122. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2123. .modulemode = MODULEMODE_SWCTRL,
  2124. },
  2125. },
  2126. };
  2127. /* mmc5 */
  2128. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2129. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2130. { .irq = -1 }
  2131. };
  2132. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2133. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2134. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2135. { .dma_req = -1 }
  2136. };
  2137. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2138. .name = "mmc5",
  2139. .class = &omap44xx_mmc_hwmod_class,
  2140. .clkdm_name = "l4_per_clkdm",
  2141. .mpu_irqs = omap44xx_mmc5_irqs,
  2142. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2143. .main_clk = "mmc5_fck",
  2144. .prcm = {
  2145. .omap4 = {
  2146. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2147. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2148. .modulemode = MODULEMODE_SWCTRL,
  2149. },
  2150. },
  2151. };
  2152. /*
  2153. * 'mpu' class
  2154. * mpu sub-system
  2155. */
  2156. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2157. .name = "mpu",
  2158. };
  2159. /* mpu */
  2160. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2161. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2162. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2163. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2164. { .irq = -1 }
  2165. };
  2166. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2167. .name = "mpu",
  2168. .class = &omap44xx_mpu_hwmod_class,
  2169. .clkdm_name = "mpuss_clkdm",
  2170. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2171. .mpu_irqs = omap44xx_mpu_irqs,
  2172. .main_clk = "dpll_mpu_m2_ck",
  2173. .prcm = {
  2174. .omap4 = {
  2175. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2176. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2177. },
  2178. },
  2179. };
  2180. /*
  2181. * 'ocmc_ram' class
  2182. * top-level core on-chip ram
  2183. */
  2184. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2185. .name = "ocmc_ram",
  2186. };
  2187. /* ocmc_ram */
  2188. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2189. .name = "ocmc_ram",
  2190. .class = &omap44xx_ocmc_ram_hwmod_class,
  2191. .clkdm_name = "l3_2_clkdm",
  2192. .prcm = {
  2193. .omap4 = {
  2194. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2195. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2196. },
  2197. },
  2198. };
  2199. /*
  2200. * 'ocp2scp' class
  2201. * bridge to transform ocp interface protocol to scp (serial control port)
  2202. * protocol
  2203. */
  2204. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2205. .name = "ocp2scp",
  2206. };
  2207. /* ocp2scp_usb_phy */
  2208. static struct omap_hwmod_opt_clk ocp2scp_usb_phy_opt_clks[] = {
  2209. { .role = "phy_48m", .clk = "ocp2scp_usb_phy_phy_48m" },
  2210. };
  2211. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2212. .name = "ocp2scp_usb_phy",
  2213. .class = &omap44xx_ocp2scp_hwmod_class,
  2214. .clkdm_name = "l3_init_clkdm",
  2215. .prcm = {
  2216. .omap4 = {
  2217. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2218. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2219. .modulemode = MODULEMODE_HWCTRL,
  2220. },
  2221. },
  2222. .opt_clks = ocp2scp_usb_phy_opt_clks,
  2223. .opt_clks_cnt = ARRAY_SIZE(ocp2scp_usb_phy_opt_clks),
  2224. };
  2225. /*
  2226. * 'prcm' class
  2227. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2228. * + clock manager 1 (in always on power domain) + local prm in mpu
  2229. */
  2230. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2231. .name = "prcm",
  2232. };
  2233. /* prcm_mpu */
  2234. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2235. .name = "prcm_mpu",
  2236. .class = &omap44xx_prcm_hwmod_class,
  2237. .clkdm_name = "l4_wkup_clkdm",
  2238. };
  2239. /* cm_core_aon */
  2240. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2241. .name = "cm_core_aon",
  2242. .class = &omap44xx_prcm_hwmod_class,
  2243. .clkdm_name = "cm_clkdm",
  2244. };
  2245. /* cm_core */
  2246. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2247. .name = "cm_core",
  2248. .class = &omap44xx_prcm_hwmod_class,
  2249. .clkdm_name = "cm_clkdm",
  2250. };
  2251. /* prm */
  2252. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2253. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2254. { .irq = -1 }
  2255. };
  2256. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2257. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2258. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2259. };
  2260. static struct omap_hwmod omap44xx_prm_hwmod = {
  2261. .name = "prm",
  2262. .class = &omap44xx_prcm_hwmod_class,
  2263. .clkdm_name = "prm_clkdm",
  2264. .mpu_irqs = omap44xx_prm_irqs,
  2265. .rst_lines = omap44xx_prm_resets,
  2266. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2267. };
  2268. /*
  2269. * 'scrm' class
  2270. * system clock and reset manager
  2271. */
  2272. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2273. .name = "scrm",
  2274. };
  2275. /* scrm */
  2276. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2277. .name = "scrm",
  2278. .class = &omap44xx_scrm_hwmod_class,
  2279. .clkdm_name = "l4_wkup_clkdm",
  2280. };
  2281. /*
  2282. * 'sl2if' class
  2283. * shared level 2 memory interface
  2284. */
  2285. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2286. .name = "sl2if",
  2287. };
  2288. /* sl2if */
  2289. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2290. .name = "sl2if",
  2291. .class = &omap44xx_sl2if_hwmod_class,
  2292. .clkdm_name = "ivahd_clkdm",
  2293. .prcm = {
  2294. .omap4 = {
  2295. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2296. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2297. .modulemode = MODULEMODE_HWCTRL,
  2298. },
  2299. },
  2300. };
  2301. /*
  2302. * 'slimbus' class
  2303. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2304. * the device and external components
  2305. */
  2306. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2307. .rev_offs = 0x0000,
  2308. .sysc_offs = 0x0010,
  2309. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2310. SYSC_HAS_SOFTRESET),
  2311. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2312. SIDLE_SMART_WKUP),
  2313. .sysc_fields = &omap_hwmod_sysc_type2,
  2314. };
  2315. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2316. .name = "slimbus",
  2317. .sysc = &omap44xx_slimbus_sysc,
  2318. };
  2319. /* slimbus1 */
  2320. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2321. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2322. { .irq = -1 }
  2323. };
  2324. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2325. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2326. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2327. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2328. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2329. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2330. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2331. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2332. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2333. { .dma_req = -1 }
  2334. };
  2335. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2336. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2337. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2338. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2339. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2340. };
  2341. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2342. .name = "slimbus1",
  2343. .class = &omap44xx_slimbus_hwmod_class,
  2344. .clkdm_name = "abe_clkdm",
  2345. .mpu_irqs = omap44xx_slimbus1_irqs,
  2346. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2347. .prcm = {
  2348. .omap4 = {
  2349. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2350. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2351. .modulemode = MODULEMODE_SWCTRL,
  2352. },
  2353. },
  2354. .opt_clks = slimbus1_opt_clks,
  2355. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2356. };
  2357. /* slimbus2 */
  2358. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2359. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2360. { .irq = -1 }
  2361. };
  2362. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2363. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2364. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2365. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2366. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2367. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2368. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2369. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2370. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2371. { .dma_req = -1 }
  2372. };
  2373. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2374. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2375. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2376. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2377. };
  2378. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2379. .name = "slimbus2",
  2380. .class = &omap44xx_slimbus_hwmod_class,
  2381. .clkdm_name = "l4_per_clkdm",
  2382. .mpu_irqs = omap44xx_slimbus2_irqs,
  2383. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2384. .prcm = {
  2385. .omap4 = {
  2386. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2387. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2388. .modulemode = MODULEMODE_SWCTRL,
  2389. },
  2390. },
  2391. .opt_clks = slimbus2_opt_clks,
  2392. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2393. };
  2394. /*
  2395. * 'smartreflex' class
  2396. * smartreflex module (monitor silicon performance and outputs a measure of
  2397. * performance error)
  2398. */
  2399. /* The IP is not compliant to type1 / type2 scheme */
  2400. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2401. .sidle_shift = 24,
  2402. .enwkup_shift = 26,
  2403. };
  2404. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2405. .sysc_offs = 0x0038,
  2406. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2407. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2408. SIDLE_SMART_WKUP),
  2409. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2410. };
  2411. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2412. .name = "smartreflex",
  2413. .sysc = &omap44xx_smartreflex_sysc,
  2414. .rev = 2,
  2415. };
  2416. /* smartreflex_core */
  2417. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2418. .sensor_voltdm_name = "core",
  2419. };
  2420. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2421. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2422. { .irq = -1 }
  2423. };
  2424. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2425. .name = "smartreflex_core",
  2426. .class = &omap44xx_smartreflex_hwmod_class,
  2427. .clkdm_name = "l4_ao_clkdm",
  2428. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2429. .main_clk = "smartreflex_core_fck",
  2430. .prcm = {
  2431. .omap4 = {
  2432. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2433. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2434. .modulemode = MODULEMODE_SWCTRL,
  2435. },
  2436. },
  2437. .dev_attr = &smartreflex_core_dev_attr,
  2438. };
  2439. /* smartreflex_iva */
  2440. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2441. .sensor_voltdm_name = "iva",
  2442. };
  2443. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2444. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2445. { .irq = -1 }
  2446. };
  2447. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2448. .name = "smartreflex_iva",
  2449. .class = &omap44xx_smartreflex_hwmod_class,
  2450. .clkdm_name = "l4_ao_clkdm",
  2451. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2452. .main_clk = "smartreflex_iva_fck",
  2453. .prcm = {
  2454. .omap4 = {
  2455. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2456. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2457. .modulemode = MODULEMODE_SWCTRL,
  2458. },
  2459. },
  2460. .dev_attr = &smartreflex_iva_dev_attr,
  2461. };
  2462. /* smartreflex_mpu */
  2463. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2464. .sensor_voltdm_name = "mpu",
  2465. };
  2466. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2467. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2468. { .irq = -1 }
  2469. };
  2470. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2471. .name = "smartreflex_mpu",
  2472. .class = &omap44xx_smartreflex_hwmod_class,
  2473. .clkdm_name = "l4_ao_clkdm",
  2474. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2475. .main_clk = "smartreflex_mpu_fck",
  2476. .prcm = {
  2477. .omap4 = {
  2478. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2479. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2480. .modulemode = MODULEMODE_SWCTRL,
  2481. },
  2482. },
  2483. .dev_attr = &smartreflex_mpu_dev_attr,
  2484. };
  2485. /*
  2486. * 'spinlock' class
  2487. * spinlock provides hardware assistance for synchronizing the processes
  2488. * running on multiple processors
  2489. */
  2490. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2491. .rev_offs = 0x0000,
  2492. .sysc_offs = 0x0010,
  2493. .syss_offs = 0x0014,
  2494. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2495. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2496. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2497. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2498. SIDLE_SMART_WKUP),
  2499. .sysc_fields = &omap_hwmod_sysc_type1,
  2500. };
  2501. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2502. .name = "spinlock",
  2503. .sysc = &omap44xx_spinlock_sysc,
  2504. };
  2505. /* spinlock */
  2506. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2507. .name = "spinlock",
  2508. .class = &omap44xx_spinlock_hwmod_class,
  2509. .clkdm_name = "l4_cfg_clkdm",
  2510. .prcm = {
  2511. .omap4 = {
  2512. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2513. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2514. },
  2515. },
  2516. };
  2517. /*
  2518. * 'timer' class
  2519. * general purpose timer module with accurate 1ms tick
  2520. * This class contains several variants: ['timer_1ms', 'timer']
  2521. */
  2522. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2523. .rev_offs = 0x0000,
  2524. .sysc_offs = 0x0010,
  2525. .syss_offs = 0x0014,
  2526. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2527. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2528. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2529. SYSS_HAS_RESET_STATUS),
  2530. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2531. .sysc_fields = &omap_hwmod_sysc_type1,
  2532. };
  2533. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2534. .name = "timer",
  2535. .sysc = &omap44xx_timer_1ms_sysc,
  2536. };
  2537. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2538. .rev_offs = 0x0000,
  2539. .sysc_offs = 0x0010,
  2540. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2541. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2542. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2543. SIDLE_SMART_WKUP),
  2544. .sysc_fields = &omap_hwmod_sysc_type2,
  2545. };
  2546. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2547. .name = "timer",
  2548. .sysc = &omap44xx_timer_sysc,
  2549. };
  2550. /* always-on timers dev attribute */
  2551. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2552. .timer_capability = OMAP_TIMER_ALWON,
  2553. };
  2554. /* pwm timers dev attribute */
  2555. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2556. .timer_capability = OMAP_TIMER_HAS_PWM,
  2557. };
  2558. /* timer1 */
  2559. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2560. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2561. { .irq = -1 }
  2562. };
  2563. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2564. .name = "timer1",
  2565. .class = &omap44xx_timer_1ms_hwmod_class,
  2566. .clkdm_name = "l4_wkup_clkdm",
  2567. .mpu_irqs = omap44xx_timer1_irqs,
  2568. .main_clk = "timer1_fck",
  2569. .prcm = {
  2570. .omap4 = {
  2571. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2572. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2573. .modulemode = MODULEMODE_SWCTRL,
  2574. },
  2575. },
  2576. .dev_attr = &capability_alwon_dev_attr,
  2577. };
  2578. /* timer2 */
  2579. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2580. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2581. { .irq = -1 }
  2582. };
  2583. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2584. .name = "timer2",
  2585. .class = &omap44xx_timer_1ms_hwmod_class,
  2586. .clkdm_name = "l4_per_clkdm",
  2587. .mpu_irqs = omap44xx_timer2_irqs,
  2588. .main_clk = "timer2_fck",
  2589. .prcm = {
  2590. .omap4 = {
  2591. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2592. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2593. .modulemode = MODULEMODE_SWCTRL,
  2594. },
  2595. },
  2596. .dev_attr = &capability_alwon_dev_attr,
  2597. };
  2598. /* timer3 */
  2599. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2600. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2601. { .irq = -1 }
  2602. };
  2603. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2604. .name = "timer3",
  2605. .class = &omap44xx_timer_hwmod_class,
  2606. .clkdm_name = "l4_per_clkdm",
  2607. .mpu_irqs = omap44xx_timer3_irqs,
  2608. .main_clk = "timer3_fck",
  2609. .prcm = {
  2610. .omap4 = {
  2611. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2612. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2613. .modulemode = MODULEMODE_SWCTRL,
  2614. },
  2615. },
  2616. .dev_attr = &capability_alwon_dev_attr,
  2617. };
  2618. /* timer4 */
  2619. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2620. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2621. { .irq = -1 }
  2622. };
  2623. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2624. .name = "timer4",
  2625. .class = &omap44xx_timer_hwmod_class,
  2626. .clkdm_name = "l4_per_clkdm",
  2627. .mpu_irqs = omap44xx_timer4_irqs,
  2628. .main_clk = "timer4_fck",
  2629. .prcm = {
  2630. .omap4 = {
  2631. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2632. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2633. .modulemode = MODULEMODE_SWCTRL,
  2634. },
  2635. },
  2636. .dev_attr = &capability_alwon_dev_attr,
  2637. };
  2638. /* timer5 */
  2639. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2640. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2641. { .irq = -1 }
  2642. };
  2643. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2644. .name = "timer5",
  2645. .class = &omap44xx_timer_hwmod_class,
  2646. .clkdm_name = "abe_clkdm",
  2647. .mpu_irqs = omap44xx_timer5_irqs,
  2648. .main_clk = "timer5_fck",
  2649. .prcm = {
  2650. .omap4 = {
  2651. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2652. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2653. .modulemode = MODULEMODE_SWCTRL,
  2654. },
  2655. },
  2656. .dev_attr = &capability_alwon_dev_attr,
  2657. };
  2658. /* timer6 */
  2659. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2660. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2661. { .irq = -1 }
  2662. };
  2663. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2664. .name = "timer6",
  2665. .class = &omap44xx_timer_hwmod_class,
  2666. .clkdm_name = "abe_clkdm",
  2667. .mpu_irqs = omap44xx_timer6_irqs,
  2668. .main_clk = "timer6_fck",
  2669. .prcm = {
  2670. .omap4 = {
  2671. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2672. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2673. .modulemode = MODULEMODE_SWCTRL,
  2674. },
  2675. },
  2676. .dev_attr = &capability_alwon_dev_attr,
  2677. };
  2678. /* timer7 */
  2679. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2680. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2681. { .irq = -1 }
  2682. };
  2683. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2684. .name = "timer7",
  2685. .class = &omap44xx_timer_hwmod_class,
  2686. .clkdm_name = "abe_clkdm",
  2687. .mpu_irqs = omap44xx_timer7_irqs,
  2688. .main_clk = "timer7_fck",
  2689. .prcm = {
  2690. .omap4 = {
  2691. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2692. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2693. .modulemode = MODULEMODE_SWCTRL,
  2694. },
  2695. },
  2696. .dev_attr = &capability_alwon_dev_attr,
  2697. };
  2698. /* timer8 */
  2699. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2700. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2701. { .irq = -1 }
  2702. };
  2703. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2704. .name = "timer8",
  2705. .class = &omap44xx_timer_hwmod_class,
  2706. .clkdm_name = "abe_clkdm",
  2707. .mpu_irqs = omap44xx_timer8_irqs,
  2708. .main_clk = "timer8_fck",
  2709. .prcm = {
  2710. .omap4 = {
  2711. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2712. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2713. .modulemode = MODULEMODE_SWCTRL,
  2714. },
  2715. },
  2716. .dev_attr = &capability_pwm_dev_attr,
  2717. };
  2718. /* timer9 */
  2719. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2720. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2721. { .irq = -1 }
  2722. };
  2723. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2724. .name = "timer9",
  2725. .class = &omap44xx_timer_hwmod_class,
  2726. .clkdm_name = "l4_per_clkdm",
  2727. .mpu_irqs = omap44xx_timer9_irqs,
  2728. .main_clk = "timer9_fck",
  2729. .prcm = {
  2730. .omap4 = {
  2731. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2732. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2733. .modulemode = MODULEMODE_SWCTRL,
  2734. },
  2735. },
  2736. .dev_attr = &capability_pwm_dev_attr,
  2737. };
  2738. /* timer10 */
  2739. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2740. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2741. { .irq = -1 }
  2742. };
  2743. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2744. .name = "timer10",
  2745. .class = &omap44xx_timer_1ms_hwmod_class,
  2746. .clkdm_name = "l4_per_clkdm",
  2747. .mpu_irqs = omap44xx_timer10_irqs,
  2748. .main_clk = "timer10_fck",
  2749. .prcm = {
  2750. .omap4 = {
  2751. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2752. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2753. .modulemode = MODULEMODE_SWCTRL,
  2754. },
  2755. },
  2756. .dev_attr = &capability_pwm_dev_attr,
  2757. };
  2758. /* timer11 */
  2759. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2760. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2761. { .irq = -1 }
  2762. };
  2763. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2764. .name = "timer11",
  2765. .class = &omap44xx_timer_hwmod_class,
  2766. .clkdm_name = "l4_per_clkdm",
  2767. .mpu_irqs = omap44xx_timer11_irqs,
  2768. .main_clk = "timer11_fck",
  2769. .prcm = {
  2770. .omap4 = {
  2771. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2772. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2773. .modulemode = MODULEMODE_SWCTRL,
  2774. },
  2775. },
  2776. .dev_attr = &capability_pwm_dev_attr,
  2777. };
  2778. /*
  2779. * 'uart' class
  2780. * universal asynchronous receiver/transmitter (uart)
  2781. */
  2782. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2783. .rev_offs = 0x0050,
  2784. .sysc_offs = 0x0054,
  2785. .syss_offs = 0x0058,
  2786. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2787. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2788. SYSS_HAS_RESET_STATUS),
  2789. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2790. SIDLE_SMART_WKUP),
  2791. .sysc_fields = &omap_hwmod_sysc_type1,
  2792. };
  2793. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2794. .name = "uart",
  2795. .sysc = &omap44xx_uart_sysc,
  2796. };
  2797. /* uart1 */
  2798. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2799. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2800. { .irq = -1 }
  2801. };
  2802. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2803. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2804. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2805. { .dma_req = -1 }
  2806. };
  2807. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2808. .name = "uart1",
  2809. .class = &omap44xx_uart_hwmod_class,
  2810. .clkdm_name = "l4_per_clkdm",
  2811. .mpu_irqs = omap44xx_uart1_irqs,
  2812. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2813. .main_clk = "uart1_fck",
  2814. .prcm = {
  2815. .omap4 = {
  2816. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2817. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2818. .modulemode = MODULEMODE_SWCTRL,
  2819. },
  2820. },
  2821. };
  2822. /* uart2 */
  2823. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2824. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2825. { .irq = -1 }
  2826. };
  2827. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2828. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2829. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2830. { .dma_req = -1 }
  2831. };
  2832. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2833. .name = "uart2",
  2834. .class = &omap44xx_uart_hwmod_class,
  2835. .clkdm_name = "l4_per_clkdm",
  2836. .mpu_irqs = omap44xx_uart2_irqs,
  2837. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2838. .main_clk = "uart2_fck",
  2839. .prcm = {
  2840. .omap4 = {
  2841. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2842. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2843. .modulemode = MODULEMODE_SWCTRL,
  2844. },
  2845. },
  2846. };
  2847. /* uart3 */
  2848. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2849. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2850. { .irq = -1 }
  2851. };
  2852. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2853. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2854. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2855. { .dma_req = -1 }
  2856. };
  2857. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2858. .name = "uart3",
  2859. .class = &omap44xx_uart_hwmod_class,
  2860. .clkdm_name = "l4_per_clkdm",
  2861. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2862. .mpu_irqs = omap44xx_uart3_irqs,
  2863. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2864. .main_clk = "uart3_fck",
  2865. .prcm = {
  2866. .omap4 = {
  2867. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2868. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2869. .modulemode = MODULEMODE_SWCTRL,
  2870. },
  2871. },
  2872. };
  2873. /* uart4 */
  2874. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2875. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2876. { .irq = -1 }
  2877. };
  2878. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2879. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2880. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2881. { .dma_req = -1 }
  2882. };
  2883. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2884. .name = "uart4",
  2885. .class = &omap44xx_uart_hwmod_class,
  2886. .clkdm_name = "l4_per_clkdm",
  2887. .mpu_irqs = omap44xx_uart4_irqs,
  2888. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2889. .main_clk = "uart4_fck",
  2890. .prcm = {
  2891. .omap4 = {
  2892. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2893. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2894. .modulemode = MODULEMODE_SWCTRL,
  2895. },
  2896. },
  2897. };
  2898. /*
  2899. * 'usb_host_fs' class
  2900. * full-speed usb host controller
  2901. */
  2902. /* The IP is not compliant to type1 / type2 scheme */
  2903. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  2904. .midle_shift = 4,
  2905. .sidle_shift = 2,
  2906. .srst_shift = 1,
  2907. };
  2908. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  2909. .rev_offs = 0x0000,
  2910. .sysc_offs = 0x0210,
  2911. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2912. SYSC_HAS_SOFTRESET),
  2913. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2914. SIDLE_SMART_WKUP),
  2915. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  2916. };
  2917. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  2918. .name = "usb_host_fs",
  2919. .sysc = &omap44xx_usb_host_fs_sysc,
  2920. };
  2921. /* usb_host_fs */
  2922. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  2923. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  2924. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  2925. { .irq = -1 }
  2926. };
  2927. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  2928. .name = "usb_host_fs",
  2929. .class = &omap44xx_usb_host_fs_hwmod_class,
  2930. .clkdm_name = "l3_init_clkdm",
  2931. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  2932. .main_clk = "usb_host_fs_fck",
  2933. .prcm = {
  2934. .omap4 = {
  2935. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  2936. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  2937. .modulemode = MODULEMODE_SWCTRL,
  2938. },
  2939. },
  2940. };
  2941. /*
  2942. * 'usb_host_hs' class
  2943. * high-speed multi-port usb host controller
  2944. */
  2945. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2946. .rev_offs = 0x0000,
  2947. .sysc_offs = 0x0010,
  2948. .syss_offs = 0x0014,
  2949. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2950. SYSC_HAS_SOFTRESET),
  2951. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2952. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2953. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2954. .sysc_fields = &omap_hwmod_sysc_type2,
  2955. };
  2956. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2957. .name = "usb_host_hs",
  2958. .sysc = &omap44xx_usb_host_hs_sysc,
  2959. };
  2960. /* usb_host_hs */
  2961. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2962. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2963. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2964. { .irq = -1 }
  2965. };
  2966. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2967. .name = "usb_host_hs",
  2968. .class = &omap44xx_usb_host_hs_hwmod_class,
  2969. .clkdm_name = "l3_init_clkdm",
  2970. .main_clk = "usb_host_hs_fck",
  2971. .prcm = {
  2972. .omap4 = {
  2973. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2974. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2975. .modulemode = MODULEMODE_SWCTRL,
  2976. },
  2977. },
  2978. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2979. /*
  2980. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2981. * id: i660
  2982. *
  2983. * Description:
  2984. * In the following configuration :
  2985. * - USBHOST module is set to smart-idle mode
  2986. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2987. * happens when the system is going to a low power mode : all ports
  2988. * have been suspended, the master part of the USBHOST module has
  2989. * entered the standby state, and SW has cut the functional clocks)
  2990. * - an USBHOST interrupt occurs before the module is able to answer
  2991. * idle_ack, typically a remote wakeup IRQ.
  2992. * Then the USB HOST module will enter a deadlock situation where it
  2993. * is no more accessible nor functional.
  2994. *
  2995. * Workaround:
  2996. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2997. */
  2998. /*
  2999. * Errata: USB host EHCI may stall when entering smart-standby mode
  3000. * Id: i571
  3001. *
  3002. * Description:
  3003. * When the USBHOST module is set to smart-standby mode, and when it is
  3004. * ready to enter the standby state (i.e. all ports are suspended and
  3005. * all attached devices are in suspend mode), then it can wrongly assert
  3006. * the Mstandby signal too early while there are still some residual OCP
  3007. * transactions ongoing. If this condition occurs, the internal state
  3008. * machine may go to an undefined state and the USB link may be stuck
  3009. * upon the next resume.
  3010. *
  3011. * Workaround:
  3012. * Don't use smart standby; use only force standby,
  3013. * hence HWMOD_SWSUP_MSTANDBY
  3014. */
  3015. /*
  3016. * During system boot; If the hwmod framework resets the module
  3017. * the module will have smart idle settings; which can lead to deadlock
  3018. * (above Errata Id:i660); so, dont reset the module during boot;
  3019. * Use HWMOD_INIT_NO_RESET.
  3020. */
  3021. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3022. HWMOD_INIT_NO_RESET,
  3023. };
  3024. /*
  3025. * 'usb_otg_hs' class
  3026. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3027. */
  3028. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3029. .rev_offs = 0x0400,
  3030. .sysc_offs = 0x0404,
  3031. .syss_offs = 0x0408,
  3032. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3033. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3034. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3035. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3036. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3037. MSTANDBY_SMART),
  3038. .sysc_fields = &omap_hwmod_sysc_type1,
  3039. };
  3040. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3041. .name = "usb_otg_hs",
  3042. .sysc = &omap44xx_usb_otg_hs_sysc,
  3043. };
  3044. /* usb_otg_hs */
  3045. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3046. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3047. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3048. { .irq = -1 }
  3049. };
  3050. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3051. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3052. };
  3053. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3054. .name = "usb_otg_hs",
  3055. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3056. .clkdm_name = "l3_init_clkdm",
  3057. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3058. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3059. .main_clk = "usb_otg_hs_ick",
  3060. .prcm = {
  3061. .omap4 = {
  3062. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3063. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3064. .modulemode = MODULEMODE_HWCTRL,
  3065. },
  3066. },
  3067. .opt_clks = usb_otg_hs_opt_clks,
  3068. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3069. };
  3070. /*
  3071. * 'usb_tll_hs' class
  3072. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3073. */
  3074. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3075. .rev_offs = 0x0000,
  3076. .sysc_offs = 0x0010,
  3077. .syss_offs = 0x0014,
  3078. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3079. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3080. SYSC_HAS_AUTOIDLE),
  3081. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3082. .sysc_fields = &omap_hwmod_sysc_type1,
  3083. };
  3084. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3085. .name = "usb_tll_hs",
  3086. .sysc = &omap44xx_usb_tll_hs_sysc,
  3087. };
  3088. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3089. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3090. { .irq = -1 }
  3091. };
  3092. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3093. .name = "usb_tll_hs",
  3094. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3095. .clkdm_name = "l3_init_clkdm",
  3096. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3097. .main_clk = "usb_tll_hs_ick",
  3098. .prcm = {
  3099. .omap4 = {
  3100. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3101. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3102. .modulemode = MODULEMODE_HWCTRL,
  3103. },
  3104. },
  3105. };
  3106. /*
  3107. * 'wd_timer' class
  3108. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3109. * overflow condition
  3110. */
  3111. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3112. .rev_offs = 0x0000,
  3113. .sysc_offs = 0x0010,
  3114. .syss_offs = 0x0014,
  3115. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3116. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3117. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3118. SIDLE_SMART_WKUP),
  3119. .sysc_fields = &omap_hwmod_sysc_type1,
  3120. };
  3121. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3122. .name = "wd_timer",
  3123. .sysc = &omap44xx_wd_timer_sysc,
  3124. .pre_shutdown = &omap2_wd_timer_disable,
  3125. .reset = &omap2_wd_timer_reset,
  3126. };
  3127. /* wd_timer2 */
  3128. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3129. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3130. { .irq = -1 }
  3131. };
  3132. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3133. .name = "wd_timer2",
  3134. .class = &omap44xx_wd_timer_hwmod_class,
  3135. .clkdm_name = "l4_wkup_clkdm",
  3136. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3137. .main_clk = "wd_timer2_fck",
  3138. .prcm = {
  3139. .omap4 = {
  3140. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3141. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3142. .modulemode = MODULEMODE_SWCTRL,
  3143. },
  3144. },
  3145. };
  3146. /* wd_timer3 */
  3147. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3148. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3149. { .irq = -1 }
  3150. };
  3151. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3152. .name = "wd_timer3",
  3153. .class = &omap44xx_wd_timer_hwmod_class,
  3154. .clkdm_name = "abe_clkdm",
  3155. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3156. .main_clk = "wd_timer3_fck",
  3157. .prcm = {
  3158. .omap4 = {
  3159. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3160. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3161. .modulemode = MODULEMODE_SWCTRL,
  3162. },
  3163. },
  3164. };
  3165. /*
  3166. * interfaces
  3167. */
  3168. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3169. {
  3170. .pa_start = 0x4a204000,
  3171. .pa_end = 0x4a2040ff,
  3172. .flags = ADDR_TYPE_RT
  3173. },
  3174. { }
  3175. };
  3176. /* c2c -> c2c_target_fw */
  3177. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3178. .master = &omap44xx_c2c_hwmod,
  3179. .slave = &omap44xx_c2c_target_fw_hwmod,
  3180. .clk = "div_core_ck",
  3181. .addr = omap44xx_c2c_target_fw_addrs,
  3182. .user = OCP_USER_MPU,
  3183. };
  3184. /* l4_cfg -> c2c_target_fw */
  3185. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3186. .master = &omap44xx_l4_cfg_hwmod,
  3187. .slave = &omap44xx_c2c_target_fw_hwmod,
  3188. .clk = "l4_div_ck",
  3189. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3190. };
  3191. /* l3_main_1 -> dmm */
  3192. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3193. .master = &omap44xx_l3_main_1_hwmod,
  3194. .slave = &omap44xx_dmm_hwmod,
  3195. .clk = "l3_div_ck",
  3196. .user = OCP_USER_SDMA,
  3197. };
  3198. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3199. {
  3200. .pa_start = 0x4e000000,
  3201. .pa_end = 0x4e0007ff,
  3202. .flags = ADDR_TYPE_RT
  3203. },
  3204. { }
  3205. };
  3206. /* mpu -> dmm */
  3207. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3208. .master = &omap44xx_mpu_hwmod,
  3209. .slave = &omap44xx_dmm_hwmod,
  3210. .clk = "l3_div_ck",
  3211. .addr = omap44xx_dmm_addrs,
  3212. .user = OCP_USER_MPU,
  3213. };
  3214. /* c2c -> emif_fw */
  3215. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3216. .master = &omap44xx_c2c_hwmod,
  3217. .slave = &omap44xx_emif_fw_hwmod,
  3218. .clk = "div_core_ck",
  3219. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3220. };
  3221. /* dmm -> emif_fw */
  3222. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3223. .master = &omap44xx_dmm_hwmod,
  3224. .slave = &omap44xx_emif_fw_hwmod,
  3225. .clk = "l3_div_ck",
  3226. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3227. };
  3228. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3229. {
  3230. .pa_start = 0x4a20c000,
  3231. .pa_end = 0x4a20c0ff,
  3232. .flags = ADDR_TYPE_RT
  3233. },
  3234. { }
  3235. };
  3236. /* l4_cfg -> emif_fw */
  3237. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3238. .master = &omap44xx_l4_cfg_hwmod,
  3239. .slave = &omap44xx_emif_fw_hwmod,
  3240. .clk = "l4_div_ck",
  3241. .addr = omap44xx_emif_fw_addrs,
  3242. .user = OCP_USER_MPU,
  3243. };
  3244. /* iva -> l3_instr */
  3245. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3246. .master = &omap44xx_iva_hwmod,
  3247. .slave = &omap44xx_l3_instr_hwmod,
  3248. .clk = "l3_div_ck",
  3249. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3250. };
  3251. /* l3_main_3 -> l3_instr */
  3252. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3253. .master = &omap44xx_l3_main_3_hwmod,
  3254. .slave = &omap44xx_l3_instr_hwmod,
  3255. .clk = "l3_div_ck",
  3256. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3257. };
  3258. /* ocp_wp_noc -> l3_instr */
  3259. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3260. .master = &omap44xx_ocp_wp_noc_hwmod,
  3261. .slave = &omap44xx_l3_instr_hwmod,
  3262. .clk = "l3_div_ck",
  3263. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3264. };
  3265. /* dsp -> l3_main_1 */
  3266. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3267. .master = &omap44xx_dsp_hwmod,
  3268. .slave = &omap44xx_l3_main_1_hwmod,
  3269. .clk = "l3_div_ck",
  3270. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3271. };
  3272. /* dss -> l3_main_1 */
  3273. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3274. .master = &omap44xx_dss_hwmod,
  3275. .slave = &omap44xx_l3_main_1_hwmod,
  3276. .clk = "l3_div_ck",
  3277. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3278. };
  3279. /* l3_main_2 -> l3_main_1 */
  3280. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3281. .master = &omap44xx_l3_main_2_hwmod,
  3282. .slave = &omap44xx_l3_main_1_hwmod,
  3283. .clk = "l3_div_ck",
  3284. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3285. };
  3286. /* l4_cfg -> l3_main_1 */
  3287. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3288. .master = &omap44xx_l4_cfg_hwmod,
  3289. .slave = &omap44xx_l3_main_1_hwmod,
  3290. .clk = "l4_div_ck",
  3291. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3292. };
  3293. /* mmc1 -> l3_main_1 */
  3294. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3295. .master = &omap44xx_mmc1_hwmod,
  3296. .slave = &omap44xx_l3_main_1_hwmod,
  3297. .clk = "l3_div_ck",
  3298. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3299. };
  3300. /* mmc2 -> l3_main_1 */
  3301. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3302. .master = &omap44xx_mmc2_hwmod,
  3303. .slave = &omap44xx_l3_main_1_hwmod,
  3304. .clk = "l3_div_ck",
  3305. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3306. };
  3307. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3308. {
  3309. .pa_start = 0x44000000,
  3310. .pa_end = 0x44000fff,
  3311. .flags = ADDR_TYPE_RT
  3312. },
  3313. { }
  3314. };
  3315. /* mpu -> l3_main_1 */
  3316. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3317. .master = &omap44xx_mpu_hwmod,
  3318. .slave = &omap44xx_l3_main_1_hwmod,
  3319. .clk = "l3_div_ck",
  3320. .addr = omap44xx_l3_main_1_addrs,
  3321. .user = OCP_USER_MPU,
  3322. };
  3323. /* c2c_target_fw -> l3_main_2 */
  3324. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3325. .master = &omap44xx_c2c_target_fw_hwmod,
  3326. .slave = &omap44xx_l3_main_2_hwmod,
  3327. .clk = "l3_div_ck",
  3328. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3329. };
  3330. /* debugss -> l3_main_2 */
  3331. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3332. .master = &omap44xx_debugss_hwmod,
  3333. .slave = &omap44xx_l3_main_2_hwmod,
  3334. .clk = "dbgclk_mux_ck",
  3335. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3336. };
  3337. /* dma_system -> l3_main_2 */
  3338. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3339. .master = &omap44xx_dma_system_hwmod,
  3340. .slave = &omap44xx_l3_main_2_hwmod,
  3341. .clk = "l3_div_ck",
  3342. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3343. };
  3344. /* fdif -> l3_main_2 */
  3345. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3346. .master = &omap44xx_fdif_hwmod,
  3347. .slave = &omap44xx_l3_main_2_hwmod,
  3348. .clk = "l3_div_ck",
  3349. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3350. };
  3351. /* gpu -> l3_main_2 */
  3352. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3353. .master = &omap44xx_gpu_hwmod,
  3354. .slave = &omap44xx_l3_main_2_hwmod,
  3355. .clk = "l3_div_ck",
  3356. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3357. };
  3358. /* hsi -> l3_main_2 */
  3359. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3360. .master = &omap44xx_hsi_hwmod,
  3361. .slave = &omap44xx_l3_main_2_hwmod,
  3362. .clk = "l3_div_ck",
  3363. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3364. };
  3365. /* ipu -> l3_main_2 */
  3366. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3367. .master = &omap44xx_ipu_hwmod,
  3368. .slave = &omap44xx_l3_main_2_hwmod,
  3369. .clk = "l3_div_ck",
  3370. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3371. };
  3372. /* iss -> l3_main_2 */
  3373. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3374. .master = &omap44xx_iss_hwmod,
  3375. .slave = &omap44xx_l3_main_2_hwmod,
  3376. .clk = "l3_div_ck",
  3377. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3378. };
  3379. /* iva -> l3_main_2 */
  3380. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3381. .master = &omap44xx_iva_hwmod,
  3382. .slave = &omap44xx_l3_main_2_hwmod,
  3383. .clk = "l3_div_ck",
  3384. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3385. };
  3386. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3387. {
  3388. .pa_start = 0x44800000,
  3389. .pa_end = 0x44801fff,
  3390. .flags = ADDR_TYPE_RT
  3391. },
  3392. { }
  3393. };
  3394. /* l3_main_1 -> l3_main_2 */
  3395. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3396. .master = &omap44xx_l3_main_1_hwmod,
  3397. .slave = &omap44xx_l3_main_2_hwmod,
  3398. .clk = "l3_div_ck",
  3399. .addr = omap44xx_l3_main_2_addrs,
  3400. .user = OCP_USER_MPU,
  3401. };
  3402. /* l4_cfg -> l3_main_2 */
  3403. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3404. .master = &omap44xx_l4_cfg_hwmod,
  3405. .slave = &omap44xx_l3_main_2_hwmod,
  3406. .clk = "l4_div_ck",
  3407. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3408. };
  3409. /* usb_host_fs -> l3_main_2 */
  3410. static struct omap_hwmod_ocp_if omap44xx_usb_host_fs__l3_main_2 = {
  3411. .master = &omap44xx_usb_host_fs_hwmod,
  3412. .slave = &omap44xx_l3_main_2_hwmod,
  3413. .clk = "l3_div_ck",
  3414. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3415. };
  3416. /* usb_host_hs -> l3_main_2 */
  3417. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3418. .master = &omap44xx_usb_host_hs_hwmod,
  3419. .slave = &omap44xx_l3_main_2_hwmod,
  3420. .clk = "l3_div_ck",
  3421. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3422. };
  3423. /* usb_otg_hs -> l3_main_2 */
  3424. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3425. .master = &omap44xx_usb_otg_hs_hwmod,
  3426. .slave = &omap44xx_l3_main_2_hwmod,
  3427. .clk = "l3_div_ck",
  3428. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3429. };
  3430. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3431. {
  3432. .pa_start = 0x45000000,
  3433. .pa_end = 0x45000fff,
  3434. .flags = ADDR_TYPE_RT
  3435. },
  3436. { }
  3437. };
  3438. /* l3_main_1 -> l3_main_3 */
  3439. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3440. .master = &omap44xx_l3_main_1_hwmod,
  3441. .slave = &omap44xx_l3_main_3_hwmod,
  3442. .clk = "l3_div_ck",
  3443. .addr = omap44xx_l3_main_3_addrs,
  3444. .user = OCP_USER_MPU,
  3445. };
  3446. /* l3_main_2 -> l3_main_3 */
  3447. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3448. .master = &omap44xx_l3_main_2_hwmod,
  3449. .slave = &omap44xx_l3_main_3_hwmod,
  3450. .clk = "l3_div_ck",
  3451. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3452. };
  3453. /* l4_cfg -> l3_main_3 */
  3454. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3455. .master = &omap44xx_l4_cfg_hwmod,
  3456. .slave = &omap44xx_l3_main_3_hwmod,
  3457. .clk = "l4_div_ck",
  3458. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3459. };
  3460. /* aess -> l4_abe */
  3461. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  3462. .master = &omap44xx_aess_hwmod,
  3463. .slave = &omap44xx_l4_abe_hwmod,
  3464. .clk = "ocp_abe_iclk",
  3465. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3466. };
  3467. /* dsp -> l4_abe */
  3468. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3469. .master = &omap44xx_dsp_hwmod,
  3470. .slave = &omap44xx_l4_abe_hwmod,
  3471. .clk = "ocp_abe_iclk",
  3472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3473. };
  3474. /* l3_main_1 -> l4_abe */
  3475. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3476. .master = &omap44xx_l3_main_1_hwmod,
  3477. .slave = &omap44xx_l4_abe_hwmod,
  3478. .clk = "l3_div_ck",
  3479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3480. };
  3481. /* mpu -> l4_abe */
  3482. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3483. .master = &omap44xx_mpu_hwmod,
  3484. .slave = &omap44xx_l4_abe_hwmod,
  3485. .clk = "ocp_abe_iclk",
  3486. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3487. };
  3488. /* l3_main_1 -> l4_cfg */
  3489. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3490. .master = &omap44xx_l3_main_1_hwmod,
  3491. .slave = &omap44xx_l4_cfg_hwmod,
  3492. .clk = "l3_div_ck",
  3493. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3494. };
  3495. /* l3_main_2 -> l4_per */
  3496. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3497. .master = &omap44xx_l3_main_2_hwmod,
  3498. .slave = &omap44xx_l4_per_hwmod,
  3499. .clk = "l3_div_ck",
  3500. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3501. };
  3502. /* l4_cfg -> l4_wkup */
  3503. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3504. .master = &omap44xx_l4_cfg_hwmod,
  3505. .slave = &omap44xx_l4_wkup_hwmod,
  3506. .clk = "l4_div_ck",
  3507. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3508. };
  3509. /* mpu -> mpu_private */
  3510. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3511. .master = &omap44xx_mpu_hwmod,
  3512. .slave = &omap44xx_mpu_private_hwmod,
  3513. .clk = "l3_div_ck",
  3514. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3515. };
  3516. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3517. {
  3518. .pa_start = 0x4a102000,
  3519. .pa_end = 0x4a10207f,
  3520. .flags = ADDR_TYPE_RT
  3521. },
  3522. { }
  3523. };
  3524. /* l4_cfg -> ocp_wp_noc */
  3525. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3526. .master = &omap44xx_l4_cfg_hwmod,
  3527. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3528. .clk = "l4_div_ck",
  3529. .addr = omap44xx_ocp_wp_noc_addrs,
  3530. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3531. };
  3532. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3533. {
  3534. .pa_start = 0x401f1000,
  3535. .pa_end = 0x401f13ff,
  3536. .flags = ADDR_TYPE_RT
  3537. },
  3538. { }
  3539. };
  3540. /* l4_abe -> aess */
  3541. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  3542. .master = &omap44xx_l4_abe_hwmod,
  3543. .slave = &omap44xx_aess_hwmod,
  3544. .clk = "ocp_abe_iclk",
  3545. .addr = omap44xx_aess_addrs,
  3546. .user = OCP_USER_MPU,
  3547. };
  3548. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3549. {
  3550. .pa_start = 0x490f1000,
  3551. .pa_end = 0x490f13ff,
  3552. .flags = ADDR_TYPE_RT
  3553. },
  3554. { }
  3555. };
  3556. /* l4_abe -> aess (dma) */
  3557. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  3558. .master = &omap44xx_l4_abe_hwmod,
  3559. .slave = &omap44xx_aess_hwmod,
  3560. .clk = "ocp_abe_iclk",
  3561. .addr = omap44xx_aess_dma_addrs,
  3562. .user = OCP_USER_SDMA,
  3563. };
  3564. /* l3_main_2 -> c2c */
  3565. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3566. .master = &omap44xx_l3_main_2_hwmod,
  3567. .slave = &omap44xx_c2c_hwmod,
  3568. .clk = "l3_div_ck",
  3569. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3570. };
  3571. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3572. {
  3573. .pa_start = 0x4a304000,
  3574. .pa_end = 0x4a30401f,
  3575. .flags = ADDR_TYPE_RT
  3576. },
  3577. { }
  3578. };
  3579. /* l4_wkup -> counter_32k */
  3580. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3581. .master = &omap44xx_l4_wkup_hwmod,
  3582. .slave = &omap44xx_counter_32k_hwmod,
  3583. .clk = "l4_wkup_clk_mux_ck",
  3584. .addr = omap44xx_counter_32k_addrs,
  3585. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3586. };
  3587. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3588. {
  3589. .pa_start = 0x4a002000,
  3590. .pa_end = 0x4a0027ff,
  3591. .flags = ADDR_TYPE_RT
  3592. },
  3593. { }
  3594. };
  3595. /* l4_cfg -> ctrl_module_core */
  3596. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3597. .master = &omap44xx_l4_cfg_hwmod,
  3598. .slave = &omap44xx_ctrl_module_core_hwmod,
  3599. .clk = "l4_div_ck",
  3600. .addr = omap44xx_ctrl_module_core_addrs,
  3601. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3602. };
  3603. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3604. {
  3605. .pa_start = 0x4a100000,
  3606. .pa_end = 0x4a1007ff,
  3607. .flags = ADDR_TYPE_RT
  3608. },
  3609. { }
  3610. };
  3611. /* l4_cfg -> ctrl_module_pad_core */
  3612. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3613. .master = &omap44xx_l4_cfg_hwmod,
  3614. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3615. .clk = "l4_div_ck",
  3616. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3617. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3618. };
  3619. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3620. {
  3621. .pa_start = 0x4a30c000,
  3622. .pa_end = 0x4a30c7ff,
  3623. .flags = ADDR_TYPE_RT
  3624. },
  3625. { }
  3626. };
  3627. /* l4_wkup -> ctrl_module_wkup */
  3628. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3629. .master = &omap44xx_l4_wkup_hwmod,
  3630. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3631. .clk = "l4_wkup_clk_mux_ck",
  3632. .addr = omap44xx_ctrl_module_wkup_addrs,
  3633. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3634. };
  3635. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3636. {
  3637. .pa_start = 0x4a31e000,
  3638. .pa_end = 0x4a31e7ff,
  3639. .flags = ADDR_TYPE_RT
  3640. },
  3641. { }
  3642. };
  3643. /* l4_wkup -> ctrl_module_pad_wkup */
  3644. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3645. .master = &omap44xx_l4_wkup_hwmod,
  3646. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3647. .clk = "l4_wkup_clk_mux_ck",
  3648. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3649. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3650. };
  3651. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3652. {
  3653. .pa_start = 0x54160000,
  3654. .pa_end = 0x54167fff,
  3655. .flags = ADDR_TYPE_RT
  3656. },
  3657. { }
  3658. };
  3659. /* l3_instr -> debugss */
  3660. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3661. .master = &omap44xx_l3_instr_hwmod,
  3662. .slave = &omap44xx_debugss_hwmod,
  3663. .clk = "l3_div_ck",
  3664. .addr = omap44xx_debugss_addrs,
  3665. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3666. };
  3667. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3668. {
  3669. .pa_start = 0x4a056000,
  3670. .pa_end = 0x4a056fff,
  3671. .flags = ADDR_TYPE_RT
  3672. },
  3673. { }
  3674. };
  3675. /* l4_cfg -> dma_system */
  3676. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3677. .master = &omap44xx_l4_cfg_hwmod,
  3678. .slave = &omap44xx_dma_system_hwmod,
  3679. .clk = "l4_div_ck",
  3680. .addr = omap44xx_dma_system_addrs,
  3681. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3682. };
  3683. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3684. {
  3685. .name = "mpu",
  3686. .pa_start = 0x4012e000,
  3687. .pa_end = 0x4012e07f,
  3688. .flags = ADDR_TYPE_RT
  3689. },
  3690. { }
  3691. };
  3692. /* l4_abe -> dmic */
  3693. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3694. .master = &omap44xx_l4_abe_hwmod,
  3695. .slave = &omap44xx_dmic_hwmod,
  3696. .clk = "ocp_abe_iclk",
  3697. .addr = omap44xx_dmic_addrs,
  3698. .user = OCP_USER_MPU,
  3699. };
  3700. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3701. {
  3702. .name = "dma",
  3703. .pa_start = 0x4902e000,
  3704. .pa_end = 0x4902e07f,
  3705. .flags = ADDR_TYPE_RT
  3706. },
  3707. { }
  3708. };
  3709. /* l4_abe -> dmic (dma) */
  3710. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3711. .master = &omap44xx_l4_abe_hwmod,
  3712. .slave = &omap44xx_dmic_hwmod,
  3713. .clk = "ocp_abe_iclk",
  3714. .addr = omap44xx_dmic_dma_addrs,
  3715. .user = OCP_USER_SDMA,
  3716. };
  3717. /* dsp -> iva */
  3718. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3719. .master = &omap44xx_dsp_hwmod,
  3720. .slave = &omap44xx_iva_hwmod,
  3721. .clk = "dpll_iva_m5x2_ck",
  3722. .user = OCP_USER_DSP,
  3723. };
  3724. /* dsp -> sl2if */
  3725. static struct omap_hwmod_ocp_if omap44xx_dsp__sl2if = {
  3726. .master = &omap44xx_dsp_hwmod,
  3727. .slave = &omap44xx_sl2if_hwmod,
  3728. .clk = "dpll_iva_m5x2_ck",
  3729. .user = OCP_USER_DSP,
  3730. };
  3731. /* l4_cfg -> dsp */
  3732. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3733. .master = &omap44xx_l4_cfg_hwmod,
  3734. .slave = &omap44xx_dsp_hwmod,
  3735. .clk = "l4_div_ck",
  3736. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3737. };
  3738. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3739. {
  3740. .pa_start = 0x58000000,
  3741. .pa_end = 0x5800007f,
  3742. .flags = ADDR_TYPE_RT
  3743. },
  3744. { }
  3745. };
  3746. /* l3_main_2 -> dss */
  3747. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3748. .master = &omap44xx_l3_main_2_hwmod,
  3749. .slave = &omap44xx_dss_hwmod,
  3750. .clk = "dss_fck",
  3751. .addr = omap44xx_dss_dma_addrs,
  3752. .user = OCP_USER_SDMA,
  3753. };
  3754. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3755. {
  3756. .pa_start = 0x48040000,
  3757. .pa_end = 0x4804007f,
  3758. .flags = ADDR_TYPE_RT
  3759. },
  3760. { }
  3761. };
  3762. /* l4_per -> dss */
  3763. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3764. .master = &omap44xx_l4_per_hwmod,
  3765. .slave = &omap44xx_dss_hwmod,
  3766. .clk = "l4_div_ck",
  3767. .addr = omap44xx_dss_addrs,
  3768. .user = OCP_USER_MPU,
  3769. };
  3770. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3771. {
  3772. .pa_start = 0x58001000,
  3773. .pa_end = 0x58001fff,
  3774. .flags = ADDR_TYPE_RT
  3775. },
  3776. { }
  3777. };
  3778. /* l3_main_2 -> dss_dispc */
  3779. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3780. .master = &omap44xx_l3_main_2_hwmod,
  3781. .slave = &omap44xx_dss_dispc_hwmod,
  3782. .clk = "dss_fck",
  3783. .addr = omap44xx_dss_dispc_dma_addrs,
  3784. .user = OCP_USER_SDMA,
  3785. };
  3786. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3787. {
  3788. .pa_start = 0x48041000,
  3789. .pa_end = 0x48041fff,
  3790. .flags = ADDR_TYPE_RT
  3791. },
  3792. { }
  3793. };
  3794. /* l4_per -> dss_dispc */
  3795. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3796. .master = &omap44xx_l4_per_hwmod,
  3797. .slave = &omap44xx_dss_dispc_hwmod,
  3798. .clk = "l4_div_ck",
  3799. .addr = omap44xx_dss_dispc_addrs,
  3800. .user = OCP_USER_MPU,
  3801. };
  3802. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3803. {
  3804. .pa_start = 0x58004000,
  3805. .pa_end = 0x580041ff,
  3806. .flags = ADDR_TYPE_RT
  3807. },
  3808. { }
  3809. };
  3810. /* l3_main_2 -> dss_dsi1 */
  3811. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3812. .master = &omap44xx_l3_main_2_hwmod,
  3813. .slave = &omap44xx_dss_dsi1_hwmod,
  3814. .clk = "dss_fck",
  3815. .addr = omap44xx_dss_dsi1_dma_addrs,
  3816. .user = OCP_USER_SDMA,
  3817. };
  3818. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3819. {
  3820. .pa_start = 0x48044000,
  3821. .pa_end = 0x480441ff,
  3822. .flags = ADDR_TYPE_RT
  3823. },
  3824. { }
  3825. };
  3826. /* l4_per -> dss_dsi1 */
  3827. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3828. .master = &omap44xx_l4_per_hwmod,
  3829. .slave = &omap44xx_dss_dsi1_hwmod,
  3830. .clk = "l4_div_ck",
  3831. .addr = omap44xx_dss_dsi1_addrs,
  3832. .user = OCP_USER_MPU,
  3833. };
  3834. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3835. {
  3836. .pa_start = 0x58005000,
  3837. .pa_end = 0x580051ff,
  3838. .flags = ADDR_TYPE_RT
  3839. },
  3840. { }
  3841. };
  3842. /* l3_main_2 -> dss_dsi2 */
  3843. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3844. .master = &omap44xx_l3_main_2_hwmod,
  3845. .slave = &omap44xx_dss_dsi2_hwmod,
  3846. .clk = "dss_fck",
  3847. .addr = omap44xx_dss_dsi2_dma_addrs,
  3848. .user = OCP_USER_SDMA,
  3849. };
  3850. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3851. {
  3852. .pa_start = 0x48045000,
  3853. .pa_end = 0x480451ff,
  3854. .flags = ADDR_TYPE_RT
  3855. },
  3856. { }
  3857. };
  3858. /* l4_per -> dss_dsi2 */
  3859. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3860. .master = &omap44xx_l4_per_hwmod,
  3861. .slave = &omap44xx_dss_dsi2_hwmod,
  3862. .clk = "l4_div_ck",
  3863. .addr = omap44xx_dss_dsi2_addrs,
  3864. .user = OCP_USER_MPU,
  3865. };
  3866. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3867. {
  3868. .pa_start = 0x58006000,
  3869. .pa_end = 0x58006fff,
  3870. .flags = ADDR_TYPE_RT
  3871. },
  3872. { }
  3873. };
  3874. /* l3_main_2 -> dss_hdmi */
  3875. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3876. .master = &omap44xx_l3_main_2_hwmod,
  3877. .slave = &omap44xx_dss_hdmi_hwmod,
  3878. .clk = "dss_fck",
  3879. .addr = omap44xx_dss_hdmi_dma_addrs,
  3880. .user = OCP_USER_SDMA,
  3881. };
  3882. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3883. {
  3884. .pa_start = 0x48046000,
  3885. .pa_end = 0x48046fff,
  3886. .flags = ADDR_TYPE_RT
  3887. },
  3888. { }
  3889. };
  3890. /* l4_per -> dss_hdmi */
  3891. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3892. .master = &omap44xx_l4_per_hwmod,
  3893. .slave = &omap44xx_dss_hdmi_hwmod,
  3894. .clk = "l4_div_ck",
  3895. .addr = omap44xx_dss_hdmi_addrs,
  3896. .user = OCP_USER_MPU,
  3897. };
  3898. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3899. {
  3900. .pa_start = 0x58002000,
  3901. .pa_end = 0x580020ff,
  3902. .flags = ADDR_TYPE_RT
  3903. },
  3904. { }
  3905. };
  3906. /* l3_main_2 -> dss_rfbi */
  3907. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3908. .master = &omap44xx_l3_main_2_hwmod,
  3909. .slave = &omap44xx_dss_rfbi_hwmod,
  3910. .clk = "dss_fck",
  3911. .addr = omap44xx_dss_rfbi_dma_addrs,
  3912. .user = OCP_USER_SDMA,
  3913. };
  3914. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3915. {
  3916. .pa_start = 0x48042000,
  3917. .pa_end = 0x480420ff,
  3918. .flags = ADDR_TYPE_RT
  3919. },
  3920. { }
  3921. };
  3922. /* l4_per -> dss_rfbi */
  3923. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3924. .master = &omap44xx_l4_per_hwmod,
  3925. .slave = &omap44xx_dss_rfbi_hwmod,
  3926. .clk = "l4_div_ck",
  3927. .addr = omap44xx_dss_rfbi_addrs,
  3928. .user = OCP_USER_MPU,
  3929. };
  3930. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3931. {
  3932. .pa_start = 0x58003000,
  3933. .pa_end = 0x580030ff,
  3934. .flags = ADDR_TYPE_RT
  3935. },
  3936. { }
  3937. };
  3938. /* l3_main_2 -> dss_venc */
  3939. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3940. .master = &omap44xx_l3_main_2_hwmod,
  3941. .slave = &omap44xx_dss_venc_hwmod,
  3942. .clk = "dss_fck",
  3943. .addr = omap44xx_dss_venc_dma_addrs,
  3944. .user = OCP_USER_SDMA,
  3945. };
  3946. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3947. {
  3948. .pa_start = 0x48043000,
  3949. .pa_end = 0x480430ff,
  3950. .flags = ADDR_TYPE_RT
  3951. },
  3952. { }
  3953. };
  3954. /* l4_per -> dss_venc */
  3955. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3956. .master = &omap44xx_l4_per_hwmod,
  3957. .slave = &omap44xx_dss_venc_hwmod,
  3958. .clk = "l4_div_ck",
  3959. .addr = omap44xx_dss_venc_addrs,
  3960. .user = OCP_USER_MPU,
  3961. };
  3962. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  3963. {
  3964. .pa_start = 0x48078000,
  3965. .pa_end = 0x48078fff,
  3966. .flags = ADDR_TYPE_RT
  3967. },
  3968. { }
  3969. };
  3970. /* l4_per -> elm */
  3971. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  3972. .master = &omap44xx_l4_per_hwmod,
  3973. .slave = &omap44xx_elm_hwmod,
  3974. .clk = "l4_div_ck",
  3975. .addr = omap44xx_elm_addrs,
  3976. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3977. };
  3978. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  3979. {
  3980. .pa_start = 0x4c000000,
  3981. .pa_end = 0x4c0000ff,
  3982. .flags = ADDR_TYPE_RT
  3983. },
  3984. { }
  3985. };
  3986. /* emif_fw -> emif1 */
  3987. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  3988. .master = &omap44xx_emif_fw_hwmod,
  3989. .slave = &omap44xx_emif1_hwmod,
  3990. .clk = "l3_div_ck",
  3991. .addr = omap44xx_emif1_addrs,
  3992. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3993. };
  3994. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  3995. {
  3996. .pa_start = 0x4d000000,
  3997. .pa_end = 0x4d0000ff,
  3998. .flags = ADDR_TYPE_RT
  3999. },
  4000. { }
  4001. };
  4002. /* emif_fw -> emif2 */
  4003. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4004. .master = &omap44xx_emif_fw_hwmod,
  4005. .slave = &omap44xx_emif2_hwmod,
  4006. .clk = "l3_div_ck",
  4007. .addr = omap44xx_emif2_addrs,
  4008. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4009. };
  4010. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4011. {
  4012. .pa_start = 0x4a10a000,
  4013. .pa_end = 0x4a10a1ff,
  4014. .flags = ADDR_TYPE_RT
  4015. },
  4016. { }
  4017. };
  4018. /* l4_cfg -> fdif */
  4019. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4020. .master = &omap44xx_l4_cfg_hwmod,
  4021. .slave = &omap44xx_fdif_hwmod,
  4022. .clk = "l4_div_ck",
  4023. .addr = omap44xx_fdif_addrs,
  4024. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4025. };
  4026. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4027. {
  4028. .pa_start = 0x4a310000,
  4029. .pa_end = 0x4a3101ff,
  4030. .flags = ADDR_TYPE_RT
  4031. },
  4032. { }
  4033. };
  4034. /* l4_wkup -> gpio1 */
  4035. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4036. .master = &omap44xx_l4_wkup_hwmod,
  4037. .slave = &omap44xx_gpio1_hwmod,
  4038. .clk = "l4_wkup_clk_mux_ck",
  4039. .addr = omap44xx_gpio1_addrs,
  4040. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4041. };
  4042. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4043. {
  4044. .pa_start = 0x48055000,
  4045. .pa_end = 0x480551ff,
  4046. .flags = ADDR_TYPE_RT
  4047. },
  4048. { }
  4049. };
  4050. /* l4_per -> gpio2 */
  4051. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4052. .master = &omap44xx_l4_per_hwmod,
  4053. .slave = &omap44xx_gpio2_hwmod,
  4054. .clk = "l4_div_ck",
  4055. .addr = omap44xx_gpio2_addrs,
  4056. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4057. };
  4058. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4059. {
  4060. .pa_start = 0x48057000,
  4061. .pa_end = 0x480571ff,
  4062. .flags = ADDR_TYPE_RT
  4063. },
  4064. { }
  4065. };
  4066. /* l4_per -> gpio3 */
  4067. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4068. .master = &omap44xx_l4_per_hwmod,
  4069. .slave = &omap44xx_gpio3_hwmod,
  4070. .clk = "l4_div_ck",
  4071. .addr = omap44xx_gpio3_addrs,
  4072. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4073. };
  4074. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4075. {
  4076. .pa_start = 0x48059000,
  4077. .pa_end = 0x480591ff,
  4078. .flags = ADDR_TYPE_RT
  4079. },
  4080. { }
  4081. };
  4082. /* l4_per -> gpio4 */
  4083. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4084. .master = &omap44xx_l4_per_hwmod,
  4085. .slave = &omap44xx_gpio4_hwmod,
  4086. .clk = "l4_div_ck",
  4087. .addr = omap44xx_gpio4_addrs,
  4088. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4089. };
  4090. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4091. {
  4092. .pa_start = 0x4805b000,
  4093. .pa_end = 0x4805b1ff,
  4094. .flags = ADDR_TYPE_RT
  4095. },
  4096. { }
  4097. };
  4098. /* l4_per -> gpio5 */
  4099. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4100. .master = &omap44xx_l4_per_hwmod,
  4101. .slave = &omap44xx_gpio5_hwmod,
  4102. .clk = "l4_div_ck",
  4103. .addr = omap44xx_gpio5_addrs,
  4104. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4105. };
  4106. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4107. {
  4108. .pa_start = 0x4805d000,
  4109. .pa_end = 0x4805d1ff,
  4110. .flags = ADDR_TYPE_RT
  4111. },
  4112. { }
  4113. };
  4114. /* l4_per -> gpio6 */
  4115. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4116. .master = &omap44xx_l4_per_hwmod,
  4117. .slave = &omap44xx_gpio6_hwmod,
  4118. .clk = "l4_div_ck",
  4119. .addr = omap44xx_gpio6_addrs,
  4120. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4121. };
  4122. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4123. {
  4124. .pa_start = 0x50000000,
  4125. .pa_end = 0x500003ff,
  4126. .flags = ADDR_TYPE_RT
  4127. },
  4128. { }
  4129. };
  4130. /* l3_main_2 -> gpmc */
  4131. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4132. .master = &omap44xx_l3_main_2_hwmod,
  4133. .slave = &omap44xx_gpmc_hwmod,
  4134. .clk = "l3_div_ck",
  4135. .addr = omap44xx_gpmc_addrs,
  4136. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4137. };
  4138. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4139. {
  4140. .pa_start = 0x56000000,
  4141. .pa_end = 0x5600ffff,
  4142. .flags = ADDR_TYPE_RT
  4143. },
  4144. { }
  4145. };
  4146. /* l3_main_2 -> gpu */
  4147. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4148. .master = &omap44xx_l3_main_2_hwmod,
  4149. .slave = &omap44xx_gpu_hwmod,
  4150. .clk = "l3_div_ck",
  4151. .addr = omap44xx_gpu_addrs,
  4152. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4153. };
  4154. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4155. {
  4156. .pa_start = 0x480b2000,
  4157. .pa_end = 0x480b201f,
  4158. .flags = ADDR_TYPE_RT
  4159. },
  4160. { }
  4161. };
  4162. /* l4_per -> hdq1w */
  4163. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4164. .master = &omap44xx_l4_per_hwmod,
  4165. .slave = &omap44xx_hdq1w_hwmod,
  4166. .clk = "l4_div_ck",
  4167. .addr = omap44xx_hdq1w_addrs,
  4168. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4169. };
  4170. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4171. {
  4172. .pa_start = 0x4a058000,
  4173. .pa_end = 0x4a05bfff,
  4174. .flags = ADDR_TYPE_RT
  4175. },
  4176. { }
  4177. };
  4178. /* l4_cfg -> hsi */
  4179. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4180. .master = &omap44xx_l4_cfg_hwmod,
  4181. .slave = &omap44xx_hsi_hwmod,
  4182. .clk = "l4_div_ck",
  4183. .addr = omap44xx_hsi_addrs,
  4184. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4185. };
  4186. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4187. {
  4188. .pa_start = 0x48070000,
  4189. .pa_end = 0x480700ff,
  4190. .flags = ADDR_TYPE_RT
  4191. },
  4192. { }
  4193. };
  4194. /* l4_per -> i2c1 */
  4195. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4196. .master = &omap44xx_l4_per_hwmod,
  4197. .slave = &omap44xx_i2c1_hwmod,
  4198. .clk = "l4_div_ck",
  4199. .addr = omap44xx_i2c1_addrs,
  4200. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4201. };
  4202. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4203. {
  4204. .pa_start = 0x48072000,
  4205. .pa_end = 0x480720ff,
  4206. .flags = ADDR_TYPE_RT
  4207. },
  4208. { }
  4209. };
  4210. /* l4_per -> i2c2 */
  4211. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4212. .master = &omap44xx_l4_per_hwmod,
  4213. .slave = &omap44xx_i2c2_hwmod,
  4214. .clk = "l4_div_ck",
  4215. .addr = omap44xx_i2c2_addrs,
  4216. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4217. };
  4218. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4219. {
  4220. .pa_start = 0x48060000,
  4221. .pa_end = 0x480600ff,
  4222. .flags = ADDR_TYPE_RT
  4223. },
  4224. { }
  4225. };
  4226. /* l4_per -> i2c3 */
  4227. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4228. .master = &omap44xx_l4_per_hwmod,
  4229. .slave = &omap44xx_i2c3_hwmod,
  4230. .clk = "l4_div_ck",
  4231. .addr = omap44xx_i2c3_addrs,
  4232. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4233. };
  4234. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4235. {
  4236. .pa_start = 0x48350000,
  4237. .pa_end = 0x483500ff,
  4238. .flags = ADDR_TYPE_RT
  4239. },
  4240. { }
  4241. };
  4242. /* l4_per -> i2c4 */
  4243. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4244. .master = &omap44xx_l4_per_hwmod,
  4245. .slave = &omap44xx_i2c4_hwmod,
  4246. .clk = "l4_div_ck",
  4247. .addr = omap44xx_i2c4_addrs,
  4248. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4249. };
  4250. /* l3_main_2 -> ipu */
  4251. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4252. .master = &omap44xx_l3_main_2_hwmod,
  4253. .slave = &omap44xx_ipu_hwmod,
  4254. .clk = "l3_div_ck",
  4255. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4256. };
  4257. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4258. {
  4259. .pa_start = 0x52000000,
  4260. .pa_end = 0x520000ff,
  4261. .flags = ADDR_TYPE_RT
  4262. },
  4263. { }
  4264. };
  4265. /* l3_main_2 -> iss */
  4266. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4267. .master = &omap44xx_l3_main_2_hwmod,
  4268. .slave = &omap44xx_iss_hwmod,
  4269. .clk = "l3_div_ck",
  4270. .addr = omap44xx_iss_addrs,
  4271. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4272. };
  4273. /* iva -> sl2if */
  4274. static struct omap_hwmod_ocp_if omap44xx_iva__sl2if = {
  4275. .master = &omap44xx_iva_hwmod,
  4276. .slave = &omap44xx_sl2if_hwmod,
  4277. .clk = "dpll_iva_m5x2_ck",
  4278. .user = OCP_USER_IVA,
  4279. };
  4280. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4281. {
  4282. .pa_start = 0x5a000000,
  4283. .pa_end = 0x5a07ffff,
  4284. .flags = ADDR_TYPE_RT
  4285. },
  4286. { }
  4287. };
  4288. /* l3_main_2 -> iva */
  4289. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4290. .master = &omap44xx_l3_main_2_hwmod,
  4291. .slave = &omap44xx_iva_hwmod,
  4292. .clk = "l3_div_ck",
  4293. .addr = omap44xx_iva_addrs,
  4294. .user = OCP_USER_MPU,
  4295. };
  4296. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4297. {
  4298. .pa_start = 0x4a31c000,
  4299. .pa_end = 0x4a31c07f,
  4300. .flags = ADDR_TYPE_RT
  4301. },
  4302. { }
  4303. };
  4304. /* l4_wkup -> kbd */
  4305. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4306. .master = &omap44xx_l4_wkup_hwmod,
  4307. .slave = &omap44xx_kbd_hwmod,
  4308. .clk = "l4_wkup_clk_mux_ck",
  4309. .addr = omap44xx_kbd_addrs,
  4310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4311. };
  4312. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4313. {
  4314. .pa_start = 0x4a0f4000,
  4315. .pa_end = 0x4a0f41ff,
  4316. .flags = ADDR_TYPE_RT
  4317. },
  4318. { }
  4319. };
  4320. /* l4_cfg -> mailbox */
  4321. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4322. .master = &omap44xx_l4_cfg_hwmod,
  4323. .slave = &omap44xx_mailbox_hwmod,
  4324. .clk = "l4_div_ck",
  4325. .addr = omap44xx_mailbox_addrs,
  4326. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4327. };
  4328. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4329. {
  4330. .pa_start = 0x40128000,
  4331. .pa_end = 0x401283ff,
  4332. .flags = ADDR_TYPE_RT
  4333. },
  4334. { }
  4335. };
  4336. /* l4_abe -> mcasp */
  4337. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4338. .master = &omap44xx_l4_abe_hwmod,
  4339. .slave = &omap44xx_mcasp_hwmod,
  4340. .clk = "ocp_abe_iclk",
  4341. .addr = omap44xx_mcasp_addrs,
  4342. .user = OCP_USER_MPU,
  4343. };
  4344. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4345. {
  4346. .pa_start = 0x49028000,
  4347. .pa_end = 0x490283ff,
  4348. .flags = ADDR_TYPE_RT
  4349. },
  4350. { }
  4351. };
  4352. /* l4_abe -> mcasp (dma) */
  4353. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4354. .master = &omap44xx_l4_abe_hwmod,
  4355. .slave = &omap44xx_mcasp_hwmod,
  4356. .clk = "ocp_abe_iclk",
  4357. .addr = omap44xx_mcasp_dma_addrs,
  4358. .user = OCP_USER_SDMA,
  4359. };
  4360. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4361. {
  4362. .name = "mpu",
  4363. .pa_start = 0x40122000,
  4364. .pa_end = 0x401220ff,
  4365. .flags = ADDR_TYPE_RT
  4366. },
  4367. { }
  4368. };
  4369. /* l4_abe -> mcbsp1 */
  4370. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4371. .master = &omap44xx_l4_abe_hwmod,
  4372. .slave = &omap44xx_mcbsp1_hwmod,
  4373. .clk = "ocp_abe_iclk",
  4374. .addr = omap44xx_mcbsp1_addrs,
  4375. .user = OCP_USER_MPU,
  4376. };
  4377. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4378. {
  4379. .name = "dma",
  4380. .pa_start = 0x49022000,
  4381. .pa_end = 0x490220ff,
  4382. .flags = ADDR_TYPE_RT
  4383. },
  4384. { }
  4385. };
  4386. /* l4_abe -> mcbsp1 (dma) */
  4387. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4388. .master = &omap44xx_l4_abe_hwmod,
  4389. .slave = &omap44xx_mcbsp1_hwmod,
  4390. .clk = "ocp_abe_iclk",
  4391. .addr = omap44xx_mcbsp1_dma_addrs,
  4392. .user = OCP_USER_SDMA,
  4393. };
  4394. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4395. {
  4396. .name = "mpu",
  4397. .pa_start = 0x40124000,
  4398. .pa_end = 0x401240ff,
  4399. .flags = ADDR_TYPE_RT
  4400. },
  4401. { }
  4402. };
  4403. /* l4_abe -> mcbsp2 */
  4404. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4405. .master = &omap44xx_l4_abe_hwmod,
  4406. .slave = &omap44xx_mcbsp2_hwmod,
  4407. .clk = "ocp_abe_iclk",
  4408. .addr = omap44xx_mcbsp2_addrs,
  4409. .user = OCP_USER_MPU,
  4410. };
  4411. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4412. {
  4413. .name = "dma",
  4414. .pa_start = 0x49024000,
  4415. .pa_end = 0x490240ff,
  4416. .flags = ADDR_TYPE_RT
  4417. },
  4418. { }
  4419. };
  4420. /* l4_abe -> mcbsp2 (dma) */
  4421. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4422. .master = &omap44xx_l4_abe_hwmod,
  4423. .slave = &omap44xx_mcbsp2_hwmod,
  4424. .clk = "ocp_abe_iclk",
  4425. .addr = omap44xx_mcbsp2_dma_addrs,
  4426. .user = OCP_USER_SDMA,
  4427. };
  4428. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4429. {
  4430. .name = "mpu",
  4431. .pa_start = 0x40126000,
  4432. .pa_end = 0x401260ff,
  4433. .flags = ADDR_TYPE_RT
  4434. },
  4435. { }
  4436. };
  4437. /* l4_abe -> mcbsp3 */
  4438. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4439. .master = &omap44xx_l4_abe_hwmod,
  4440. .slave = &omap44xx_mcbsp3_hwmod,
  4441. .clk = "ocp_abe_iclk",
  4442. .addr = omap44xx_mcbsp3_addrs,
  4443. .user = OCP_USER_MPU,
  4444. };
  4445. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4446. {
  4447. .name = "dma",
  4448. .pa_start = 0x49026000,
  4449. .pa_end = 0x490260ff,
  4450. .flags = ADDR_TYPE_RT
  4451. },
  4452. { }
  4453. };
  4454. /* l4_abe -> mcbsp3 (dma) */
  4455. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4456. .master = &omap44xx_l4_abe_hwmod,
  4457. .slave = &omap44xx_mcbsp3_hwmod,
  4458. .clk = "ocp_abe_iclk",
  4459. .addr = omap44xx_mcbsp3_dma_addrs,
  4460. .user = OCP_USER_SDMA,
  4461. };
  4462. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4463. {
  4464. .pa_start = 0x48096000,
  4465. .pa_end = 0x480960ff,
  4466. .flags = ADDR_TYPE_RT
  4467. },
  4468. { }
  4469. };
  4470. /* l4_per -> mcbsp4 */
  4471. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4472. .master = &omap44xx_l4_per_hwmod,
  4473. .slave = &omap44xx_mcbsp4_hwmod,
  4474. .clk = "l4_div_ck",
  4475. .addr = omap44xx_mcbsp4_addrs,
  4476. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4477. };
  4478. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4479. {
  4480. .pa_start = 0x40132000,
  4481. .pa_end = 0x4013207f,
  4482. .flags = ADDR_TYPE_RT
  4483. },
  4484. { }
  4485. };
  4486. /* l4_abe -> mcpdm */
  4487. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4488. .master = &omap44xx_l4_abe_hwmod,
  4489. .slave = &omap44xx_mcpdm_hwmod,
  4490. .clk = "ocp_abe_iclk",
  4491. .addr = omap44xx_mcpdm_addrs,
  4492. .user = OCP_USER_MPU,
  4493. };
  4494. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4495. {
  4496. .pa_start = 0x49032000,
  4497. .pa_end = 0x4903207f,
  4498. .flags = ADDR_TYPE_RT
  4499. },
  4500. { }
  4501. };
  4502. /* l4_abe -> mcpdm (dma) */
  4503. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4504. .master = &omap44xx_l4_abe_hwmod,
  4505. .slave = &omap44xx_mcpdm_hwmod,
  4506. .clk = "ocp_abe_iclk",
  4507. .addr = omap44xx_mcpdm_dma_addrs,
  4508. .user = OCP_USER_SDMA,
  4509. };
  4510. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4511. {
  4512. .pa_start = 0x48098000,
  4513. .pa_end = 0x480981ff,
  4514. .flags = ADDR_TYPE_RT
  4515. },
  4516. { }
  4517. };
  4518. /* l4_per -> mcspi1 */
  4519. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4520. .master = &omap44xx_l4_per_hwmod,
  4521. .slave = &omap44xx_mcspi1_hwmod,
  4522. .clk = "l4_div_ck",
  4523. .addr = omap44xx_mcspi1_addrs,
  4524. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4525. };
  4526. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4527. {
  4528. .pa_start = 0x4809a000,
  4529. .pa_end = 0x4809a1ff,
  4530. .flags = ADDR_TYPE_RT
  4531. },
  4532. { }
  4533. };
  4534. /* l4_per -> mcspi2 */
  4535. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4536. .master = &omap44xx_l4_per_hwmod,
  4537. .slave = &omap44xx_mcspi2_hwmod,
  4538. .clk = "l4_div_ck",
  4539. .addr = omap44xx_mcspi2_addrs,
  4540. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4541. };
  4542. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4543. {
  4544. .pa_start = 0x480b8000,
  4545. .pa_end = 0x480b81ff,
  4546. .flags = ADDR_TYPE_RT
  4547. },
  4548. { }
  4549. };
  4550. /* l4_per -> mcspi3 */
  4551. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4552. .master = &omap44xx_l4_per_hwmod,
  4553. .slave = &omap44xx_mcspi3_hwmod,
  4554. .clk = "l4_div_ck",
  4555. .addr = omap44xx_mcspi3_addrs,
  4556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4557. };
  4558. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4559. {
  4560. .pa_start = 0x480ba000,
  4561. .pa_end = 0x480ba1ff,
  4562. .flags = ADDR_TYPE_RT
  4563. },
  4564. { }
  4565. };
  4566. /* l4_per -> mcspi4 */
  4567. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4568. .master = &omap44xx_l4_per_hwmod,
  4569. .slave = &omap44xx_mcspi4_hwmod,
  4570. .clk = "l4_div_ck",
  4571. .addr = omap44xx_mcspi4_addrs,
  4572. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4573. };
  4574. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4575. {
  4576. .pa_start = 0x4809c000,
  4577. .pa_end = 0x4809c3ff,
  4578. .flags = ADDR_TYPE_RT
  4579. },
  4580. { }
  4581. };
  4582. /* l4_per -> mmc1 */
  4583. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4584. .master = &omap44xx_l4_per_hwmod,
  4585. .slave = &omap44xx_mmc1_hwmod,
  4586. .clk = "l4_div_ck",
  4587. .addr = omap44xx_mmc1_addrs,
  4588. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4589. };
  4590. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4591. {
  4592. .pa_start = 0x480b4000,
  4593. .pa_end = 0x480b43ff,
  4594. .flags = ADDR_TYPE_RT
  4595. },
  4596. { }
  4597. };
  4598. /* l4_per -> mmc2 */
  4599. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4600. .master = &omap44xx_l4_per_hwmod,
  4601. .slave = &omap44xx_mmc2_hwmod,
  4602. .clk = "l4_div_ck",
  4603. .addr = omap44xx_mmc2_addrs,
  4604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4605. };
  4606. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4607. {
  4608. .pa_start = 0x480ad000,
  4609. .pa_end = 0x480ad3ff,
  4610. .flags = ADDR_TYPE_RT
  4611. },
  4612. { }
  4613. };
  4614. /* l4_per -> mmc3 */
  4615. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4616. .master = &omap44xx_l4_per_hwmod,
  4617. .slave = &omap44xx_mmc3_hwmod,
  4618. .clk = "l4_div_ck",
  4619. .addr = omap44xx_mmc3_addrs,
  4620. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4621. };
  4622. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4623. {
  4624. .pa_start = 0x480d1000,
  4625. .pa_end = 0x480d13ff,
  4626. .flags = ADDR_TYPE_RT
  4627. },
  4628. { }
  4629. };
  4630. /* l4_per -> mmc4 */
  4631. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4632. .master = &omap44xx_l4_per_hwmod,
  4633. .slave = &omap44xx_mmc4_hwmod,
  4634. .clk = "l4_div_ck",
  4635. .addr = omap44xx_mmc4_addrs,
  4636. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4637. };
  4638. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4639. {
  4640. .pa_start = 0x480d5000,
  4641. .pa_end = 0x480d53ff,
  4642. .flags = ADDR_TYPE_RT
  4643. },
  4644. { }
  4645. };
  4646. /* l4_per -> mmc5 */
  4647. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4648. .master = &omap44xx_l4_per_hwmod,
  4649. .slave = &omap44xx_mmc5_hwmod,
  4650. .clk = "l4_div_ck",
  4651. .addr = omap44xx_mmc5_addrs,
  4652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4653. };
  4654. /* l3_main_2 -> ocmc_ram */
  4655. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4656. .master = &omap44xx_l3_main_2_hwmod,
  4657. .slave = &omap44xx_ocmc_ram_hwmod,
  4658. .clk = "l3_div_ck",
  4659. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4660. };
  4661. /* l4_cfg -> ocp2scp_usb_phy */
  4662. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4663. .master = &omap44xx_l4_cfg_hwmod,
  4664. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4665. .clk = "l4_div_ck",
  4666. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4667. };
  4668. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4669. {
  4670. .pa_start = 0x48243000,
  4671. .pa_end = 0x48243fff,
  4672. .flags = ADDR_TYPE_RT
  4673. },
  4674. { }
  4675. };
  4676. /* mpu_private -> prcm_mpu */
  4677. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4678. .master = &omap44xx_mpu_private_hwmod,
  4679. .slave = &omap44xx_prcm_mpu_hwmod,
  4680. .clk = "l3_div_ck",
  4681. .addr = omap44xx_prcm_mpu_addrs,
  4682. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4683. };
  4684. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4685. {
  4686. .pa_start = 0x4a004000,
  4687. .pa_end = 0x4a004fff,
  4688. .flags = ADDR_TYPE_RT
  4689. },
  4690. { }
  4691. };
  4692. /* l4_wkup -> cm_core_aon */
  4693. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4694. .master = &omap44xx_l4_wkup_hwmod,
  4695. .slave = &omap44xx_cm_core_aon_hwmod,
  4696. .clk = "l4_wkup_clk_mux_ck",
  4697. .addr = omap44xx_cm_core_aon_addrs,
  4698. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4699. };
  4700. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4701. {
  4702. .pa_start = 0x4a008000,
  4703. .pa_end = 0x4a009fff,
  4704. .flags = ADDR_TYPE_RT
  4705. },
  4706. { }
  4707. };
  4708. /* l4_cfg -> cm_core */
  4709. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4710. .master = &omap44xx_l4_cfg_hwmod,
  4711. .slave = &omap44xx_cm_core_hwmod,
  4712. .clk = "l4_div_ck",
  4713. .addr = omap44xx_cm_core_addrs,
  4714. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4715. };
  4716. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4717. {
  4718. .pa_start = 0x4a306000,
  4719. .pa_end = 0x4a307fff,
  4720. .flags = ADDR_TYPE_RT
  4721. },
  4722. { }
  4723. };
  4724. /* l4_wkup -> prm */
  4725. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4726. .master = &omap44xx_l4_wkup_hwmod,
  4727. .slave = &omap44xx_prm_hwmod,
  4728. .clk = "l4_wkup_clk_mux_ck",
  4729. .addr = omap44xx_prm_addrs,
  4730. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4731. };
  4732. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4733. {
  4734. .pa_start = 0x4a30a000,
  4735. .pa_end = 0x4a30a7ff,
  4736. .flags = ADDR_TYPE_RT
  4737. },
  4738. { }
  4739. };
  4740. /* l4_wkup -> scrm */
  4741. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4742. .master = &omap44xx_l4_wkup_hwmod,
  4743. .slave = &omap44xx_scrm_hwmod,
  4744. .clk = "l4_wkup_clk_mux_ck",
  4745. .addr = omap44xx_scrm_addrs,
  4746. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4747. };
  4748. /* l3_main_2 -> sl2if */
  4749. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__sl2if = {
  4750. .master = &omap44xx_l3_main_2_hwmod,
  4751. .slave = &omap44xx_sl2if_hwmod,
  4752. .clk = "l3_div_ck",
  4753. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4754. };
  4755. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4756. {
  4757. .pa_start = 0x4012c000,
  4758. .pa_end = 0x4012c3ff,
  4759. .flags = ADDR_TYPE_RT
  4760. },
  4761. { }
  4762. };
  4763. /* l4_abe -> slimbus1 */
  4764. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4765. .master = &omap44xx_l4_abe_hwmod,
  4766. .slave = &omap44xx_slimbus1_hwmod,
  4767. .clk = "ocp_abe_iclk",
  4768. .addr = omap44xx_slimbus1_addrs,
  4769. .user = OCP_USER_MPU,
  4770. };
  4771. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4772. {
  4773. .pa_start = 0x4902c000,
  4774. .pa_end = 0x4902c3ff,
  4775. .flags = ADDR_TYPE_RT
  4776. },
  4777. { }
  4778. };
  4779. /* l4_abe -> slimbus1 (dma) */
  4780. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4781. .master = &omap44xx_l4_abe_hwmod,
  4782. .slave = &omap44xx_slimbus1_hwmod,
  4783. .clk = "ocp_abe_iclk",
  4784. .addr = omap44xx_slimbus1_dma_addrs,
  4785. .user = OCP_USER_SDMA,
  4786. };
  4787. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4788. {
  4789. .pa_start = 0x48076000,
  4790. .pa_end = 0x480763ff,
  4791. .flags = ADDR_TYPE_RT
  4792. },
  4793. { }
  4794. };
  4795. /* l4_per -> slimbus2 */
  4796. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4797. .master = &omap44xx_l4_per_hwmod,
  4798. .slave = &omap44xx_slimbus2_hwmod,
  4799. .clk = "l4_div_ck",
  4800. .addr = omap44xx_slimbus2_addrs,
  4801. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4802. };
  4803. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  4804. {
  4805. .pa_start = 0x4a0dd000,
  4806. .pa_end = 0x4a0dd03f,
  4807. .flags = ADDR_TYPE_RT
  4808. },
  4809. { }
  4810. };
  4811. /* l4_cfg -> smartreflex_core */
  4812. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  4813. .master = &omap44xx_l4_cfg_hwmod,
  4814. .slave = &omap44xx_smartreflex_core_hwmod,
  4815. .clk = "l4_div_ck",
  4816. .addr = omap44xx_smartreflex_core_addrs,
  4817. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4818. };
  4819. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  4820. {
  4821. .pa_start = 0x4a0db000,
  4822. .pa_end = 0x4a0db03f,
  4823. .flags = ADDR_TYPE_RT
  4824. },
  4825. { }
  4826. };
  4827. /* l4_cfg -> smartreflex_iva */
  4828. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  4829. .master = &omap44xx_l4_cfg_hwmod,
  4830. .slave = &omap44xx_smartreflex_iva_hwmod,
  4831. .clk = "l4_div_ck",
  4832. .addr = omap44xx_smartreflex_iva_addrs,
  4833. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4834. };
  4835. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  4836. {
  4837. .pa_start = 0x4a0d9000,
  4838. .pa_end = 0x4a0d903f,
  4839. .flags = ADDR_TYPE_RT
  4840. },
  4841. { }
  4842. };
  4843. /* l4_cfg -> smartreflex_mpu */
  4844. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  4845. .master = &omap44xx_l4_cfg_hwmod,
  4846. .slave = &omap44xx_smartreflex_mpu_hwmod,
  4847. .clk = "l4_div_ck",
  4848. .addr = omap44xx_smartreflex_mpu_addrs,
  4849. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4850. };
  4851. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  4852. {
  4853. .pa_start = 0x4a0f6000,
  4854. .pa_end = 0x4a0f6fff,
  4855. .flags = ADDR_TYPE_RT
  4856. },
  4857. { }
  4858. };
  4859. /* l4_cfg -> spinlock */
  4860. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  4861. .master = &omap44xx_l4_cfg_hwmod,
  4862. .slave = &omap44xx_spinlock_hwmod,
  4863. .clk = "l4_div_ck",
  4864. .addr = omap44xx_spinlock_addrs,
  4865. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4866. };
  4867. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  4868. {
  4869. .pa_start = 0x4a318000,
  4870. .pa_end = 0x4a31807f,
  4871. .flags = ADDR_TYPE_RT
  4872. },
  4873. { }
  4874. };
  4875. /* l4_wkup -> timer1 */
  4876. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4877. .master = &omap44xx_l4_wkup_hwmod,
  4878. .slave = &omap44xx_timer1_hwmod,
  4879. .clk = "l4_wkup_clk_mux_ck",
  4880. .addr = omap44xx_timer1_addrs,
  4881. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4882. };
  4883. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4884. {
  4885. .pa_start = 0x48032000,
  4886. .pa_end = 0x4803207f,
  4887. .flags = ADDR_TYPE_RT
  4888. },
  4889. { }
  4890. };
  4891. /* l4_per -> timer2 */
  4892. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4893. .master = &omap44xx_l4_per_hwmod,
  4894. .slave = &omap44xx_timer2_hwmod,
  4895. .clk = "l4_div_ck",
  4896. .addr = omap44xx_timer2_addrs,
  4897. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4898. };
  4899. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4900. {
  4901. .pa_start = 0x48034000,
  4902. .pa_end = 0x4803407f,
  4903. .flags = ADDR_TYPE_RT
  4904. },
  4905. { }
  4906. };
  4907. /* l4_per -> timer3 */
  4908. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4909. .master = &omap44xx_l4_per_hwmod,
  4910. .slave = &omap44xx_timer3_hwmod,
  4911. .clk = "l4_div_ck",
  4912. .addr = omap44xx_timer3_addrs,
  4913. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4914. };
  4915. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4916. {
  4917. .pa_start = 0x48036000,
  4918. .pa_end = 0x4803607f,
  4919. .flags = ADDR_TYPE_RT
  4920. },
  4921. { }
  4922. };
  4923. /* l4_per -> timer4 */
  4924. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4925. .master = &omap44xx_l4_per_hwmod,
  4926. .slave = &omap44xx_timer4_hwmod,
  4927. .clk = "l4_div_ck",
  4928. .addr = omap44xx_timer4_addrs,
  4929. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4930. };
  4931. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4932. {
  4933. .pa_start = 0x40138000,
  4934. .pa_end = 0x4013807f,
  4935. .flags = ADDR_TYPE_RT
  4936. },
  4937. { }
  4938. };
  4939. /* l4_abe -> timer5 */
  4940. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  4941. .master = &omap44xx_l4_abe_hwmod,
  4942. .slave = &omap44xx_timer5_hwmod,
  4943. .clk = "ocp_abe_iclk",
  4944. .addr = omap44xx_timer5_addrs,
  4945. .user = OCP_USER_MPU,
  4946. };
  4947. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  4948. {
  4949. .pa_start = 0x49038000,
  4950. .pa_end = 0x4903807f,
  4951. .flags = ADDR_TYPE_RT
  4952. },
  4953. { }
  4954. };
  4955. /* l4_abe -> timer5 (dma) */
  4956. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  4957. .master = &omap44xx_l4_abe_hwmod,
  4958. .slave = &omap44xx_timer5_hwmod,
  4959. .clk = "ocp_abe_iclk",
  4960. .addr = omap44xx_timer5_dma_addrs,
  4961. .user = OCP_USER_SDMA,
  4962. };
  4963. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4964. {
  4965. .pa_start = 0x4013a000,
  4966. .pa_end = 0x4013a07f,
  4967. .flags = ADDR_TYPE_RT
  4968. },
  4969. { }
  4970. };
  4971. /* l4_abe -> timer6 */
  4972. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4973. .master = &omap44xx_l4_abe_hwmod,
  4974. .slave = &omap44xx_timer6_hwmod,
  4975. .clk = "ocp_abe_iclk",
  4976. .addr = omap44xx_timer6_addrs,
  4977. .user = OCP_USER_MPU,
  4978. };
  4979. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4980. {
  4981. .pa_start = 0x4903a000,
  4982. .pa_end = 0x4903a07f,
  4983. .flags = ADDR_TYPE_RT
  4984. },
  4985. { }
  4986. };
  4987. /* l4_abe -> timer6 (dma) */
  4988. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4989. .master = &omap44xx_l4_abe_hwmod,
  4990. .slave = &omap44xx_timer6_hwmod,
  4991. .clk = "ocp_abe_iclk",
  4992. .addr = omap44xx_timer6_dma_addrs,
  4993. .user = OCP_USER_SDMA,
  4994. };
  4995. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4996. {
  4997. .pa_start = 0x4013c000,
  4998. .pa_end = 0x4013c07f,
  4999. .flags = ADDR_TYPE_RT
  5000. },
  5001. { }
  5002. };
  5003. /* l4_abe -> timer7 */
  5004. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5005. .master = &omap44xx_l4_abe_hwmod,
  5006. .slave = &omap44xx_timer7_hwmod,
  5007. .clk = "ocp_abe_iclk",
  5008. .addr = omap44xx_timer7_addrs,
  5009. .user = OCP_USER_MPU,
  5010. };
  5011. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5012. {
  5013. .pa_start = 0x4903c000,
  5014. .pa_end = 0x4903c07f,
  5015. .flags = ADDR_TYPE_RT
  5016. },
  5017. { }
  5018. };
  5019. /* l4_abe -> timer7 (dma) */
  5020. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5021. .master = &omap44xx_l4_abe_hwmod,
  5022. .slave = &omap44xx_timer7_hwmod,
  5023. .clk = "ocp_abe_iclk",
  5024. .addr = omap44xx_timer7_dma_addrs,
  5025. .user = OCP_USER_SDMA,
  5026. };
  5027. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5028. {
  5029. .pa_start = 0x4013e000,
  5030. .pa_end = 0x4013e07f,
  5031. .flags = ADDR_TYPE_RT
  5032. },
  5033. { }
  5034. };
  5035. /* l4_abe -> timer8 */
  5036. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5037. .master = &omap44xx_l4_abe_hwmod,
  5038. .slave = &omap44xx_timer8_hwmod,
  5039. .clk = "ocp_abe_iclk",
  5040. .addr = omap44xx_timer8_addrs,
  5041. .user = OCP_USER_MPU,
  5042. };
  5043. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5044. {
  5045. .pa_start = 0x4903e000,
  5046. .pa_end = 0x4903e07f,
  5047. .flags = ADDR_TYPE_RT
  5048. },
  5049. { }
  5050. };
  5051. /* l4_abe -> timer8 (dma) */
  5052. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5053. .master = &omap44xx_l4_abe_hwmod,
  5054. .slave = &omap44xx_timer8_hwmod,
  5055. .clk = "ocp_abe_iclk",
  5056. .addr = omap44xx_timer8_dma_addrs,
  5057. .user = OCP_USER_SDMA,
  5058. };
  5059. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5060. {
  5061. .pa_start = 0x4803e000,
  5062. .pa_end = 0x4803e07f,
  5063. .flags = ADDR_TYPE_RT
  5064. },
  5065. { }
  5066. };
  5067. /* l4_per -> timer9 */
  5068. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5069. .master = &omap44xx_l4_per_hwmod,
  5070. .slave = &omap44xx_timer9_hwmod,
  5071. .clk = "l4_div_ck",
  5072. .addr = omap44xx_timer9_addrs,
  5073. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5074. };
  5075. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5076. {
  5077. .pa_start = 0x48086000,
  5078. .pa_end = 0x4808607f,
  5079. .flags = ADDR_TYPE_RT
  5080. },
  5081. { }
  5082. };
  5083. /* l4_per -> timer10 */
  5084. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5085. .master = &omap44xx_l4_per_hwmod,
  5086. .slave = &omap44xx_timer10_hwmod,
  5087. .clk = "l4_div_ck",
  5088. .addr = omap44xx_timer10_addrs,
  5089. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5090. };
  5091. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5092. {
  5093. .pa_start = 0x48088000,
  5094. .pa_end = 0x4808807f,
  5095. .flags = ADDR_TYPE_RT
  5096. },
  5097. { }
  5098. };
  5099. /* l4_per -> timer11 */
  5100. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5101. .master = &omap44xx_l4_per_hwmod,
  5102. .slave = &omap44xx_timer11_hwmod,
  5103. .clk = "l4_div_ck",
  5104. .addr = omap44xx_timer11_addrs,
  5105. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5106. };
  5107. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5108. {
  5109. .pa_start = 0x4806a000,
  5110. .pa_end = 0x4806a0ff,
  5111. .flags = ADDR_TYPE_RT
  5112. },
  5113. { }
  5114. };
  5115. /* l4_per -> uart1 */
  5116. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5117. .master = &omap44xx_l4_per_hwmod,
  5118. .slave = &omap44xx_uart1_hwmod,
  5119. .clk = "l4_div_ck",
  5120. .addr = omap44xx_uart1_addrs,
  5121. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5122. };
  5123. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5124. {
  5125. .pa_start = 0x4806c000,
  5126. .pa_end = 0x4806c0ff,
  5127. .flags = ADDR_TYPE_RT
  5128. },
  5129. { }
  5130. };
  5131. /* l4_per -> uart2 */
  5132. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5133. .master = &omap44xx_l4_per_hwmod,
  5134. .slave = &omap44xx_uart2_hwmod,
  5135. .clk = "l4_div_ck",
  5136. .addr = omap44xx_uart2_addrs,
  5137. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5138. };
  5139. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5140. {
  5141. .pa_start = 0x48020000,
  5142. .pa_end = 0x480200ff,
  5143. .flags = ADDR_TYPE_RT
  5144. },
  5145. { }
  5146. };
  5147. /* l4_per -> uart3 */
  5148. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5149. .master = &omap44xx_l4_per_hwmod,
  5150. .slave = &omap44xx_uart3_hwmod,
  5151. .clk = "l4_div_ck",
  5152. .addr = omap44xx_uart3_addrs,
  5153. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5154. };
  5155. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5156. {
  5157. .pa_start = 0x4806e000,
  5158. .pa_end = 0x4806e0ff,
  5159. .flags = ADDR_TYPE_RT
  5160. },
  5161. { }
  5162. };
  5163. /* l4_per -> uart4 */
  5164. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5165. .master = &omap44xx_l4_per_hwmod,
  5166. .slave = &omap44xx_uart4_hwmod,
  5167. .clk = "l4_div_ck",
  5168. .addr = omap44xx_uart4_addrs,
  5169. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5170. };
  5171. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5172. {
  5173. .pa_start = 0x4a0a9000,
  5174. .pa_end = 0x4a0a93ff,
  5175. .flags = ADDR_TYPE_RT
  5176. },
  5177. { }
  5178. };
  5179. /* l4_cfg -> usb_host_fs */
  5180. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_fs = {
  5181. .master = &omap44xx_l4_cfg_hwmod,
  5182. .slave = &omap44xx_usb_host_fs_hwmod,
  5183. .clk = "l4_div_ck",
  5184. .addr = omap44xx_usb_host_fs_addrs,
  5185. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5186. };
  5187. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5188. {
  5189. .name = "uhh",
  5190. .pa_start = 0x4a064000,
  5191. .pa_end = 0x4a0647ff,
  5192. .flags = ADDR_TYPE_RT
  5193. },
  5194. {
  5195. .name = "ohci",
  5196. .pa_start = 0x4a064800,
  5197. .pa_end = 0x4a064bff,
  5198. },
  5199. {
  5200. .name = "ehci",
  5201. .pa_start = 0x4a064c00,
  5202. .pa_end = 0x4a064fff,
  5203. },
  5204. {}
  5205. };
  5206. /* l4_cfg -> usb_host_hs */
  5207. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5208. .master = &omap44xx_l4_cfg_hwmod,
  5209. .slave = &omap44xx_usb_host_hs_hwmod,
  5210. .clk = "l4_div_ck",
  5211. .addr = omap44xx_usb_host_hs_addrs,
  5212. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5213. };
  5214. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5215. {
  5216. .pa_start = 0x4a0ab000,
  5217. .pa_end = 0x4a0ab003,
  5218. .flags = ADDR_TYPE_RT
  5219. },
  5220. { }
  5221. };
  5222. /* l4_cfg -> usb_otg_hs */
  5223. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5224. .master = &omap44xx_l4_cfg_hwmod,
  5225. .slave = &omap44xx_usb_otg_hs_hwmod,
  5226. .clk = "l4_div_ck",
  5227. .addr = omap44xx_usb_otg_hs_addrs,
  5228. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5229. };
  5230. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5231. {
  5232. .name = "tll",
  5233. .pa_start = 0x4a062000,
  5234. .pa_end = 0x4a063fff,
  5235. .flags = ADDR_TYPE_RT
  5236. },
  5237. {}
  5238. };
  5239. /* l4_cfg -> usb_tll_hs */
  5240. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5241. .master = &omap44xx_l4_cfg_hwmod,
  5242. .slave = &omap44xx_usb_tll_hs_hwmod,
  5243. .clk = "l4_div_ck",
  5244. .addr = omap44xx_usb_tll_hs_addrs,
  5245. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5246. };
  5247. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5248. {
  5249. .pa_start = 0x4a314000,
  5250. .pa_end = 0x4a31407f,
  5251. .flags = ADDR_TYPE_RT
  5252. },
  5253. { }
  5254. };
  5255. /* l4_wkup -> wd_timer2 */
  5256. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5257. .master = &omap44xx_l4_wkup_hwmod,
  5258. .slave = &omap44xx_wd_timer2_hwmod,
  5259. .clk = "l4_wkup_clk_mux_ck",
  5260. .addr = omap44xx_wd_timer2_addrs,
  5261. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5262. };
  5263. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5264. {
  5265. .pa_start = 0x40130000,
  5266. .pa_end = 0x4013007f,
  5267. .flags = ADDR_TYPE_RT
  5268. },
  5269. { }
  5270. };
  5271. /* l4_abe -> wd_timer3 */
  5272. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5273. .master = &omap44xx_l4_abe_hwmod,
  5274. .slave = &omap44xx_wd_timer3_hwmod,
  5275. .clk = "ocp_abe_iclk",
  5276. .addr = omap44xx_wd_timer3_addrs,
  5277. .user = OCP_USER_MPU,
  5278. };
  5279. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5280. {
  5281. .pa_start = 0x49030000,
  5282. .pa_end = 0x4903007f,
  5283. .flags = ADDR_TYPE_RT
  5284. },
  5285. { }
  5286. };
  5287. /* l4_abe -> wd_timer3 (dma) */
  5288. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5289. .master = &omap44xx_l4_abe_hwmod,
  5290. .slave = &omap44xx_wd_timer3_hwmod,
  5291. .clk = "ocp_abe_iclk",
  5292. .addr = omap44xx_wd_timer3_dma_addrs,
  5293. .user = OCP_USER_SDMA,
  5294. };
  5295. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5296. &omap44xx_c2c__c2c_target_fw,
  5297. &omap44xx_l4_cfg__c2c_target_fw,
  5298. &omap44xx_l3_main_1__dmm,
  5299. &omap44xx_mpu__dmm,
  5300. &omap44xx_c2c__emif_fw,
  5301. &omap44xx_dmm__emif_fw,
  5302. &omap44xx_l4_cfg__emif_fw,
  5303. &omap44xx_iva__l3_instr,
  5304. &omap44xx_l3_main_3__l3_instr,
  5305. &omap44xx_ocp_wp_noc__l3_instr,
  5306. &omap44xx_dsp__l3_main_1,
  5307. &omap44xx_dss__l3_main_1,
  5308. &omap44xx_l3_main_2__l3_main_1,
  5309. &omap44xx_l4_cfg__l3_main_1,
  5310. &omap44xx_mmc1__l3_main_1,
  5311. &omap44xx_mmc2__l3_main_1,
  5312. &omap44xx_mpu__l3_main_1,
  5313. &omap44xx_c2c_target_fw__l3_main_2,
  5314. &omap44xx_debugss__l3_main_2,
  5315. &omap44xx_dma_system__l3_main_2,
  5316. &omap44xx_fdif__l3_main_2,
  5317. &omap44xx_gpu__l3_main_2,
  5318. &omap44xx_hsi__l3_main_2,
  5319. &omap44xx_ipu__l3_main_2,
  5320. &omap44xx_iss__l3_main_2,
  5321. &omap44xx_iva__l3_main_2,
  5322. &omap44xx_l3_main_1__l3_main_2,
  5323. &omap44xx_l4_cfg__l3_main_2,
  5324. &omap44xx_usb_host_fs__l3_main_2,
  5325. &omap44xx_usb_host_hs__l3_main_2,
  5326. &omap44xx_usb_otg_hs__l3_main_2,
  5327. &omap44xx_l3_main_1__l3_main_3,
  5328. &omap44xx_l3_main_2__l3_main_3,
  5329. &omap44xx_l4_cfg__l3_main_3,
  5330. &omap44xx_aess__l4_abe,
  5331. &omap44xx_dsp__l4_abe,
  5332. &omap44xx_l3_main_1__l4_abe,
  5333. &omap44xx_mpu__l4_abe,
  5334. &omap44xx_l3_main_1__l4_cfg,
  5335. &omap44xx_l3_main_2__l4_per,
  5336. &omap44xx_l4_cfg__l4_wkup,
  5337. &omap44xx_mpu__mpu_private,
  5338. &omap44xx_l4_cfg__ocp_wp_noc,
  5339. &omap44xx_l4_abe__aess,
  5340. &omap44xx_l4_abe__aess_dma,
  5341. &omap44xx_l3_main_2__c2c,
  5342. &omap44xx_l4_wkup__counter_32k,
  5343. &omap44xx_l4_cfg__ctrl_module_core,
  5344. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5345. &omap44xx_l4_wkup__ctrl_module_wkup,
  5346. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5347. &omap44xx_l3_instr__debugss,
  5348. &omap44xx_l4_cfg__dma_system,
  5349. &omap44xx_l4_abe__dmic,
  5350. &omap44xx_l4_abe__dmic_dma,
  5351. &omap44xx_dsp__iva,
  5352. &omap44xx_dsp__sl2if,
  5353. &omap44xx_l4_cfg__dsp,
  5354. &omap44xx_l3_main_2__dss,
  5355. &omap44xx_l4_per__dss,
  5356. &omap44xx_l3_main_2__dss_dispc,
  5357. &omap44xx_l4_per__dss_dispc,
  5358. &omap44xx_l3_main_2__dss_dsi1,
  5359. &omap44xx_l4_per__dss_dsi1,
  5360. &omap44xx_l3_main_2__dss_dsi2,
  5361. &omap44xx_l4_per__dss_dsi2,
  5362. &omap44xx_l3_main_2__dss_hdmi,
  5363. &omap44xx_l4_per__dss_hdmi,
  5364. &omap44xx_l3_main_2__dss_rfbi,
  5365. &omap44xx_l4_per__dss_rfbi,
  5366. &omap44xx_l3_main_2__dss_venc,
  5367. &omap44xx_l4_per__dss_venc,
  5368. &omap44xx_l4_per__elm,
  5369. &omap44xx_emif_fw__emif1,
  5370. &omap44xx_emif_fw__emif2,
  5371. &omap44xx_l4_cfg__fdif,
  5372. &omap44xx_l4_wkup__gpio1,
  5373. &omap44xx_l4_per__gpio2,
  5374. &omap44xx_l4_per__gpio3,
  5375. &omap44xx_l4_per__gpio4,
  5376. &omap44xx_l4_per__gpio5,
  5377. &omap44xx_l4_per__gpio6,
  5378. &omap44xx_l3_main_2__gpmc,
  5379. &omap44xx_l3_main_2__gpu,
  5380. &omap44xx_l4_per__hdq1w,
  5381. &omap44xx_l4_cfg__hsi,
  5382. &omap44xx_l4_per__i2c1,
  5383. &omap44xx_l4_per__i2c2,
  5384. &omap44xx_l4_per__i2c3,
  5385. &omap44xx_l4_per__i2c4,
  5386. &omap44xx_l3_main_2__ipu,
  5387. &omap44xx_l3_main_2__iss,
  5388. &omap44xx_iva__sl2if,
  5389. &omap44xx_l3_main_2__iva,
  5390. &omap44xx_l4_wkup__kbd,
  5391. &omap44xx_l4_cfg__mailbox,
  5392. &omap44xx_l4_abe__mcasp,
  5393. &omap44xx_l4_abe__mcasp_dma,
  5394. &omap44xx_l4_abe__mcbsp1,
  5395. &omap44xx_l4_abe__mcbsp1_dma,
  5396. &omap44xx_l4_abe__mcbsp2,
  5397. &omap44xx_l4_abe__mcbsp2_dma,
  5398. &omap44xx_l4_abe__mcbsp3,
  5399. &omap44xx_l4_abe__mcbsp3_dma,
  5400. &omap44xx_l4_per__mcbsp4,
  5401. &omap44xx_l4_abe__mcpdm,
  5402. &omap44xx_l4_abe__mcpdm_dma,
  5403. &omap44xx_l4_per__mcspi1,
  5404. &omap44xx_l4_per__mcspi2,
  5405. &omap44xx_l4_per__mcspi3,
  5406. &omap44xx_l4_per__mcspi4,
  5407. &omap44xx_l4_per__mmc1,
  5408. &omap44xx_l4_per__mmc2,
  5409. &omap44xx_l4_per__mmc3,
  5410. &omap44xx_l4_per__mmc4,
  5411. &omap44xx_l4_per__mmc5,
  5412. &omap44xx_l3_main_2__ocmc_ram,
  5413. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5414. &omap44xx_mpu_private__prcm_mpu,
  5415. &omap44xx_l4_wkup__cm_core_aon,
  5416. &omap44xx_l4_cfg__cm_core,
  5417. &omap44xx_l4_wkup__prm,
  5418. &omap44xx_l4_wkup__scrm,
  5419. &omap44xx_l3_main_2__sl2if,
  5420. &omap44xx_l4_abe__slimbus1,
  5421. &omap44xx_l4_abe__slimbus1_dma,
  5422. &omap44xx_l4_per__slimbus2,
  5423. &omap44xx_l4_cfg__smartreflex_core,
  5424. &omap44xx_l4_cfg__smartreflex_iva,
  5425. &omap44xx_l4_cfg__smartreflex_mpu,
  5426. &omap44xx_l4_cfg__spinlock,
  5427. &omap44xx_l4_wkup__timer1,
  5428. &omap44xx_l4_per__timer2,
  5429. &omap44xx_l4_per__timer3,
  5430. &omap44xx_l4_per__timer4,
  5431. &omap44xx_l4_abe__timer5,
  5432. &omap44xx_l4_abe__timer5_dma,
  5433. &omap44xx_l4_abe__timer6,
  5434. &omap44xx_l4_abe__timer6_dma,
  5435. &omap44xx_l4_abe__timer7,
  5436. &omap44xx_l4_abe__timer7_dma,
  5437. &omap44xx_l4_abe__timer8,
  5438. &omap44xx_l4_abe__timer8_dma,
  5439. &omap44xx_l4_per__timer9,
  5440. &omap44xx_l4_per__timer10,
  5441. &omap44xx_l4_per__timer11,
  5442. &omap44xx_l4_per__uart1,
  5443. &omap44xx_l4_per__uart2,
  5444. &omap44xx_l4_per__uart3,
  5445. &omap44xx_l4_per__uart4,
  5446. &omap44xx_l4_cfg__usb_host_fs,
  5447. &omap44xx_l4_cfg__usb_host_hs,
  5448. &omap44xx_l4_cfg__usb_otg_hs,
  5449. &omap44xx_l4_cfg__usb_tll_hs,
  5450. &omap44xx_l4_wkup__wd_timer2,
  5451. &omap44xx_l4_abe__wd_timer3,
  5452. &omap44xx_l4_abe__wd_timer3_dma,
  5453. NULL,
  5454. };
  5455. int __init omap44xx_hwmod_init(void)
  5456. {
  5457. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5458. }