omap_hwmod_2420_data.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <plat/omap_hwmod.h>
  16. #include <mach/irqs.h>
  17. #include <plat/cpu.h>
  18. #include <plat/dma.h>
  19. #include <plat/serial.h>
  20. #include <plat/i2c.h>
  21. #include <plat/gpio.h>
  22. #include <plat/mcspi.h>
  23. #include <plat/dmtimer.h>
  24. #include <plat/l3_2xxx.h>
  25. #include <plat/l4_2xxx.h>
  26. #include <plat/mmc.h>
  27. #include "omap_hwmod_common_data.h"
  28. #include "cm-regbits-24xx.h"
  29. #include "prm-regbits-24xx.h"
  30. #include "wd_timer.h"
  31. /*
  32. * OMAP2420 hardware module integration data
  33. *
  34. * All of the data in this section should be autogeneratable from the
  35. * TI hardware database or other technical documentation. Data that
  36. * is driver-specific or driver-kernel integration-specific belongs
  37. * elsewhere.
  38. */
  39. /*
  40. * IP blocks
  41. */
  42. /* IVA1 (IVA1) */
  43. static struct omap_hwmod_class iva1_hwmod_class = {
  44. .name = "iva1",
  45. };
  46. static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
  47. { .name = "iva", .rst_shift = 8 },
  48. };
  49. static struct omap_hwmod omap2420_iva_hwmod = {
  50. .name = "iva",
  51. .class = &iva1_hwmod_class,
  52. .clkdm_name = "iva1_clkdm",
  53. .rst_lines = omap2420_iva_resets,
  54. .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
  55. .main_clk = "iva1_ifck",
  56. };
  57. /* DSP */
  58. static struct omap_hwmod_class dsp_hwmod_class = {
  59. .name = "dsp",
  60. };
  61. static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
  62. { .name = "logic", .rst_shift = 0 },
  63. { .name = "mmu", .rst_shift = 1 },
  64. };
  65. static struct omap_hwmod omap2420_dsp_hwmod = {
  66. .name = "dsp",
  67. .class = &dsp_hwmod_class,
  68. .clkdm_name = "dsp_clkdm",
  69. .rst_lines = omap2420_dsp_resets,
  70. .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
  71. .main_clk = "dsp_fck",
  72. };
  73. /* I2C common */
  74. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  75. .rev_offs = 0x00,
  76. .sysc_offs = 0x20,
  77. .syss_offs = 0x10,
  78. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  79. .sysc_fields = &omap_hwmod_sysc_type1,
  80. };
  81. static struct omap_hwmod_class i2c_class = {
  82. .name = "i2c",
  83. .sysc = &i2c_sysc,
  84. .rev = OMAP_I2C_IP_VERSION_1,
  85. .reset = &omap_i2c_reset,
  86. };
  87. static struct omap_i2c_dev_attr i2c_dev_attr = {
  88. .flags = OMAP_I2C_FLAG_NO_FIFO |
  89. OMAP_I2C_FLAG_SIMPLE_CLOCK |
  90. OMAP_I2C_FLAG_16BIT_DATA_REG |
  91. OMAP_I2C_FLAG_BUS_SHIFT_2,
  92. };
  93. /* I2C1 */
  94. static struct omap_hwmod omap2420_i2c1_hwmod = {
  95. .name = "i2c1",
  96. .mpu_irqs = omap2_i2c1_mpu_irqs,
  97. .sdma_reqs = omap2_i2c1_sdma_reqs,
  98. .main_clk = "i2c1_fck",
  99. .prcm = {
  100. .omap2 = {
  101. .module_offs = CORE_MOD,
  102. .prcm_reg_id = 1,
  103. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  104. .idlest_reg_id = 1,
  105. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  106. },
  107. },
  108. .class = &i2c_class,
  109. .dev_attr = &i2c_dev_attr,
  110. .flags = HWMOD_16BIT_REG,
  111. };
  112. /* I2C2 */
  113. static struct omap_hwmod omap2420_i2c2_hwmod = {
  114. .name = "i2c2",
  115. .mpu_irqs = omap2_i2c2_mpu_irqs,
  116. .sdma_reqs = omap2_i2c2_sdma_reqs,
  117. .main_clk = "i2c2_fck",
  118. .prcm = {
  119. .omap2 = {
  120. .module_offs = CORE_MOD,
  121. .prcm_reg_id = 1,
  122. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  123. .idlest_reg_id = 1,
  124. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  125. },
  126. },
  127. .class = &i2c_class,
  128. .dev_attr = &i2c_dev_attr,
  129. .flags = HWMOD_16BIT_REG,
  130. };
  131. /* dma attributes */
  132. static struct omap_dma_dev_attr dma_dev_attr = {
  133. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  134. IS_CSSA_32 | IS_CDSA_32,
  135. .lch_count = 32,
  136. };
  137. static struct omap_hwmod omap2420_dma_system_hwmod = {
  138. .name = "dma",
  139. .class = &omap2xxx_dma_hwmod_class,
  140. .mpu_irqs = omap2_dma_system_irqs,
  141. .main_clk = "core_l3_ck",
  142. .dev_attr = &dma_dev_attr,
  143. .flags = HWMOD_NO_IDLEST,
  144. };
  145. /* mailbox */
  146. static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
  147. { .name = "dsp", .irq = 26 },
  148. { .name = "iva", .irq = 34 },
  149. { .irq = -1 }
  150. };
  151. static struct omap_hwmod omap2420_mailbox_hwmod = {
  152. .name = "mailbox",
  153. .class = &omap2xxx_mailbox_hwmod_class,
  154. .mpu_irqs = omap2420_mailbox_irqs,
  155. .main_clk = "mailboxes_ick",
  156. .prcm = {
  157. .omap2 = {
  158. .prcm_reg_id = 1,
  159. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  160. .module_offs = CORE_MOD,
  161. .idlest_reg_id = 1,
  162. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  163. },
  164. },
  165. };
  166. /*
  167. * 'mcbsp' class
  168. * multi channel buffered serial port controller
  169. */
  170. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  171. .name = "mcbsp",
  172. };
  173. /* mcbsp1 */
  174. static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
  175. { .name = "tx", .irq = 59 },
  176. { .name = "rx", .irq = 60 },
  177. { .irq = -1 }
  178. };
  179. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  180. .name = "mcbsp1",
  181. .class = &omap2420_mcbsp_hwmod_class,
  182. .mpu_irqs = omap2420_mcbsp1_irqs,
  183. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  184. .main_clk = "mcbsp1_fck",
  185. .prcm = {
  186. .omap2 = {
  187. .prcm_reg_id = 1,
  188. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  189. .module_offs = CORE_MOD,
  190. .idlest_reg_id = 1,
  191. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  192. },
  193. },
  194. };
  195. /* mcbsp2 */
  196. static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
  197. { .name = "tx", .irq = 62 },
  198. { .name = "rx", .irq = 63 },
  199. { .irq = -1 }
  200. };
  201. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  202. .name = "mcbsp2",
  203. .class = &omap2420_mcbsp_hwmod_class,
  204. .mpu_irqs = omap2420_mcbsp2_irqs,
  205. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  206. .main_clk = "mcbsp2_fck",
  207. .prcm = {
  208. .omap2 = {
  209. .prcm_reg_id = 1,
  210. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  211. .module_offs = CORE_MOD,
  212. .idlest_reg_id = 1,
  213. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  214. },
  215. },
  216. };
  217. static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
  218. .rev_offs = 0x3c,
  219. .sysc_offs = 0x64,
  220. .syss_offs = 0x68,
  221. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  222. .sysc_fields = &omap_hwmod_sysc_type1,
  223. };
  224. static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
  225. .name = "msdi",
  226. .sysc = &omap2420_msdi_sysc,
  227. .reset = &omap_msdi_reset,
  228. };
  229. /* msdi1 */
  230. static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
  231. { .irq = 83 },
  232. { .irq = -1 }
  233. };
  234. static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
  235. { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
  236. { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
  237. { .dma_req = -1 }
  238. };
  239. static struct omap_hwmod omap2420_msdi1_hwmod = {
  240. .name = "msdi1",
  241. .class = &omap2420_msdi_hwmod_class,
  242. .mpu_irqs = omap2420_msdi1_irqs,
  243. .sdma_reqs = omap2420_msdi1_sdma_reqs,
  244. .main_clk = "mmc_fck",
  245. .prcm = {
  246. .omap2 = {
  247. .prcm_reg_id = 1,
  248. .module_bit = OMAP2420_EN_MMC_SHIFT,
  249. .module_offs = CORE_MOD,
  250. .idlest_reg_id = 1,
  251. .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
  252. },
  253. },
  254. .flags = HWMOD_16BIT_REG,
  255. };
  256. /* HDQ1W/1-wire */
  257. static struct omap_hwmod omap2420_hdq1w_hwmod = {
  258. .name = "hdq1w",
  259. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  260. .main_clk = "hdq_fck",
  261. .prcm = {
  262. .omap2 = {
  263. .module_offs = CORE_MOD,
  264. .prcm_reg_id = 1,
  265. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  266. .idlest_reg_id = 1,
  267. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  268. },
  269. },
  270. .class = &omap2_hdq1w_class,
  271. };
  272. /*
  273. * interfaces
  274. */
  275. /* L4 CORE -> I2C1 interface */
  276. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  277. .master = &omap2xxx_l4_core_hwmod,
  278. .slave = &omap2420_i2c1_hwmod,
  279. .clk = "i2c1_ick",
  280. .addr = omap2_i2c1_addr_space,
  281. .user = OCP_USER_MPU | OCP_USER_SDMA,
  282. };
  283. /* L4 CORE -> I2C2 interface */
  284. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  285. .master = &omap2xxx_l4_core_hwmod,
  286. .slave = &omap2420_i2c2_hwmod,
  287. .clk = "i2c2_ick",
  288. .addr = omap2_i2c2_addr_space,
  289. .user = OCP_USER_MPU | OCP_USER_SDMA,
  290. };
  291. /* IVA <- L3 interface */
  292. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  293. .master = &omap2xxx_l3_main_hwmod,
  294. .slave = &omap2420_iva_hwmod,
  295. .clk = "core_l3_ck",
  296. .user = OCP_USER_MPU | OCP_USER_SDMA,
  297. };
  298. /* DSP <- L3 interface */
  299. static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
  300. .master = &omap2xxx_l3_main_hwmod,
  301. .slave = &omap2420_dsp_hwmod,
  302. .clk = "dsp_ick",
  303. .user = OCP_USER_MPU | OCP_USER_SDMA,
  304. };
  305. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  306. {
  307. .pa_start = 0x48028000,
  308. .pa_end = 0x48028000 + SZ_1K - 1,
  309. .flags = ADDR_TYPE_RT
  310. },
  311. { }
  312. };
  313. /* l4_wkup -> timer1 */
  314. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  315. .master = &omap2xxx_l4_wkup_hwmod,
  316. .slave = &omap2xxx_timer1_hwmod,
  317. .clk = "gpt1_ick",
  318. .addr = omap2420_timer1_addrs,
  319. .user = OCP_USER_MPU | OCP_USER_SDMA,
  320. };
  321. /* l4_wkup -> wd_timer2 */
  322. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  323. {
  324. .pa_start = 0x48022000,
  325. .pa_end = 0x4802207f,
  326. .flags = ADDR_TYPE_RT
  327. },
  328. { }
  329. };
  330. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  331. .master = &omap2xxx_l4_wkup_hwmod,
  332. .slave = &omap2xxx_wd_timer2_hwmod,
  333. .clk = "mpu_wdt_ick",
  334. .addr = omap2420_wd_timer2_addrs,
  335. .user = OCP_USER_MPU | OCP_USER_SDMA,
  336. };
  337. /* l4_wkup -> gpio1 */
  338. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  339. {
  340. .pa_start = 0x48018000,
  341. .pa_end = 0x480181ff,
  342. .flags = ADDR_TYPE_RT
  343. },
  344. { }
  345. };
  346. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  347. .master = &omap2xxx_l4_wkup_hwmod,
  348. .slave = &omap2xxx_gpio1_hwmod,
  349. .clk = "gpios_ick",
  350. .addr = omap2420_gpio1_addr_space,
  351. .user = OCP_USER_MPU | OCP_USER_SDMA,
  352. };
  353. /* l4_wkup -> gpio2 */
  354. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  355. {
  356. .pa_start = 0x4801a000,
  357. .pa_end = 0x4801a1ff,
  358. .flags = ADDR_TYPE_RT
  359. },
  360. { }
  361. };
  362. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  363. .master = &omap2xxx_l4_wkup_hwmod,
  364. .slave = &omap2xxx_gpio2_hwmod,
  365. .clk = "gpios_ick",
  366. .addr = omap2420_gpio2_addr_space,
  367. .user = OCP_USER_MPU | OCP_USER_SDMA,
  368. };
  369. /* l4_wkup -> gpio3 */
  370. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  371. {
  372. .pa_start = 0x4801c000,
  373. .pa_end = 0x4801c1ff,
  374. .flags = ADDR_TYPE_RT
  375. },
  376. { }
  377. };
  378. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  379. .master = &omap2xxx_l4_wkup_hwmod,
  380. .slave = &omap2xxx_gpio3_hwmod,
  381. .clk = "gpios_ick",
  382. .addr = omap2420_gpio3_addr_space,
  383. .user = OCP_USER_MPU | OCP_USER_SDMA,
  384. };
  385. /* l4_wkup -> gpio4 */
  386. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  387. {
  388. .pa_start = 0x4801e000,
  389. .pa_end = 0x4801e1ff,
  390. .flags = ADDR_TYPE_RT
  391. },
  392. { }
  393. };
  394. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  395. .master = &omap2xxx_l4_wkup_hwmod,
  396. .slave = &omap2xxx_gpio4_hwmod,
  397. .clk = "gpios_ick",
  398. .addr = omap2420_gpio4_addr_space,
  399. .user = OCP_USER_MPU | OCP_USER_SDMA,
  400. };
  401. /* dma_system -> L3 */
  402. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  403. .master = &omap2420_dma_system_hwmod,
  404. .slave = &omap2xxx_l3_main_hwmod,
  405. .clk = "core_l3_ck",
  406. .user = OCP_USER_MPU | OCP_USER_SDMA,
  407. };
  408. /* l4_core -> dma_system */
  409. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  410. .master = &omap2xxx_l4_core_hwmod,
  411. .slave = &omap2420_dma_system_hwmod,
  412. .clk = "sdma_ick",
  413. .addr = omap2_dma_system_addrs,
  414. .user = OCP_USER_MPU | OCP_USER_SDMA,
  415. };
  416. /* l4_core -> mailbox */
  417. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  418. .master = &omap2xxx_l4_core_hwmod,
  419. .slave = &omap2420_mailbox_hwmod,
  420. .addr = omap2_mailbox_addrs,
  421. .user = OCP_USER_MPU | OCP_USER_SDMA,
  422. };
  423. /* l4_core -> mcbsp1 */
  424. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  425. .master = &omap2xxx_l4_core_hwmod,
  426. .slave = &omap2420_mcbsp1_hwmod,
  427. .clk = "mcbsp1_ick",
  428. .addr = omap2_mcbsp1_addrs,
  429. .user = OCP_USER_MPU | OCP_USER_SDMA,
  430. };
  431. /* l4_core -> mcbsp2 */
  432. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  433. .master = &omap2xxx_l4_core_hwmod,
  434. .slave = &omap2420_mcbsp2_hwmod,
  435. .clk = "mcbsp2_ick",
  436. .addr = omap2xxx_mcbsp2_addrs,
  437. .user = OCP_USER_MPU | OCP_USER_SDMA,
  438. };
  439. static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
  440. {
  441. .pa_start = 0x4809c000,
  442. .pa_end = 0x4809c000 + SZ_128 - 1,
  443. .flags = ADDR_TYPE_RT,
  444. },
  445. { }
  446. };
  447. /* l4_core -> msdi1 */
  448. static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
  449. .master = &omap2xxx_l4_core_hwmod,
  450. .slave = &omap2420_msdi1_hwmod,
  451. .clk = "mmc_ick",
  452. .addr = omap2420_msdi1_addrs,
  453. .user = OCP_USER_MPU | OCP_USER_SDMA,
  454. };
  455. /* l4_core -> hdq1w interface */
  456. static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
  457. .master = &omap2xxx_l4_core_hwmod,
  458. .slave = &omap2420_hdq1w_hwmod,
  459. .clk = "hdq_ick",
  460. .addr = omap2_hdq1w_addr_space,
  461. .user = OCP_USER_MPU | OCP_USER_SDMA,
  462. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  463. };
  464. /* l4_wkup -> 32ksync_counter */
  465. static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
  466. {
  467. .pa_start = 0x48004000,
  468. .pa_end = 0x4800401f,
  469. .flags = ADDR_TYPE_RT
  470. },
  471. { }
  472. };
  473. static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
  474. .master = &omap2xxx_l4_wkup_hwmod,
  475. .slave = &omap2xxx_counter_32k_hwmod,
  476. .clk = "sync_32k_ick",
  477. .addr = omap2420_counter_32k_addrs,
  478. .user = OCP_USER_MPU | OCP_USER_SDMA,
  479. };
  480. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  481. &omap2xxx_l3_main__l4_core,
  482. &omap2xxx_mpu__l3_main,
  483. &omap2xxx_dss__l3,
  484. &omap2xxx_l4_core__mcspi1,
  485. &omap2xxx_l4_core__mcspi2,
  486. &omap2xxx_l4_core__l4_wkup,
  487. &omap2_l4_core__uart1,
  488. &omap2_l4_core__uart2,
  489. &omap2_l4_core__uart3,
  490. &omap2420_l4_core__i2c1,
  491. &omap2420_l4_core__i2c2,
  492. &omap2420_l3__iva,
  493. &omap2420_l3__dsp,
  494. &omap2420_l4_wkup__timer1,
  495. &omap2xxx_l4_core__timer2,
  496. &omap2xxx_l4_core__timer3,
  497. &omap2xxx_l4_core__timer4,
  498. &omap2xxx_l4_core__timer5,
  499. &omap2xxx_l4_core__timer6,
  500. &omap2xxx_l4_core__timer7,
  501. &omap2xxx_l4_core__timer8,
  502. &omap2xxx_l4_core__timer9,
  503. &omap2xxx_l4_core__timer10,
  504. &omap2xxx_l4_core__timer11,
  505. &omap2xxx_l4_core__timer12,
  506. &omap2420_l4_wkup__wd_timer2,
  507. &omap2xxx_l4_core__dss,
  508. &omap2xxx_l4_core__dss_dispc,
  509. &omap2xxx_l4_core__dss_rfbi,
  510. &omap2xxx_l4_core__dss_venc,
  511. &omap2420_l4_wkup__gpio1,
  512. &omap2420_l4_wkup__gpio2,
  513. &omap2420_l4_wkup__gpio3,
  514. &omap2420_l4_wkup__gpio4,
  515. &omap2420_dma_system__l3,
  516. &omap2420_l4_core__dma_system,
  517. &omap2420_l4_core__mailbox,
  518. &omap2420_l4_core__mcbsp1,
  519. &omap2420_l4_core__mcbsp2,
  520. &omap2420_l4_core__msdi1,
  521. &omap2420_l4_core__hdq1w,
  522. &omap2420_l4_wkup__counter_32k,
  523. NULL,
  524. };
  525. int __init omap2420_hwmod_init(void)
  526. {
  527. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  528. }