clock44xx_data.c 104 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <plat/hardware.h>
  30. #include <plat/clkdev_omap.h>
  31. #include "iomap.h"
  32. #include "clock.h"
  33. #include "clock44xx.h"
  34. #include "cm1_44xx.h"
  35. #include "cm2_44xx.h"
  36. #include "cm-regbits-44xx.h"
  37. #include "prm44xx.h"
  38. #include "prm-regbits-44xx.h"
  39. #include "control.h"
  40. #include "scrm44xx.h"
  41. /* OMAP4 modulemode control */
  42. #define OMAP4430_MODULEMODE_HWCTRL 0
  43. #define OMAP4430_MODULEMODE_SWCTRL 1
  44. /* Root clocks */
  45. static struct clk extalt_clkin_ck = {
  46. .name = "extalt_clkin_ck",
  47. .rate = 59000000,
  48. .ops = &clkops_null,
  49. };
  50. static struct clk pad_clks_ck = {
  51. .name = "pad_clks_ck",
  52. .rate = 12000000,
  53. .ops = &clkops_omap2_dflt,
  54. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  55. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  56. };
  57. static struct clk pad_slimbus_core_clks_ck = {
  58. .name = "pad_slimbus_core_clks_ck",
  59. .rate = 12000000,
  60. .ops = &clkops_null,
  61. };
  62. static struct clk secure_32k_clk_src_ck = {
  63. .name = "secure_32k_clk_src_ck",
  64. .rate = 32768,
  65. .ops = &clkops_null,
  66. };
  67. static struct clk slimbus_clk = {
  68. .name = "slimbus_clk",
  69. .rate = 12000000,
  70. .ops = &clkops_omap2_dflt,
  71. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  72. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  73. };
  74. static struct clk sys_32k_ck = {
  75. .name = "sys_32k_ck",
  76. .rate = 32768,
  77. .ops = &clkops_null,
  78. };
  79. static struct clk virt_12000000_ck = {
  80. .name = "virt_12000000_ck",
  81. .ops = &clkops_null,
  82. .rate = 12000000,
  83. };
  84. static struct clk virt_13000000_ck = {
  85. .name = "virt_13000000_ck",
  86. .ops = &clkops_null,
  87. .rate = 13000000,
  88. };
  89. static struct clk virt_16800000_ck = {
  90. .name = "virt_16800000_ck",
  91. .ops = &clkops_null,
  92. .rate = 16800000,
  93. };
  94. static struct clk virt_19200000_ck = {
  95. .name = "virt_19200000_ck",
  96. .ops = &clkops_null,
  97. .rate = 19200000,
  98. };
  99. static struct clk virt_26000000_ck = {
  100. .name = "virt_26000000_ck",
  101. .ops = &clkops_null,
  102. .rate = 26000000,
  103. };
  104. static struct clk virt_27000000_ck = {
  105. .name = "virt_27000000_ck",
  106. .ops = &clkops_null,
  107. .rate = 27000000,
  108. };
  109. static struct clk virt_38400000_ck = {
  110. .name = "virt_38400000_ck",
  111. .ops = &clkops_null,
  112. .rate = 38400000,
  113. };
  114. static const struct clksel_rate div_1_0_rates[] = {
  115. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  116. { .div = 0 },
  117. };
  118. static const struct clksel_rate div_1_1_rates[] = {
  119. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  120. { .div = 0 },
  121. };
  122. static const struct clksel_rate div_1_2_rates[] = {
  123. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  124. { .div = 0 },
  125. };
  126. static const struct clksel_rate div_1_3_rates[] = {
  127. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  128. { .div = 0 },
  129. };
  130. static const struct clksel_rate div_1_4_rates[] = {
  131. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  132. { .div = 0 },
  133. };
  134. static const struct clksel_rate div_1_5_rates[] = {
  135. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  136. { .div = 0 },
  137. };
  138. static const struct clksel_rate div_1_6_rates[] = {
  139. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  140. { .div = 0 },
  141. };
  142. static const struct clksel_rate div_1_7_rates[] = {
  143. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  144. { .div = 0 },
  145. };
  146. static const struct clksel sys_clkin_sel[] = {
  147. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  148. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  149. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  150. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  151. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  152. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  153. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  154. { .parent = NULL },
  155. };
  156. static struct clk sys_clkin_ck = {
  157. .name = "sys_clkin_ck",
  158. .rate = 38400000,
  159. .clksel = sys_clkin_sel,
  160. .init = &omap2_init_clksel_parent,
  161. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  162. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  163. .ops = &clkops_null,
  164. .recalc = &omap2_clksel_recalc,
  165. };
  166. static struct clk tie_low_clock_ck = {
  167. .name = "tie_low_clock_ck",
  168. .rate = 0,
  169. .ops = &clkops_null,
  170. };
  171. static struct clk utmi_phy_clkout_ck = {
  172. .name = "utmi_phy_clkout_ck",
  173. .rate = 60000000,
  174. .ops = &clkops_null,
  175. };
  176. static struct clk xclk60mhsp1_ck = {
  177. .name = "xclk60mhsp1_ck",
  178. .rate = 60000000,
  179. .ops = &clkops_null,
  180. };
  181. static struct clk xclk60mhsp2_ck = {
  182. .name = "xclk60mhsp2_ck",
  183. .rate = 60000000,
  184. .ops = &clkops_null,
  185. };
  186. static struct clk xclk60motg_ck = {
  187. .name = "xclk60motg_ck",
  188. .rate = 60000000,
  189. .ops = &clkops_null,
  190. };
  191. /* Module clocks and DPLL outputs */
  192. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  193. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  194. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  195. { .parent = NULL },
  196. };
  197. static struct clk abe_dpll_bypass_clk_mux_ck = {
  198. .name = "abe_dpll_bypass_clk_mux_ck",
  199. .parent = &sys_clkin_ck,
  200. .ops = &clkops_null,
  201. .recalc = &followparent_recalc,
  202. };
  203. static struct clk abe_dpll_refclk_mux_ck = {
  204. .name = "abe_dpll_refclk_mux_ck",
  205. .parent = &sys_clkin_ck,
  206. .clksel = abe_dpll_bypass_clk_mux_sel,
  207. .init = &omap2_init_clksel_parent,
  208. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  209. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  210. .ops = &clkops_null,
  211. .recalc = &omap2_clksel_recalc,
  212. };
  213. /* DPLL_ABE */
  214. static struct dpll_data dpll_abe_dd = {
  215. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  216. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  217. .clk_ref = &abe_dpll_refclk_mux_ck,
  218. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  219. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  220. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  221. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  222. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  223. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  224. .enable_mask = OMAP4430_DPLL_EN_MASK,
  225. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  226. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  227. .max_multiplier = 2047,
  228. .max_divider = 128,
  229. .min_divider = 1,
  230. };
  231. static struct clk dpll_abe_ck = {
  232. .name = "dpll_abe_ck",
  233. .parent = &abe_dpll_refclk_mux_ck,
  234. .dpll_data = &dpll_abe_dd,
  235. .init = &omap2_init_dpll_parent,
  236. .ops = &clkops_omap3_noncore_dpll_ops,
  237. .recalc = &omap4_dpll_regm4xen_recalc,
  238. .round_rate = &omap4_dpll_regm4xen_round_rate,
  239. .set_rate = &omap3_noncore_dpll_set_rate,
  240. };
  241. static struct clk dpll_abe_x2_ck = {
  242. .name = "dpll_abe_x2_ck",
  243. .parent = &dpll_abe_ck,
  244. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  245. .flags = CLOCK_CLKOUTX2,
  246. .ops = &clkops_omap4_dpllmx_ops,
  247. .recalc = &omap3_clkoutx2_recalc,
  248. };
  249. static const struct clksel_rate div31_1to31_rates[] = {
  250. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  251. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  252. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  253. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  254. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  255. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  256. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  257. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  258. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  259. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  260. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  261. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  262. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  263. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  264. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  265. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  266. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  267. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  268. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  269. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  270. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  271. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  272. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  273. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  274. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  275. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  276. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  277. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  278. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  279. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  280. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  281. { .div = 0 },
  282. };
  283. static const struct clksel dpll_abe_m2x2_div[] = {
  284. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  285. { .parent = NULL },
  286. };
  287. static struct clk dpll_abe_m2x2_ck = {
  288. .name = "dpll_abe_m2x2_ck",
  289. .parent = &dpll_abe_x2_ck,
  290. .clksel = dpll_abe_m2x2_div,
  291. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  292. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  293. .ops = &clkops_omap4_dpllmx_ops,
  294. .recalc = &omap2_clksel_recalc,
  295. .round_rate = &omap2_clksel_round_rate,
  296. .set_rate = &omap2_clksel_set_rate,
  297. };
  298. static struct clk abe_24m_fclk = {
  299. .name = "abe_24m_fclk",
  300. .parent = &dpll_abe_m2x2_ck,
  301. .ops = &clkops_null,
  302. .fixed_div = 8,
  303. .recalc = &omap_fixed_divisor_recalc,
  304. };
  305. static const struct clksel_rate div3_1to4_rates[] = {
  306. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  307. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  308. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  309. { .div = 0 },
  310. };
  311. static const struct clksel abe_clk_div[] = {
  312. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  313. { .parent = NULL },
  314. };
  315. static struct clk abe_clk = {
  316. .name = "abe_clk",
  317. .parent = &dpll_abe_m2x2_ck,
  318. .clksel = abe_clk_div,
  319. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  320. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  321. .ops = &clkops_null,
  322. .recalc = &omap2_clksel_recalc,
  323. .round_rate = &omap2_clksel_round_rate,
  324. .set_rate = &omap2_clksel_set_rate,
  325. };
  326. static const struct clksel_rate div2_1to2_rates[] = {
  327. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  328. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  329. { .div = 0 },
  330. };
  331. static const struct clksel aess_fclk_div[] = {
  332. { .parent = &abe_clk, .rates = div2_1to2_rates },
  333. { .parent = NULL },
  334. };
  335. static struct clk aess_fclk = {
  336. .name = "aess_fclk",
  337. .parent = &abe_clk,
  338. .clksel = aess_fclk_div,
  339. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  340. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  341. .ops = &clkops_null,
  342. .recalc = &omap2_clksel_recalc,
  343. .round_rate = &omap2_clksel_round_rate,
  344. .set_rate = &omap2_clksel_set_rate,
  345. };
  346. static struct clk dpll_abe_m3x2_ck = {
  347. .name = "dpll_abe_m3x2_ck",
  348. .parent = &dpll_abe_x2_ck,
  349. .clksel = dpll_abe_m2x2_div,
  350. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  351. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  352. .ops = &clkops_omap4_dpllmx_ops,
  353. .recalc = &omap2_clksel_recalc,
  354. .round_rate = &omap2_clksel_round_rate,
  355. .set_rate = &omap2_clksel_set_rate,
  356. };
  357. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  358. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  359. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  360. { .parent = NULL },
  361. };
  362. static struct clk core_hsd_byp_clk_mux_ck = {
  363. .name = "core_hsd_byp_clk_mux_ck",
  364. .parent = &sys_clkin_ck,
  365. .clksel = core_hsd_byp_clk_mux_sel,
  366. .init = &omap2_init_clksel_parent,
  367. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  368. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  369. .ops = &clkops_null,
  370. .recalc = &omap2_clksel_recalc,
  371. };
  372. /* DPLL_CORE */
  373. static struct dpll_data dpll_core_dd = {
  374. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  375. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  376. .clk_ref = &sys_clkin_ck,
  377. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  378. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  379. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  380. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  381. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  382. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  383. .enable_mask = OMAP4430_DPLL_EN_MASK,
  384. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  385. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  386. .max_multiplier = 2047,
  387. .max_divider = 128,
  388. .min_divider = 1,
  389. };
  390. static struct clk dpll_core_ck = {
  391. .name = "dpll_core_ck",
  392. .parent = &sys_clkin_ck,
  393. .dpll_data = &dpll_core_dd,
  394. .init = &omap2_init_dpll_parent,
  395. .ops = &clkops_omap3_core_dpll_ops,
  396. .recalc = &omap3_dpll_recalc,
  397. };
  398. static struct clk dpll_core_x2_ck = {
  399. .name = "dpll_core_x2_ck",
  400. .parent = &dpll_core_ck,
  401. .flags = CLOCK_CLKOUTX2,
  402. .ops = &clkops_null,
  403. .recalc = &omap3_clkoutx2_recalc,
  404. };
  405. static const struct clksel dpll_core_m6x2_div[] = {
  406. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  407. { .parent = NULL },
  408. };
  409. static struct clk dpll_core_m6x2_ck = {
  410. .name = "dpll_core_m6x2_ck",
  411. .parent = &dpll_core_x2_ck,
  412. .clksel = dpll_core_m6x2_div,
  413. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  414. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  415. .ops = &clkops_omap4_dpllmx_ops,
  416. .recalc = &omap2_clksel_recalc,
  417. .round_rate = &omap2_clksel_round_rate,
  418. .set_rate = &omap2_clksel_set_rate,
  419. };
  420. static const struct clksel dbgclk_mux_sel[] = {
  421. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  422. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  423. { .parent = NULL },
  424. };
  425. static struct clk dbgclk_mux_ck = {
  426. .name = "dbgclk_mux_ck",
  427. .parent = &sys_clkin_ck,
  428. .ops = &clkops_null,
  429. .recalc = &followparent_recalc,
  430. };
  431. static const struct clksel dpll_core_m2_div[] = {
  432. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  433. { .parent = NULL },
  434. };
  435. static struct clk dpll_core_m2_ck = {
  436. .name = "dpll_core_m2_ck",
  437. .parent = &dpll_core_ck,
  438. .clksel = dpll_core_m2_div,
  439. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  440. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  441. .ops = &clkops_omap4_dpllmx_ops,
  442. .recalc = &omap2_clksel_recalc,
  443. .round_rate = &omap2_clksel_round_rate,
  444. .set_rate = &omap2_clksel_set_rate,
  445. };
  446. static struct clk ddrphy_ck = {
  447. .name = "ddrphy_ck",
  448. .parent = &dpll_core_m2_ck,
  449. .ops = &clkops_null,
  450. .fixed_div = 2,
  451. .recalc = &omap_fixed_divisor_recalc,
  452. };
  453. static struct clk dpll_core_m5x2_ck = {
  454. .name = "dpll_core_m5x2_ck",
  455. .parent = &dpll_core_x2_ck,
  456. .clksel = dpll_core_m6x2_div,
  457. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  458. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  459. .ops = &clkops_omap4_dpllmx_ops,
  460. .recalc = &omap2_clksel_recalc,
  461. .round_rate = &omap2_clksel_round_rate,
  462. .set_rate = &omap2_clksel_set_rate,
  463. };
  464. static const struct clksel div_core_div[] = {
  465. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  466. { .parent = NULL },
  467. };
  468. static struct clk div_core_ck = {
  469. .name = "div_core_ck",
  470. .parent = &dpll_core_m5x2_ck,
  471. .clksel = div_core_div,
  472. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  473. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  474. .ops = &clkops_null,
  475. .recalc = &omap2_clksel_recalc,
  476. .round_rate = &omap2_clksel_round_rate,
  477. .set_rate = &omap2_clksel_set_rate,
  478. };
  479. static const struct clksel_rate div4_1to8_rates[] = {
  480. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  481. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  482. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  483. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  484. { .div = 0 },
  485. };
  486. static const struct clksel div_iva_hs_clk_div[] = {
  487. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  488. { .parent = NULL },
  489. };
  490. static struct clk div_iva_hs_clk = {
  491. .name = "div_iva_hs_clk",
  492. .parent = &dpll_core_m5x2_ck,
  493. .clksel = div_iva_hs_clk_div,
  494. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  495. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  496. .ops = &clkops_null,
  497. .recalc = &omap2_clksel_recalc,
  498. .round_rate = &omap2_clksel_round_rate,
  499. .set_rate = &omap2_clksel_set_rate,
  500. };
  501. static struct clk div_mpu_hs_clk = {
  502. .name = "div_mpu_hs_clk",
  503. .parent = &dpll_core_m5x2_ck,
  504. .clksel = div_iva_hs_clk_div,
  505. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  506. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  507. .ops = &clkops_null,
  508. .recalc = &omap2_clksel_recalc,
  509. .round_rate = &omap2_clksel_round_rate,
  510. .set_rate = &omap2_clksel_set_rate,
  511. };
  512. static struct clk dpll_core_m4x2_ck = {
  513. .name = "dpll_core_m4x2_ck",
  514. .parent = &dpll_core_x2_ck,
  515. .clksel = dpll_core_m6x2_div,
  516. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  517. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  518. .ops = &clkops_omap4_dpllmx_ops,
  519. .recalc = &omap2_clksel_recalc,
  520. .round_rate = &omap2_clksel_round_rate,
  521. .set_rate = &omap2_clksel_set_rate,
  522. };
  523. static struct clk dll_clk_div_ck = {
  524. .name = "dll_clk_div_ck",
  525. .parent = &dpll_core_m4x2_ck,
  526. .ops = &clkops_null,
  527. .fixed_div = 2,
  528. .recalc = &omap_fixed_divisor_recalc,
  529. };
  530. static const struct clksel dpll_abe_m2_div[] = {
  531. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  532. { .parent = NULL },
  533. };
  534. static struct clk dpll_abe_m2_ck = {
  535. .name = "dpll_abe_m2_ck",
  536. .parent = &dpll_abe_ck,
  537. .clksel = dpll_abe_m2_div,
  538. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  539. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  540. .ops = &clkops_omap4_dpllmx_ops,
  541. .recalc = &omap2_clksel_recalc,
  542. .round_rate = &omap2_clksel_round_rate,
  543. .set_rate = &omap2_clksel_set_rate,
  544. };
  545. static struct clk dpll_core_m3x2_ck = {
  546. .name = "dpll_core_m3x2_ck",
  547. .parent = &dpll_core_x2_ck,
  548. .clksel = dpll_core_m6x2_div,
  549. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  550. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  551. .ops = &clkops_omap2_dflt,
  552. .recalc = &omap2_clksel_recalc,
  553. .round_rate = &omap2_clksel_round_rate,
  554. .set_rate = &omap2_clksel_set_rate,
  555. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  556. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  557. };
  558. static struct clk dpll_core_m7x2_ck = {
  559. .name = "dpll_core_m7x2_ck",
  560. .parent = &dpll_core_x2_ck,
  561. .clksel = dpll_core_m6x2_div,
  562. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  563. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  564. .ops = &clkops_omap4_dpllmx_ops,
  565. .recalc = &omap2_clksel_recalc,
  566. .round_rate = &omap2_clksel_round_rate,
  567. .set_rate = &omap2_clksel_set_rate,
  568. };
  569. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  570. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  571. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  572. { .parent = NULL },
  573. };
  574. static struct clk iva_hsd_byp_clk_mux_ck = {
  575. .name = "iva_hsd_byp_clk_mux_ck",
  576. .parent = &sys_clkin_ck,
  577. .clksel = iva_hsd_byp_clk_mux_sel,
  578. .init = &omap2_init_clksel_parent,
  579. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  580. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  581. .ops = &clkops_null,
  582. .recalc = &omap2_clksel_recalc,
  583. };
  584. /* DPLL_IVA */
  585. static struct dpll_data dpll_iva_dd = {
  586. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  587. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  588. .clk_ref = &sys_clkin_ck,
  589. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  590. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  591. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  592. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  593. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  594. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  595. .enable_mask = OMAP4430_DPLL_EN_MASK,
  596. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  597. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  598. .max_multiplier = 2047,
  599. .max_divider = 128,
  600. .min_divider = 1,
  601. };
  602. static struct clk dpll_iva_ck = {
  603. .name = "dpll_iva_ck",
  604. .parent = &sys_clkin_ck,
  605. .dpll_data = &dpll_iva_dd,
  606. .init = &omap2_init_dpll_parent,
  607. .ops = &clkops_omap3_noncore_dpll_ops,
  608. .recalc = &omap3_dpll_recalc,
  609. .round_rate = &omap2_dpll_round_rate,
  610. .set_rate = &omap3_noncore_dpll_set_rate,
  611. };
  612. static struct clk dpll_iva_x2_ck = {
  613. .name = "dpll_iva_x2_ck",
  614. .parent = &dpll_iva_ck,
  615. .flags = CLOCK_CLKOUTX2,
  616. .ops = &clkops_null,
  617. .recalc = &omap3_clkoutx2_recalc,
  618. };
  619. static const struct clksel dpll_iva_m4x2_div[] = {
  620. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  621. { .parent = NULL },
  622. };
  623. static struct clk dpll_iva_m4x2_ck = {
  624. .name = "dpll_iva_m4x2_ck",
  625. .parent = &dpll_iva_x2_ck,
  626. .clksel = dpll_iva_m4x2_div,
  627. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  628. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  629. .ops = &clkops_omap4_dpllmx_ops,
  630. .recalc = &omap2_clksel_recalc,
  631. .round_rate = &omap2_clksel_round_rate,
  632. .set_rate = &omap2_clksel_set_rate,
  633. };
  634. static struct clk dpll_iva_m5x2_ck = {
  635. .name = "dpll_iva_m5x2_ck",
  636. .parent = &dpll_iva_x2_ck,
  637. .clksel = dpll_iva_m4x2_div,
  638. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  639. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  640. .ops = &clkops_omap4_dpllmx_ops,
  641. .recalc = &omap2_clksel_recalc,
  642. .round_rate = &omap2_clksel_round_rate,
  643. .set_rate = &omap2_clksel_set_rate,
  644. };
  645. /* DPLL_MPU */
  646. static struct dpll_data dpll_mpu_dd = {
  647. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  648. .clk_bypass = &div_mpu_hs_clk,
  649. .clk_ref = &sys_clkin_ck,
  650. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  651. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  652. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  653. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  654. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  655. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  656. .enable_mask = OMAP4430_DPLL_EN_MASK,
  657. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  658. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  659. .max_multiplier = 2047,
  660. .max_divider = 128,
  661. .min_divider = 1,
  662. };
  663. static struct clk dpll_mpu_ck = {
  664. .name = "dpll_mpu_ck",
  665. .parent = &sys_clkin_ck,
  666. .dpll_data = &dpll_mpu_dd,
  667. .init = &omap2_init_dpll_parent,
  668. .ops = &clkops_omap3_noncore_dpll_ops,
  669. .recalc = &omap3_dpll_recalc,
  670. .round_rate = &omap2_dpll_round_rate,
  671. .set_rate = &omap3_noncore_dpll_set_rate,
  672. };
  673. static const struct clksel dpll_mpu_m2_div[] = {
  674. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  675. { .parent = NULL },
  676. };
  677. static struct clk dpll_mpu_m2_ck = {
  678. .name = "dpll_mpu_m2_ck",
  679. .parent = &dpll_mpu_ck,
  680. .clksel = dpll_mpu_m2_div,
  681. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  682. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  683. .ops = &clkops_omap4_dpllmx_ops,
  684. .recalc = &omap2_clksel_recalc,
  685. .round_rate = &omap2_clksel_round_rate,
  686. .set_rate = &omap2_clksel_set_rate,
  687. };
  688. static struct clk per_hs_clk_div_ck = {
  689. .name = "per_hs_clk_div_ck",
  690. .parent = &dpll_abe_m3x2_ck,
  691. .ops = &clkops_null,
  692. .fixed_div = 2,
  693. .recalc = &omap_fixed_divisor_recalc,
  694. };
  695. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  696. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  697. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  698. { .parent = NULL },
  699. };
  700. static struct clk per_hsd_byp_clk_mux_ck = {
  701. .name = "per_hsd_byp_clk_mux_ck",
  702. .parent = &sys_clkin_ck,
  703. .clksel = per_hsd_byp_clk_mux_sel,
  704. .init = &omap2_init_clksel_parent,
  705. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  706. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  707. .ops = &clkops_null,
  708. .recalc = &omap2_clksel_recalc,
  709. };
  710. /* DPLL_PER */
  711. static struct dpll_data dpll_per_dd = {
  712. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  713. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  714. .clk_ref = &sys_clkin_ck,
  715. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  716. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  717. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  718. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  719. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  720. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  721. .enable_mask = OMAP4430_DPLL_EN_MASK,
  722. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  723. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  724. .max_multiplier = 2047,
  725. .max_divider = 128,
  726. .min_divider = 1,
  727. };
  728. static struct clk dpll_per_ck = {
  729. .name = "dpll_per_ck",
  730. .parent = &sys_clkin_ck,
  731. .dpll_data = &dpll_per_dd,
  732. .init = &omap2_init_dpll_parent,
  733. .ops = &clkops_omap3_noncore_dpll_ops,
  734. .recalc = &omap3_dpll_recalc,
  735. .round_rate = &omap2_dpll_round_rate,
  736. .set_rate = &omap3_noncore_dpll_set_rate,
  737. };
  738. static const struct clksel dpll_per_m2_div[] = {
  739. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  740. { .parent = NULL },
  741. };
  742. static struct clk dpll_per_m2_ck = {
  743. .name = "dpll_per_m2_ck",
  744. .parent = &dpll_per_ck,
  745. .clksel = dpll_per_m2_div,
  746. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  747. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  748. .ops = &clkops_omap4_dpllmx_ops,
  749. .recalc = &omap2_clksel_recalc,
  750. .round_rate = &omap2_clksel_round_rate,
  751. .set_rate = &omap2_clksel_set_rate,
  752. };
  753. static struct clk dpll_per_x2_ck = {
  754. .name = "dpll_per_x2_ck",
  755. .parent = &dpll_per_ck,
  756. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  757. .flags = CLOCK_CLKOUTX2,
  758. .ops = &clkops_omap4_dpllmx_ops,
  759. .recalc = &omap3_clkoutx2_recalc,
  760. };
  761. static const struct clksel dpll_per_m2x2_div[] = {
  762. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  763. { .parent = NULL },
  764. };
  765. static struct clk dpll_per_m2x2_ck = {
  766. .name = "dpll_per_m2x2_ck",
  767. .parent = &dpll_per_x2_ck,
  768. .clksel = dpll_per_m2x2_div,
  769. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  770. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  771. .ops = &clkops_omap4_dpllmx_ops,
  772. .recalc = &omap2_clksel_recalc,
  773. .round_rate = &omap2_clksel_round_rate,
  774. .set_rate = &omap2_clksel_set_rate,
  775. };
  776. static struct clk dpll_per_m3x2_ck = {
  777. .name = "dpll_per_m3x2_ck",
  778. .parent = &dpll_per_x2_ck,
  779. .clksel = dpll_per_m2x2_div,
  780. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  781. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  782. .ops = &clkops_omap2_dflt,
  783. .recalc = &omap2_clksel_recalc,
  784. .round_rate = &omap2_clksel_round_rate,
  785. .set_rate = &omap2_clksel_set_rate,
  786. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  787. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  788. };
  789. static struct clk dpll_per_m4x2_ck = {
  790. .name = "dpll_per_m4x2_ck",
  791. .parent = &dpll_per_x2_ck,
  792. .clksel = dpll_per_m2x2_div,
  793. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  794. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  795. .ops = &clkops_omap4_dpllmx_ops,
  796. .recalc = &omap2_clksel_recalc,
  797. .round_rate = &omap2_clksel_round_rate,
  798. .set_rate = &omap2_clksel_set_rate,
  799. };
  800. static struct clk dpll_per_m5x2_ck = {
  801. .name = "dpll_per_m5x2_ck",
  802. .parent = &dpll_per_x2_ck,
  803. .clksel = dpll_per_m2x2_div,
  804. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  805. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  806. .ops = &clkops_omap4_dpllmx_ops,
  807. .recalc = &omap2_clksel_recalc,
  808. .round_rate = &omap2_clksel_round_rate,
  809. .set_rate = &omap2_clksel_set_rate,
  810. };
  811. static struct clk dpll_per_m6x2_ck = {
  812. .name = "dpll_per_m6x2_ck",
  813. .parent = &dpll_per_x2_ck,
  814. .clksel = dpll_per_m2x2_div,
  815. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  816. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  817. .ops = &clkops_omap4_dpllmx_ops,
  818. .recalc = &omap2_clksel_recalc,
  819. .round_rate = &omap2_clksel_round_rate,
  820. .set_rate = &omap2_clksel_set_rate,
  821. };
  822. static struct clk dpll_per_m7x2_ck = {
  823. .name = "dpll_per_m7x2_ck",
  824. .parent = &dpll_per_x2_ck,
  825. .clksel = dpll_per_m2x2_div,
  826. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  827. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  828. .ops = &clkops_omap4_dpllmx_ops,
  829. .recalc = &omap2_clksel_recalc,
  830. .round_rate = &omap2_clksel_round_rate,
  831. .set_rate = &omap2_clksel_set_rate,
  832. };
  833. static struct clk usb_hs_clk_div_ck = {
  834. .name = "usb_hs_clk_div_ck",
  835. .parent = &dpll_abe_m3x2_ck,
  836. .ops = &clkops_null,
  837. .fixed_div = 3,
  838. .recalc = &omap_fixed_divisor_recalc,
  839. };
  840. /* DPLL_USB */
  841. static struct dpll_data dpll_usb_dd = {
  842. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  843. .clk_bypass = &usb_hs_clk_div_ck,
  844. .flags = DPLL_J_TYPE,
  845. .clk_ref = &sys_clkin_ck,
  846. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  847. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  848. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  849. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  850. .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
  851. .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
  852. .enable_mask = OMAP4430_DPLL_EN_MASK,
  853. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  854. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  855. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  856. .max_multiplier = 4095,
  857. .max_divider = 256,
  858. .min_divider = 1,
  859. };
  860. static struct clk dpll_usb_ck = {
  861. .name = "dpll_usb_ck",
  862. .parent = &sys_clkin_ck,
  863. .dpll_data = &dpll_usb_dd,
  864. .init = &omap2_init_dpll_parent,
  865. .ops = &clkops_omap3_noncore_dpll_ops,
  866. .recalc = &omap3_dpll_recalc,
  867. .round_rate = &omap2_dpll_round_rate,
  868. .set_rate = &omap3_noncore_dpll_set_rate,
  869. .clkdm_name = "l3_init_clkdm",
  870. };
  871. static struct clk dpll_usb_clkdcoldo_ck = {
  872. .name = "dpll_usb_clkdcoldo_ck",
  873. .parent = &dpll_usb_ck,
  874. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  875. .ops = &clkops_omap4_dpllmx_ops,
  876. .recalc = &followparent_recalc,
  877. };
  878. static const struct clksel dpll_usb_m2_div[] = {
  879. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  880. { .parent = NULL },
  881. };
  882. static struct clk dpll_usb_m2_ck = {
  883. .name = "dpll_usb_m2_ck",
  884. .parent = &dpll_usb_ck,
  885. .clksel = dpll_usb_m2_div,
  886. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  887. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  888. .ops = &clkops_omap4_dpllmx_ops,
  889. .recalc = &omap2_clksel_recalc,
  890. .round_rate = &omap2_clksel_round_rate,
  891. .set_rate = &omap2_clksel_set_rate,
  892. };
  893. static const struct clksel ducati_clk_mux_sel[] = {
  894. { .parent = &div_core_ck, .rates = div_1_0_rates },
  895. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  896. { .parent = NULL },
  897. };
  898. static struct clk ducati_clk_mux_ck = {
  899. .name = "ducati_clk_mux_ck",
  900. .parent = &div_core_ck,
  901. .clksel = ducati_clk_mux_sel,
  902. .init = &omap2_init_clksel_parent,
  903. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  904. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  905. .ops = &clkops_null,
  906. .recalc = &omap2_clksel_recalc,
  907. };
  908. static struct clk func_12m_fclk = {
  909. .name = "func_12m_fclk",
  910. .parent = &dpll_per_m2x2_ck,
  911. .ops = &clkops_null,
  912. .fixed_div = 16,
  913. .recalc = &omap_fixed_divisor_recalc,
  914. };
  915. static struct clk func_24m_clk = {
  916. .name = "func_24m_clk",
  917. .parent = &dpll_per_m2_ck,
  918. .ops = &clkops_null,
  919. .fixed_div = 4,
  920. .recalc = &omap_fixed_divisor_recalc,
  921. };
  922. static struct clk func_24mc_fclk = {
  923. .name = "func_24mc_fclk",
  924. .parent = &dpll_per_m2x2_ck,
  925. .ops = &clkops_null,
  926. .fixed_div = 8,
  927. .recalc = &omap_fixed_divisor_recalc,
  928. };
  929. static const struct clksel_rate div2_4to8_rates[] = {
  930. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  931. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  932. { .div = 0 },
  933. };
  934. static const struct clksel func_48m_fclk_div[] = {
  935. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  936. { .parent = NULL },
  937. };
  938. static struct clk func_48m_fclk = {
  939. .name = "func_48m_fclk",
  940. .parent = &dpll_per_m2x2_ck,
  941. .clksel = func_48m_fclk_div,
  942. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  943. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  944. .ops = &clkops_null,
  945. .recalc = &omap2_clksel_recalc,
  946. .round_rate = &omap2_clksel_round_rate,
  947. .set_rate = &omap2_clksel_set_rate,
  948. };
  949. static struct clk func_48mc_fclk = {
  950. .name = "func_48mc_fclk",
  951. .parent = &dpll_per_m2x2_ck,
  952. .ops = &clkops_null,
  953. .fixed_div = 4,
  954. .recalc = &omap_fixed_divisor_recalc,
  955. };
  956. static const struct clksel_rate div2_2to4_rates[] = {
  957. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  958. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  959. { .div = 0 },
  960. };
  961. static const struct clksel func_64m_fclk_div[] = {
  962. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  963. { .parent = NULL },
  964. };
  965. static struct clk func_64m_fclk = {
  966. .name = "func_64m_fclk",
  967. .parent = &dpll_per_m4x2_ck,
  968. .clksel = func_64m_fclk_div,
  969. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  970. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  971. .ops = &clkops_null,
  972. .recalc = &omap2_clksel_recalc,
  973. .round_rate = &omap2_clksel_round_rate,
  974. .set_rate = &omap2_clksel_set_rate,
  975. };
  976. static const struct clksel func_96m_fclk_div[] = {
  977. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  978. { .parent = NULL },
  979. };
  980. static struct clk func_96m_fclk = {
  981. .name = "func_96m_fclk",
  982. .parent = &dpll_per_m2x2_ck,
  983. .clksel = func_96m_fclk_div,
  984. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  985. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  986. .ops = &clkops_null,
  987. .recalc = &omap2_clksel_recalc,
  988. .round_rate = &omap2_clksel_round_rate,
  989. .set_rate = &omap2_clksel_set_rate,
  990. };
  991. static const struct clksel_rate div2_1to8_rates[] = {
  992. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  993. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  994. { .div = 0 },
  995. };
  996. static const struct clksel init_60m_fclk_div[] = {
  997. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  998. { .parent = NULL },
  999. };
  1000. static struct clk init_60m_fclk = {
  1001. .name = "init_60m_fclk",
  1002. .parent = &dpll_usb_m2_ck,
  1003. .clksel = init_60m_fclk_div,
  1004. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1005. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1006. .ops = &clkops_null,
  1007. .recalc = &omap2_clksel_recalc,
  1008. .round_rate = &omap2_clksel_round_rate,
  1009. .set_rate = &omap2_clksel_set_rate,
  1010. };
  1011. static const struct clksel l3_div_div[] = {
  1012. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1013. { .parent = NULL },
  1014. };
  1015. static struct clk l3_div_ck = {
  1016. .name = "l3_div_ck",
  1017. .parent = &div_core_ck,
  1018. .clksel = l3_div_div,
  1019. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1020. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1021. .ops = &clkops_null,
  1022. .recalc = &omap2_clksel_recalc,
  1023. .round_rate = &omap2_clksel_round_rate,
  1024. .set_rate = &omap2_clksel_set_rate,
  1025. };
  1026. static const struct clksel l4_div_div[] = {
  1027. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1028. { .parent = NULL },
  1029. };
  1030. static struct clk l4_div_ck = {
  1031. .name = "l4_div_ck",
  1032. .parent = &l3_div_ck,
  1033. .clksel = l4_div_div,
  1034. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1035. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1036. .ops = &clkops_null,
  1037. .recalc = &omap2_clksel_recalc,
  1038. .round_rate = &omap2_clksel_round_rate,
  1039. .set_rate = &omap2_clksel_set_rate,
  1040. };
  1041. static struct clk lp_clk_div_ck = {
  1042. .name = "lp_clk_div_ck",
  1043. .parent = &dpll_abe_m2x2_ck,
  1044. .ops = &clkops_null,
  1045. .fixed_div = 16,
  1046. .recalc = &omap_fixed_divisor_recalc,
  1047. };
  1048. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1049. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1050. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1051. { .parent = NULL },
  1052. };
  1053. static struct clk l4_wkup_clk_mux_ck = {
  1054. .name = "l4_wkup_clk_mux_ck",
  1055. .parent = &sys_clkin_ck,
  1056. .clksel = l4_wkup_clk_mux_sel,
  1057. .init = &omap2_init_clksel_parent,
  1058. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1059. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1060. .ops = &clkops_null,
  1061. .recalc = &omap2_clksel_recalc,
  1062. };
  1063. static const struct clksel_rate div2_2to1_rates[] = {
  1064. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  1065. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  1066. { .div = 0 },
  1067. };
  1068. static const struct clksel ocp_abe_iclk_div[] = {
  1069. { .parent = &aess_fclk, .rates = div2_2to1_rates },
  1070. { .parent = NULL },
  1071. };
  1072. static struct clk mpu_periphclk = {
  1073. .name = "mpu_periphclk",
  1074. .parent = &dpll_mpu_ck,
  1075. .ops = &clkops_null,
  1076. .fixed_div = 2,
  1077. .recalc = &omap_fixed_divisor_recalc,
  1078. };
  1079. static struct clk ocp_abe_iclk = {
  1080. .name = "ocp_abe_iclk",
  1081. .parent = &aess_fclk,
  1082. .clksel = ocp_abe_iclk_div,
  1083. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1084. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  1085. .ops = &clkops_null,
  1086. .recalc = &omap2_clksel_recalc,
  1087. };
  1088. static struct clk per_abe_24m_fclk = {
  1089. .name = "per_abe_24m_fclk",
  1090. .parent = &dpll_abe_m2_ck,
  1091. .ops = &clkops_null,
  1092. .fixed_div = 4,
  1093. .recalc = &omap_fixed_divisor_recalc,
  1094. };
  1095. static const struct clksel per_abe_nc_fclk_div[] = {
  1096. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1097. { .parent = NULL },
  1098. };
  1099. static struct clk per_abe_nc_fclk = {
  1100. .name = "per_abe_nc_fclk",
  1101. .parent = &dpll_abe_m2_ck,
  1102. .clksel = per_abe_nc_fclk_div,
  1103. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1104. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1105. .ops = &clkops_null,
  1106. .recalc = &omap2_clksel_recalc,
  1107. .round_rate = &omap2_clksel_round_rate,
  1108. .set_rate = &omap2_clksel_set_rate,
  1109. };
  1110. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1111. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1112. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1113. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1114. { .parent = NULL },
  1115. };
  1116. static struct clk pmd_stm_clock_mux_ck = {
  1117. .name = "pmd_stm_clock_mux_ck",
  1118. .parent = &sys_clkin_ck,
  1119. .ops = &clkops_null,
  1120. .recalc = &followparent_recalc,
  1121. };
  1122. static struct clk pmd_trace_clk_mux_ck = {
  1123. .name = "pmd_trace_clk_mux_ck",
  1124. .parent = &sys_clkin_ck,
  1125. .ops = &clkops_null,
  1126. .recalc = &followparent_recalc,
  1127. };
  1128. static const struct clksel syc_clk_div_div[] = {
  1129. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1130. { .parent = NULL },
  1131. };
  1132. static struct clk syc_clk_div_ck = {
  1133. .name = "syc_clk_div_ck",
  1134. .parent = &sys_clkin_ck,
  1135. .clksel = syc_clk_div_div,
  1136. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1137. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1138. .ops = &clkops_null,
  1139. .recalc = &omap2_clksel_recalc,
  1140. .round_rate = &omap2_clksel_round_rate,
  1141. .set_rate = &omap2_clksel_set_rate,
  1142. };
  1143. /* Leaf clocks controlled by modules */
  1144. static struct clk aes1_fck = {
  1145. .name = "aes1_fck",
  1146. .ops = &clkops_omap2_dflt,
  1147. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1148. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1149. .clkdm_name = "l4_secure_clkdm",
  1150. .parent = &l3_div_ck,
  1151. .recalc = &followparent_recalc,
  1152. };
  1153. static struct clk aes2_fck = {
  1154. .name = "aes2_fck",
  1155. .ops = &clkops_omap2_dflt,
  1156. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1157. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1158. .clkdm_name = "l4_secure_clkdm",
  1159. .parent = &l3_div_ck,
  1160. .recalc = &followparent_recalc,
  1161. };
  1162. static struct clk aess_fck = {
  1163. .name = "aess_fck",
  1164. .ops = &clkops_omap2_dflt,
  1165. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1166. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1167. .clkdm_name = "abe_clkdm",
  1168. .parent = &aess_fclk,
  1169. .recalc = &followparent_recalc,
  1170. };
  1171. static struct clk bandgap_fclk = {
  1172. .name = "bandgap_fclk",
  1173. .ops = &clkops_omap2_dflt,
  1174. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1175. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1176. .clkdm_name = "l4_wkup_clkdm",
  1177. .parent = &sys_32k_ck,
  1178. .recalc = &followparent_recalc,
  1179. };
  1180. static struct clk des3des_fck = {
  1181. .name = "des3des_fck",
  1182. .ops = &clkops_omap2_dflt,
  1183. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1184. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1185. .clkdm_name = "l4_secure_clkdm",
  1186. .parent = &l4_div_ck,
  1187. .recalc = &followparent_recalc,
  1188. };
  1189. static const struct clksel dmic_sync_mux_sel[] = {
  1190. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1191. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1192. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1193. { .parent = NULL },
  1194. };
  1195. static struct clk dmic_sync_mux_ck = {
  1196. .name = "dmic_sync_mux_ck",
  1197. .parent = &abe_24m_fclk,
  1198. .clksel = dmic_sync_mux_sel,
  1199. .init = &omap2_init_clksel_parent,
  1200. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1201. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1202. .ops = &clkops_null,
  1203. .recalc = &omap2_clksel_recalc,
  1204. };
  1205. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1206. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1207. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1208. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1209. { .parent = NULL },
  1210. };
  1211. /* Merged func_dmic_abe_gfclk into dmic */
  1212. static struct clk dmic_fck = {
  1213. .name = "dmic_fck",
  1214. .parent = &dmic_sync_mux_ck,
  1215. .clksel = func_dmic_abe_gfclk_sel,
  1216. .init = &omap2_init_clksel_parent,
  1217. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1218. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1219. .ops = &clkops_omap2_dflt,
  1220. .recalc = &omap2_clksel_recalc,
  1221. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1222. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1223. .clkdm_name = "abe_clkdm",
  1224. };
  1225. static struct clk dsp_fck = {
  1226. .name = "dsp_fck",
  1227. .ops = &clkops_omap2_dflt,
  1228. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1229. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1230. .clkdm_name = "tesla_clkdm",
  1231. .parent = &dpll_iva_m4x2_ck,
  1232. .recalc = &followparent_recalc,
  1233. };
  1234. static struct clk dss_sys_clk = {
  1235. .name = "dss_sys_clk",
  1236. .ops = &clkops_omap2_dflt,
  1237. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1238. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1239. .clkdm_name = "l3_dss_clkdm",
  1240. .parent = &syc_clk_div_ck,
  1241. .recalc = &followparent_recalc,
  1242. };
  1243. static struct clk dss_tv_clk = {
  1244. .name = "dss_tv_clk",
  1245. .ops = &clkops_omap2_dflt,
  1246. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1247. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1248. .clkdm_name = "l3_dss_clkdm",
  1249. .parent = &extalt_clkin_ck,
  1250. .recalc = &followparent_recalc,
  1251. };
  1252. static struct clk dss_dss_clk = {
  1253. .name = "dss_dss_clk",
  1254. .ops = &clkops_omap2_dflt,
  1255. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1256. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1257. .clkdm_name = "l3_dss_clkdm",
  1258. .parent = &dpll_per_m5x2_ck,
  1259. .recalc = &followparent_recalc,
  1260. };
  1261. static const struct clksel_rate div3_8to32_rates[] = {
  1262. { .div = 8, .val = 0, .flags = RATE_IN_4460 },
  1263. { .div = 16, .val = 1, .flags = RATE_IN_4460 },
  1264. { .div = 32, .val = 2, .flags = RATE_IN_4460 },
  1265. { .div = 0 },
  1266. };
  1267. static const struct clksel div_ts_div[] = {
  1268. { .parent = &l4_wkup_clk_mux_ck, .rates = div3_8to32_rates },
  1269. { .parent = NULL },
  1270. };
  1271. static struct clk div_ts_ck = {
  1272. .name = "div_ts_ck",
  1273. .parent = &l4_wkup_clk_mux_ck,
  1274. .clksel = div_ts_div,
  1275. .clksel_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1276. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1277. .ops = &clkops_null,
  1278. .recalc = &omap2_clksel_recalc,
  1279. .round_rate = &omap2_clksel_round_rate,
  1280. .set_rate = &omap2_clksel_set_rate,
  1281. };
  1282. static struct clk bandgap_ts_fclk = {
  1283. .name = "bandgap_ts_fclk",
  1284. .ops = &clkops_omap2_dflt,
  1285. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1286. .enable_bit = OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  1287. .clkdm_name = "l4_wkup_clkdm",
  1288. .parent = &div_ts_ck,
  1289. .recalc = &followparent_recalc,
  1290. };
  1291. static struct clk dss_48mhz_clk = {
  1292. .name = "dss_48mhz_clk",
  1293. .ops = &clkops_omap2_dflt,
  1294. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1295. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1296. .clkdm_name = "l3_dss_clkdm",
  1297. .parent = &func_48mc_fclk,
  1298. .recalc = &followparent_recalc,
  1299. };
  1300. static struct clk dss_fck = {
  1301. .name = "dss_fck",
  1302. .ops = &clkops_omap2_dflt,
  1303. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1304. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1305. .clkdm_name = "l3_dss_clkdm",
  1306. .parent = &l3_div_ck,
  1307. .recalc = &followparent_recalc,
  1308. };
  1309. static struct clk efuse_ctrl_cust_fck = {
  1310. .name = "efuse_ctrl_cust_fck",
  1311. .ops = &clkops_omap2_dflt,
  1312. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1313. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1314. .clkdm_name = "l4_cefuse_clkdm",
  1315. .parent = &sys_clkin_ck,
  1316. .recalc = &followparent_recalc,
  1317. };
  1318. static struct clk emif1_fck = {
  1319. .name = "emif1_fck",
  1320. .ops = &clkops_omap2_dflt,
  1321. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1322. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1323. .flags = ENABLE_ON_INIT,
  1324. .clkdm_name = "l3_emif_clkdm",
  1325. .parent = &ddrphy_ck,
  1326. .recalc = &followparent_recalc,
  1327. };
  1328. static struct clk emif2_fck = {
  1329. .name = "emif2_fck",
  1330. .ops = &clkops_omap2_dflt,
  1331. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1332. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1333. .flags = ENABLE_ON_INIT,
  1334. .clkdm_name = "l3_emif_clkdm",
  1335. .parent = &ddrphy_ck,
  1336. .recalc = &followparent_recalc,
  1337. };
  1338. static const struct clksel fdif_fclk_div[] = {
  1339. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1340. { .parent = NULL },
  1341. };
  1342. /* Merged fdif_fclk into fdif */
  1343. static struct clk fdif_fck = {
  1344. .name = "fdif_fck",
  1345. .parent = &dpll_per_m4x2_ck,
  1346. .clksel = fdif_fclk_div,
  1347. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1348. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1349. .ops = &clkops_omap2_dflt,
  1350. .recalc = &omap2_clksel_recalc,
  1351. .round_rate = &omap2_clksel_round_rate,
  1352. .set_rate = &omap2_clksel_set_rate,
  1353. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1354. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1355. .clkdm_name = "iss_clkdm",
  1356. };
  1357. static struct clk fpka_fck = {
  1358. .name = "fpka_fck",
  1359. .ops = &clkops_omap2_dflt,
  1360. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1361. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1362. .clkdm_name = "l4_secure_clkdm",
  1363. .parent = &l4_div_ck,
  1364. .recalc = &followparent_recalc,
  1365. };
  1366. static struct clk gpio1_dbclk = {
  1367. .name = "gpio1_dbclk",
  1368. .ops = &clkops_omap2_dflt,
  1369. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1370. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1371. .clkdm_name = "l4_wkup_clkdm",
  1372. .parent = &sys_32k_ck,
  1373. .recalc = &followparent_recalc,
  1374. };
  1375. static struct clk gpio1_ick = {
  1376. .name = "gpio1_ick",
  1377. .ops = &clkops_omap2_dflt,
  1378. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1379. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1380. .clkdm_name = "l4_wkup_clkdm",
  1381. .parent = &l4_wkup_clk_mux_ck,
  1382. .recalc = &followparent_recalc,
  1383. };
  1384. static struct clk gpio2_dbclk = {
  1385. .name = "gpio2_dbclk",
  1386. .ops = &clkops_omap2_dflt,
  1387. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1388. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1389. .clkdm_name = "l4_per_clkdm",
  1390. .parent = &sys_32k_ck,
  1391. .recalc = &followparent_recalc,
  1392. };
  1393. static struct clk gpio2_ick = {
  1394. .name = "gpio2_ick",
  1395. .ops = &clkops_omap2_dflt,
  1396. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1397. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1398. .clkdm_name = "l4_per_clkdm",
  1399. .parent = &l4_div_ck,
  1400. .recalc = &followparent_recalc,
  1401. };
  1402. static struct clk gpio3_dbclk = {
  1403. .name = "gpio3_dbclk",
  1404. .ops = &clkops_omap2_dflt,
  1405. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1406. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1407. .clkdm_name = "l4_per_clkdm",
  1408. .parent = &sys_32k_ck,
  1409. .recalc = &followparent_recalc,
  1410. };
  1411. static struct clk gpio3_ick = {
  1412. .name = "gpio3_ick",
  1413. .ops = &clkops_omap2_dflt,
  1414. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1415. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1416. .clkdm_name = "l4_per_clkdm",
  1417. .parent = &l4_div_ck,
  1418. .recalc = &followparent_recalc,
  1419. };
  1420. static struct clk gpio4_dbclk = {
  1421. .name = "gpio4_dbclk",
  1422. .ops = &clkops_omap2_dflt,
  1423. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1424. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1425. .clkdm_name = "l4_per_clkdm",
  1426. .parent = &sys_32k_ck,
  1427. .recalc = &followparent_recalc,
  1428. };
  1429. static struct clk gpio4_ick = {
  1430. .name = "gpio4_ick",
  1431. .ops = &clkops_omap2_dflt,
  1432. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1433. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1434. .clkdm_name = "l4_per_clkdm",
  1435. .parent = &l4_div_ck,
  1436. .recalc = &followparent_recalc,
  1437. };
  1438. static struct clk gpio5_dbclk = {
  1439. .name = "gpio5_dbclk",
  1440. .ops = &clkops_omap2_dflt,
  1441. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1442. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1443. .clkdm_name = "l4_per_clkdm",
  1444. .parent = &sys_32k_ck,
  1445. .recalc = &followparent_recalc,
  1446. };
  1447. static struct clk gpio5_ick = {
  1448. .name = "gpio5_ick",
  1449. .ops = &clkops_omap2_dflt,
  1450. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1451. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1452. .clkdm_name = "l4_per_clkdm",
  1453. .parent = &l4_div_ck,
  1454. .recalc = &followparent_recalc,
  1455. };
  1456. static struct clk gpio6_dbclk = {
  1457. .name = "gpio6_dbclk",
  1458. .ops = &clkops_omap2_dflt,
  1459. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1460. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1461. .clkdm_name = "l4_per_clkdm",
  1462. .parent = &sys_32k_ck,
  1463. .recalc = &followparent_recalc,
  1464. };
  1465. static struct clk gpio6_ick = {
  1466. .name = "gpio6_ick",
  1467. .ops = &clkops_omap2_dflt,
  1468. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1469. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1470. .clkdm_name = "l4_per_clkdm",
  1471. .parent = &l4_div_ck,
  1472. .recalc = &followparent_recalc,
  1473. };
  1474. static struct clk gpmc_ick = {
  1475. .name = "gpmc_ick",
  1476. .ops = &clkops_omap2_dflt,
  1477. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1478. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1479. .flags = ENABLE_ON_INIT,
  1480. .clkdm_name = "l3_2_clkdm",
  1481. .parent = &l3_div_ck,
  1482. .recalc = &followparent_recalc,
  1483. };
  1484. static const struct clksel sgx_clk_mux_sel[] = {
  1485. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1486. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1487. { .parent = NULL },
  1488. };
  1489. /* Merged sgx_clk_mux into gpu */
  1490. static struct clk gpu_fck = {
  1491. .name = "gpu_fck",
  1492. .parent = &dpll_core_m7x2_ck,
  1493. .clksel = sgx_clk_mux_sel,
  1494. .init = &omap2_init_clksel_parent,
  1495. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1496. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1497. .ops = &clkops_omap2_dflt,
  1498. .recalc = &omap2_clksel_recalc,
  1499. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1500. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1501. .clkdm_name = "l3_gfx_clkdm",
  1502. };
  1503. static struct clk hdq1w_fck = {
  1504. .name = "hdq1w_fck",
  1505. .ops = &clkops_omap2_dflt,
  1506. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1507. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1508. .clkdm_name = "l4_per_clkdm",
  1509. .parent = &func_12m_fclk,
  1510. .recalc = &followparent_recalc,
  1511. };
  1512. static const struct clksel hsi_fclk_div[] = {
  1513. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1514. { .parent = NULL },
  1515. };
  1516. /* Merged hsi_fclk into hsi */
  1517. static struct clk hsi_fck = {
  1518. .name = "hsi_fck",
  1519. .parent = &dpll_per_m2x2_ck,
  1520. .clksel = hsi_fclk_div,
  1521. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1522. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1523. .ops = &clkops_omap2_dflt,
  1524. .recalc = &omap2_clksel_recalc,
  1525. .round_rate = &omap2_clksel_round_rate,
  1526. .set_rate = &omap2_clksel_set_rate,
  1527. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1528. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1529. .clkdm_name = "l3_init_clkdm",
  1530. };
  1531. static struct clk i2c1_fck = {
  1532. .name = "i2c1_fck",
  1533. .ops = &clkops_omap2_dflt,
  1534. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1535. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1536. .clkdm_name = "l4_per_clkdm",
  1537. .parent = &func_96m_fclk,
  1538. .recalc = &followparent_recalc,
  1539. };
  1540. static struct clk i2c2_fck = {
  1541. .name = "i2c2_fck",
  1542. .ops = &clkops_omap2_dflt,
  1543. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1544. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1545. .clkdm_name = "l4_per_clkdm",
  1546. .parent = &func_96m_fclk,
  1547. .recalc = &followparent_recalc,
  1548. };
  1549. static struct clk i2c3_fck = {
  1550. .name = "i2c3_fck",
  1551. .ops = &clkops_omap2_dflt,
  1552. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1553. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1554. .clkdm_name = "l4_per_clkdm",
  1555. .parent = &func_96m_fclk,
  1556. .recalc = &followparent_recalc,
  1557. };
  1558. static struct clk i2c4_fck = {
  1559. .name = "i2c4_fck",
  1560. .ops = &clkops_omap2_dflt,
  1561. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1562. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1563. .clkdm_name = "l4_per_clkdm",
  1564. .parent = &func_96m_fclk,
  1565. .recalc = &followparent_recalc,
  1566. };
  1567. static struct clk ipu_fck = {
  1568. .name = "ipu_fck",
  1569. .ops = &clkops_omap2_dflt,
  1570. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1571. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1572. .clkdm_name = "ducati_clkdm",
  1573. .parent = &ducati_clk_mux_ck,
  1574. .recalc = &followparent_recalc,
  1575. };
  1576. static struct clk iss_ctrlclk = {
  1577. .name = "iss_ctrlclk",
  1578. .ops = &clkops_omap2_dflt,
  1579. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1580. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1581. .clkdm_name = "iss_clkdm",
  1582. .parent = &func_96m_fclk,
  1583. .recalc = &followparent_recalc,
  1584. };
  1585. static struct clk iss_fck = {
  1586. .name = "iss_fck",
  1587. .ops = &clkops_omap2_dflt,
  1588. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1589. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1590. .clkdm_name = "iss_clkdm",
  1591. .parent = &ducati_clk_mux_ck,
  1592. .recalc = &followparent_recalc,
  1593. };
  1594. static struct clk iva_fck = {
  1595. .name = "iva_fck",
  1596. .ops = &clkops_omap2_dflt,
  1597. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1598. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1599. .clkdm_name = "ivahd_clkdm",
  1600. .parent = &dpll_iva_m5x2_ck,
  1601. .recalc = &followparent_recalc,
  1602. };
  1603. static struct clk kbd_fck = {
  1604. .name = "kbd_fck",
  1605. .ops = &clkops_omap2_dflt,
  1606. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1607. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1608. .clkdm_name = "l4_wkup_clkdm",
  1609. .parent = &sys_32k_ck,
  1610. .recalc = &followparent_recalc,
  1611. };
  1612. static struct clk l3_instr_ick = {
  1613. .name = "l3_instr_ick",
  1614. .ops = &clkops_omap2_dflt,
  1615. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1616. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1617. .flags = ENABLE_ON_INIT,
  1618. .clkdm_name = "l3_instr_clkdm",
  1619. .parent = &l3_div_ck,
  1620. .recalc = &followparent_recalc,
  1621. };
  1622. static struct clk l3_main_3_ick = {
  1623. .name = "l3_main_3_ick",
  1624. .ops = &clkops_omap2_dflt,
  1625. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1626. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1627. .flags = ENABLE_ON_INIT,
  1628. .clkdm_name = "l3_instr_clkdm",
  1629. .parent = &l3_div_ck,
  1630. .recalc = &followparent_recalc,
  1631. };
  1632. static struct clk mcasp_sync_mux_ck = {
  1633. .name = "mcasp_sync_mux_ck",
  1634. .parent = &abe_24m_fclk,
  1635. .clksel = dmic_sync_mux_sel,
  1636. .init = &omap2_init_clksel_parent,
  1637. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1638. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1639. .ops = &clkops_null,
  1640. .recalc = &omap2_clksel_recalc,
  1641. };
  1642. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1643. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1644. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1645. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1646. { .parent = NULL },
  1647. };
  1648. /* Merged func_mcasp_abe_gfclk into mcasp */
  1649. static struct clk mcasp_fck = {
  1650. .name = "mcasp_fck",
  1651. .parent = &mcasp_sync_mux_ck,
  1652. .clksel = func_mcasp_abe_gfclk_sel,
  1653. .init = &omap2_init_clksel_parent,
  1654. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1655. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1656. .ops = &clkops_omap2_dflt,
  1657. .recalc = &omap2_clksel_recalc,
  1658. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1659. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1660. .clkdm_name = "abe_clkdm",
  1661. };
  1662. static struct clk mcbsp1_sync_mux_ck = {
  1663. .name = "mcbsp1_sync_mux_ck",
  1664. .parent = &abe_24m_fclk,
  1665. .clksel = dmic_sync_mux_sel,
  1666. .init = &omap2_init_clksel_parent,
  1667. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1668. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1669. .ops = &clkops_null,
  1670. .recalc = &omap2_clksel_recalc,
  1671. };
  1672. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1673. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1674. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1675. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1676. { .parent = NULL },
  1677. };
  1678. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1679. static struct clk mcbsp1_fck = {
  1680. .name = "mcbsp1_fck",
  1681. .parent = &mcbsp1_sync_mux_ck,
  1682. .clksel = func_mcbsp1_gfclk_sel,
  1683. .init = &omap2_init_clksel_parent,
  1684. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1685. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1686. .ops = &clkops_omap2_dflt,
  1687. .recalc = &omap2_clksel_recalc,
  1688. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1689. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1690. .clkdm_name = "abe_clkdm",
  1691. };
  1692. static struct clk mcbsp2_sync_mux_ck = {
  1693. .name = "mcbsp2_sync_mux_ck",
  1694. .parent = &abe_24m_fclk,
  1695. .clksel = dmic_sync_mux_sel,
  1696. .init = &omap2_init_clksel_parent,
  1697. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1698. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1699. .ops = &clkops_null,
  1700. .recalc = &omap2_clksel_recalc,
  1701. };
  1702. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1703. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1704. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1705. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1706. { .parent = NULL },
  1707. };
  1708. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1709. static struct clk mcbsp2_fck = {
  1710. .name = "mcbsp2_fck",
  1711. .parent = &mcbsp2_sync_mux_ck,
  1712. .clksel = func_mcbsp2_gfclk_sel,
  1713. .init = &omap2_init_clksel_parent,
  1714. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1715. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1716. .ops = &clkops_omap2_dflt,
  1717. .recalc = &omap2_clksel_recalc,
  1718. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1719. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1720. .clkdm_name = "abe_clkdm",
  1721. };
  1722. static struct clk mcbsp3_sync_mux_ck = {
  1723. .name = "mcbsp3_sync_mux_ck",
  1724. .parent = &abe_24m_fclk,
  1725. .clksel = dmic_sync_mux_sel,
  1726. .init = &omap2_init_clksel_parent,
  1727. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1728. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1729. .ops = &clkops_null,
  1730. .recalc = &omap2_clksel_recalc,
  1731. };
  1732. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1733. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1734. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1735. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1736. { .parent = NULL },
  1737. };
  1738. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1739. static struct clk mcbsp3_fck = {
  1740. .name = "mcbsp3_fck",
  1741. .parent = &mcbsp3_sync_mux_ck,
  1742. .clksel = func_mcbsp3_gfclk_sel,
  1743. .init = &omap2_init_clksel_parent,
  1744. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1745. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1746. .ops = &clkops_omap2_dflt,
  1747. .recalc = &omap2_clksel_recalc,
  1748. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1749. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1750. .clkdm_name = "abe_clkdm",
  1751. };
  1752. static const struct clksel mcbsp4_sync_mux_sel[] = {
  1753. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1754. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1755. { .parent = NULL },
  1756. };
  1757. static struct clk mcbsp4_sync_mux_ck = {
  1758. .name = "mcbsp4_sync_mux_ck",
  1759. .parent = &func_96m_fclk,
  1760. .clksel = mcbsp4_sync_mux_sel,
  1761. .init = &omap2_init_clksel_parent,
  1762. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1763. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1764. .ops = &clkops_null,
  1765. .recalc = &omap2_clksel_recalc,
  1766. };
  1767. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1768. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1769. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1770. { .parent = NULL },
  1771. };
  1772. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1773. static struct clk mcbsp4_fck = {
  1774. .name = "mcbsp4_fck",
  1775. .parent = &mcbsp4_sync_mux_ck,
  1776. .clksel = per_mcbsp4_gfclk_sel,
  1777. .init = &omap2_init_clksel_parent,
  1778. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1779. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1780. .ops = &clkops_omap2_dflt,
  1781. .recalc = &omap2_clksel_recalc,
  1782. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1783. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1784. .clkdm_name = "l4_per_clkdm",
  1785. };
  1786. static struct clk mcpdm_fck = {
  1787. .name = "mcpdm_fck",
  1788. .ops = &clkops_omap2_dflt,
  1789. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1790. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1791. .clkdm_name = "abe_clkdm",
  1792. .parent = &pad_clks_ck,
  1793. .recalc = &followparent_recalc,
  1794. };
  1795. static struct clk mcspi1_fck = {
  1796. .name = "mcspi1_fck",
  1797. .ops = &clkops_omap2_dflt,
  1798. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1799. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1800. .clkdm_name = "l4_per_clkdm",
  1801. .parent = &func_48m_fclk,
  1802. .recalc = &followparent_recalc,
  1803. };
  1804. static struct clk mcspi2_fck = {
  1805. .name = "mcspi2_fck",
  1806. .ops = &clkops_omap2_dflt,
  1807. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1808. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1809. .clkdm_name = "l4_per_clkdm",
  1810. .parent = &func_48m_fclk,
  1811. .recalc = &followparent_recalc,
  1812. };
  1813. static struct clk mcspi3_fck = {
  1814. .name = "mcspi3_fck",
  1815. .ops = &clkops_omap2_dflt,
  1816. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1817. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1818. .clkdm_name = "l4_per_clkdm",
  1819. .parent = &func_48m_fclk,
  1820. .recalc = &followparent_recalc,
  1821. };
  1822. static struct clk mcspi4_fck = {
  1823. .name = "mcspi4_fck",
  1824. .ops = &clkops_omap2_dflt,
  1825. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1826. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1827. .clkdm_name = "l4_per_clkdm",
  1828. .parent = &func_48m_fclk,
  1829. .recalc = &followparent_recalc,
  1830. };
  1831. static const struct clksel hsmmc1_fclk_sel[] = {
  1832. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1833. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1834. { .parent = NULL },
  1835. };
  1836. /* Merged hsmmc1_fclk into mmc1 */
  1837. static struct clk mmc1_fck = {
  1838. .name = "mmc1_fck",
  1839. .parent = &func_64m_fclk,
  1840. .clksel = hsmmc1_fclk_sel,
  1841. .init = &omap2_init_clksel_parent,
  1842. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1843. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1844. .ops = &clkops_omap2_dflt,
  1845. .recalc = &omap2_clksel_recalc,
  1846. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1847. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1848. .clkdm_name = "l3_init_clkdm",
  1849. };
  1850. /* Merged hsmmc2_fclk into mmc2 */
  1851. static struct clk mmc2_fck = {
  1852. .name = "mmc2_fck",
  1853. .parent = &func_64m_fclk,
  1854. .clksel = hsmmc1_fclk_sel,
  1855. .init = &omap2_init_clksel_parent,
  1856. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1857. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1858. .ops = &clkops_omap2_dflt,
  1859. .recalc = &omap2_clksel_recalc,
  1860. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1861. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1862. .clkdm_name = "l3_init_clkdm",
  1863. };
  1864. static struct clk mmc3_fck = {
  1865. .name = "mmc3_fck",
  1866. .ops = &clkops_omap2_dflt,
  1867. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1868. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1869. .clkdm_name = "l4_per_clkdm",
  1870. .parent = &func_48m_fclk,
  1871. .recalc = &followparent_recalc,
  1872. };
  1873. static struct clk mmc4_fck = {
  1874. .name = "mmc4_fck",
  1875. .ops = &clkops_omap2_dflt,
  1876. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1877. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1878. .clkdm_name = "l4_per_clkdm",
  1879. .parent = &func_48m_fclk,
  1880. .recalc = &followparent_recalc,
  1881. };
  1882. static struct clk mmc5_fck = {
  1883. .name = "mmc5_fck",
  1884. .ops = &clkops_omap2_dflt,
  1885. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1886. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1887. .clkdm_name = "l4_per_clkdm",
  1888. .parent = &func_48m_fclk,
  1889. .recalc = &followparent_recalc,
  1890. };
  1891. static struct clk ocp2scp_usb_phy_phy_48m = {
  1892. .name = "ocp2scp_usb_phy_phy_48m",
  1893. .ops = &clkops_omap2_dflt,
  1894. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1895. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1896. .clkdm_name = "l3_init_clkdm",
  1897. .parent = &func_48m_fclk,
  1898. .recalc = &followparent_recalc,
  1899. };
  1900. static struct clk ocp2scp_usb_phy_ick = {
  1901. .name = "ocp2scp_usb_phy_ick",
  1902. .ops = &clkops_omap2_dflt,
  1903. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1904. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1905. .clkdm_name = "l3_init_clkdm",
  1906. .parent = &l4_div_ck,
  1907. .recalc = &followparent_recalc,
  1908. };
  1909. static struct clk ocp_wp_noc_ick = {
  1910. .name = "ocp_wp_noc_ick",
  1911. .ops = &clkops_omap2_dflt,
  1912. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1913. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1914. .flags = ENABLE_ON_INIT,
  1915. .clkdm_name = "l3_instr_clkdm",
  1916. .parent = &l3_div_ck,
  1917. .recalc = &followparent_recalc,
  1918. };
  1919. static struct clk rng_ick = {
  1920. .name = "rng_ick",
  1921. .ops = &clkops_omap2_dflt,
  1922. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1923. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1924. .clkdm_name = "l4_secure_clkdm",
  1925. .parent = &l4_div_ck,
  1926. .recalc = &followparent_recalc,
  1927. };
  1928. static struct clk sha2md5_fck = {
  1929. .name = "sha2md5_fck",
  1930. .ops = &clkops_omap2_dflt,
  1931. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1932. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1933. .clkdm_name = "l4_secure_clkdm",
  1934. .parent = &l3_div_ck,
  1935. .recalc = &followparent_recalc,
  1936. };
  1937. static struct clk sl2if_ick = {
  1938. .name = "sl2if_ick",
  1939. .ops = &clkops_omap2_dflt,
  1940. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1941. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1942. .clkdm_name = "ivahd_clkdm",
  1943. .parent = &dpll_iva_m5x2_ck,
  1944. .recalc = &followparent_recalc,
  1945. };
  1946. static struct clk slimbus1_fclk_1 = {
  1947. .name = "slimbus1_fclk_1",
  1948. .ops = &clkops_omap2_dflt,
  1949. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1950. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1951. .clkdm_name = "abe_clkdm",
  1952. .parent = &func_24m_clk,
  1953. .recalc = &followparent_recalc,
  1954. };
  1955. static struct clk slimbus1_fclk_0 = {
  1956. .name = "slimbus1_fclk_0",
  1957. .ops = &clkops_omap2_dflt,
  1958. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1959. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1960. .clkdm_name = "abe_clkdm",
  1961. .parent = &abe_24m_fclk,
  1962. .recalc = &followparent_recalc,
  1963. };
  1964. static struct clk slimbus1_fclk_2 = {
  1965. .name = "slimbus1_fclk_2",
  1966. .ops = &clkops_omap2_dflt,
  1967. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1968. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1969. .clkdm_name = "abe_clkdm",
  1970. .parent = &pad_clks_ck,
  1971. .recalc = &followparent_recalc,
  1972. };
  1973. static struct clk slimbus1_slimbus_clk = {
  1974. .name = "slimbus1_slimbus_clk",
  1975. .ops = &clkops_omap2_dflt,
  1976. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1977. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1978. .clkdm_name = "abe_clkdm",
  1979. .parent = &slimbus_clk,
  1980. .recalc = &followparent_recalc,
  1981. };
  1982. static struct clk slimbus1_fck = {
  1983. .name = "slimbus1_fck",
  1984. .ops = &clkops_omap2_dflt,
  1985. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1986. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1987. .clkdm_name = "abe_clkdm",
  1988. .parent = &ocp_abe_iclk,
  1989. .recalc = &followparent_recalc,
  1990. };
  1991. static struct clk slimbus2_fclk_1 = {
  1992. .name = "slimbus2_fclk_1",
  1993. .ops = &clkops_omap2_dflt,
  1994. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1995. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1996. .clkdm_name = "l4_per_clkdm",
  1997. .parent = &per_abe_24m_fclk,
  1998. .recalc = &followparent_recalc,
  1999. };
  2000. static struct clk slimbus2_fclk_0 = {
  2001. .name = "slimbus2_fclk_0",
  2002. .ops = &clkops_omap2_dflt,
  2003. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2004. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  2005. .clkdm_name = "l4_per_clkdm",
  2006. .parent = &func_24mc_fclk,
  2007. .recalc = &followparent_recalc,
  2008. };
  2009. static struct clk slimbus2_slimbus_clk = {
  2010. .name = "slimbus2_slimbus_clk",
  2011. .ops = &clkops_omap2_dflt,
  2012. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2013. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2014. .clkdm_name = "l4_per_clkdm",
  2015. .parent = &pad_slimbus_core_clks_ck,
  2016. .recalc = &followparent_recalc,
  2017. };
  2018. static struct clk slimbus2_fck = {
  2019. .name = "slimbus2_fck",
  2020. .ops = &clkops_omap2_dflt,
  2021. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2022. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2023. .clkdm_name = "l4_per_clkdm",
  2024. .parent = &l4_div_ck,
  2025. .recalc = &followparent_recalc,
  2026. };
  2027. static struct clk smartreflex_core_fck = {
  2028. .name = "smartreflex_core_fck",
  2029. .ops = &clkops_omap2_dflt,
  2030. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2031. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2032. .clkdm_name = "l4_ao_clkdm",
  2033. .parent = &l4_wkup_clk_mux_ck,
  2034. .recalc = &followparent_recalc,
  2035. };
  2036. static struct clk smartreflex_iva_fck = {
  2037. .name = "smartreflex_iva_fck",
  2038. .ops = &clkops_omap2_dflt,
  2039. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2040. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2041. .clkdm_name = "l4_ao_clkdm",
  2042. .parent = &l4_wkup_clk_mux_ck,
  2043. .recalc = &followparent_recalc,
  2044. };
  2045. static struct clk smartreflex_mpu_fck = {
  2046. .name = "smartreflex_mpu_fck",
  2047. .ops = &clkops_omap2_dflt,
  2048. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2049. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2050. .clkdm_name = "l4_ao_clkdm",
  2051. .parent = &l4_wkup_clk_mux_ck,
  2052. .recalc = &followparent_recalc,
  2053. };
  2054. /* Merged dmt1_clk_mux into timer1 */
  2055. static struct clk timer1_fck = {
  2056. .name = "timer1_fck",
  2057. .parent = &sys_clkin_ck,
  2058. .clksel = abe_dpll_bypass_clk_mux_sel,
  2059. .init = &omap2_init_clksel_parent,
  2060. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2061. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2062. .ops = &clkops_omap2_dflt,
  2063. .recalc = &omap2_clksel_recalc,
  2064. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2065. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2066. .clkdm_name = "l4_wkup_clkdm",
  2067. };
  2068. /* Merged cm2_dm10_mux into timer10 */
  2069. static struct clk timer10_fck = {
  2070. .name = "timer10_fck",
  2071. .parent = &sys_clkin_ck,
  2072. .clksel = abe_dpll_bypass_clk_mux_sel,
  2073. .init = &omap2_init_clksel_parent,
  2074. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2075. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2076. .ops = &clkops_omap2_dflt,
  2077. .recalc = &omap2_clksel_recalc,
  2078. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2079. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2080. .clkdm_name = "l4_per_clkdm",
  2081. };
  2082. /* Merged cm2_dm11_mux into timer11 */
  2083. static struct clk timer11_fck = {
  2084. .name = "timer11_fck",
  2085. .parent = &sys_clkin_ck,
  2086. .clksel = abe_dpll_bypass_clk_mux_sel,
  2087. .init = &omap2_init_clksel_parent,
  2088. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2089. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2090. .ops = &clkops_omap2_dflt,
  2091. .recalc = &omap2_clksel_recalc,
  2092. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2093. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2094. .clkdm_name = "l4_per_clkdm",
  2095. };
  2096. /* Merged cm2_dm2_mux into timer2 */
  2097. static struct clk timer2_fck = {
  2098. .name = "timer2_fck",
  2099. .parent = &sys_clkin_ck,
  2100. .clksel = abe_dpll_bypass_clk_mux_sel,
  2101. .init = &omap2_init_clksel_parent,
  2102. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2103. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2104. .ops = &clkops_omap2_dflt,
  2105. .recalc = &omap2_clksel_recalc,
  2106. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2107. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2108. .clkdm_name = "l4_per_clkdm",
  2109. };
  2110. /* Merged cm2_dm3_mux into timer3 */
  2111. static struct clk timer3_fck = {
  2112. .name = "timer3_fck",
  2113. .parent = &sys_clkin_ck,
  2114. .clksel = abe_dpll_bypass_clk_mux_sel,
  2115. .init = &omap2_init_clksel_parent,
  2116. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2117. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2118. .ops = &clkops_omap2_dflt,
  2119. .recalc = &omap2_clksel_recalc,
  2120. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2121. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2122. .clkdm_name = "l4_per_clkdm",
  2123. };
  2124. /* Merged cm2_dm4_mux into timer4 */
  2125. static struct clk timer4_fck = {
  2126. .name = "timer4_fck",
  2127. .parent = &sys_clkin_ck,
  2128. .clksel = abe_dpll_bypass_clk_mux_sel,
  2129. .init = &omap2_init_clksel_parent,
  2130. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2131. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2132. .ops = &clkops_omap2_dflt,
  2133. .recalc = &omap2_clksel_recalc,
  2134. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2135. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2136. .clkdm_name = "l4_per_clkdm",
  2137. };
  2138. static const struct clksel timer5_sync_mux_sel[] = {
  2139. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2140. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2141. { .parent = NULL },
  2142. };
  2143. /* Merged timer5_sync_mux into timer5 */
  2144. static struct clk timer5_fck = {
  2145. .name = "timer5_fck",
  2146. .parent = &syc_clk_div_ck,
  2147. .clksel = timer5_sync_mux_sel,
  2148. .init = &omap2_init_clksel_parent,
  2149. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2150. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2151. .ops = &clkops_omap2_dflt,
  2152. .recalc = &omap2_clksel_recalc,
  2153. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2154. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2155. .clkdm_name = "abe_clkdm",
  2156. };
  2157. /* Merged timer6_sync_mux into timer6 */
  2158. static struct clk timer6_fck = {
  2159. .name = "timer6_fck",
  2160. .parent = &syc_clk_div_ck,
  2161. .clksel = timer5_sync_mux_sel,
  2162. .init = &omap2_init_clksel_parent,
  2163. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2164. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2165. .ops = &clkops_omap2_dflt,
  2166. .recalc = &omap2_clksel_recalc,
  2167. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2168. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2169. .clkdm_name = "abe_clkdm",
  2170. };
  2171. /* Merged timer7_sync_mux into timer7 */
  2172. static struct clk timer7_fck = {
  2173. .name = "timer7_fck",
  2174. .parent = &syc_clk_div_ck,
  2175. .clksel = timer5_sync_mux_sel,
  2176. .init = &omap2_init_clksel_parent,
  2177. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2178. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2179. .ops = &clkops_omap2_dflt,
  2180. .recalc = &omap2_clksel_recalc,
  2181. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2182. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2183. .clkdm_name = "abe_clkdm",
  2184. };
  2185. /* Merged timer8_sync_mux into timer8 */
  2186. static struct clk timer8_fck = {
  2187. .name = "timer8_fck",
  2188. .parent = &syc_clk_div_ck,
  2189. .clksel = timer5_sync_mux_sel,
  2190. .init = &omap2_init_clksel_parent,
  2191. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2192. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2193. .ops = &clkops_omap2_dflt,
  2194. .recalc = &omap2_clksel_recalc,
  2195. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2196. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2197. .clkdm_name = "abe_clkdm",
  2198. };
  2199. /* Merged cm2_dm9_mux into timer9 */
  2200. static struct clk timer9_fck = {
  2201. .name = "timer9_fck",
  2202. .parent = &sys_clkin_ck,
  2203. .clksel = abe_dpll_bypass_clk_mux_sel,
  2204. .init = &omap2_init_clksel_parent,
  2205. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2206. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2207. .ops = &clkops_omap2_dflt,
  2208. .recalc = &omap2_clksel_recalc,
  2209. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2210. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2211. .clkdm_name = "l4_per_clkdm",
  2212. };
  2213. static struct clk uart1_fck = {
  2214. .name = "uart1_fck",
  2215. .ops = &clkops_omap2_dflt,
  2216. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2217. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2218. .clkdm_name = "l4_per_clkdm",
  2219. .parent = &func_48m_fclk,
  2220. .recalc = &followparent_recalc,
  2221. };
  2222. static struct clk uart2_fck = {
  2223. .name = "uart2_fck",
  2224. .ops = &clkops_omap2_dflt,
  2225. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2226. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2227. .clkdm_name = "l4_per_clkdm",
  2228. .parent = &func_48m_fclk,
  2229. .recalc = &followparent_recalc,
  2230. };
  2231. static struct clk uart3_fck = {
  2232. .name = "uart3_fck",
  2233. .ops = &clkops_omap2_dflt,
  2234. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2235. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2236. .clkdm_name = "l4_per_clkdm",
  2237. .parent = &func_48m_fclk,
  2238. .recalc = &followparent_recalc,
  2239. };
  2240. static struct clk uart4_fck = {
  2241. .name = "uart4_fck",
  2242. .ops = &clkops_omap2_dflt,
  2243. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2244. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2245. .clkdm_name = "l4_per_clkdm",
  2246. .parent = &func_48m_fclk,
  2247. .recalc = &followparent_recalc,
  2248. };
  2249. static struct clk usb_host_fs_fck = {
  2250. .name = "usb_host_fs_fck",
  2251. .ops = &clkops_omap2_dflt,
  2252. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2253. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2254. .clkdm_name = "l3_init_clkdm",
  2255. .parent = &func_48mc_fclk,
  2256. .recalc = &followparent_recalc,
  2257. };
  2258. static const struct clksel utmi_p1_gfclk_sel[] = {
  2259. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2260. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2261. { .parent = NULL },
  2262. };
  2263. static struct clk utmi_p1_gfclk = {
  2264. .name = "utmi_p1_gfclk",
  2265. .parent = &init_60m_fclk,
  2266. .clksel = utmi_p1_gfclk_sel,
  2267. .init = &omap2_init_clksel_parent,
  2268. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2269. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2270. .ops = &clkops_null,
  2271. .recalc = &omap2_clksel_recalc,
  2272. };
  2273. static struct clk usb_host_hs_utmi_p1_clk = {
  2274. .name = "usb_host_hs_utmi_p1_clk",
  2275. .ops = &clkops_omap2_dflt,
  2276. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2277. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2278. .clkdm_name = "l3_init_clkdm",
  2279. .parent = &utmi_p1_gfclk,
  2280. .recalc = &followparent_recalc,
  2281. };
  2282. static const struct clksel utmi_p2_gfclk_sel[] = {
  2283. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2284. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2285. { .parent = NULL },
  2286. };
  2287. static struct clk utmi_p2_gfclk = {
  2288. .name = "utmi_p2_gfclk",
  2289. .parent = &init_60m_fclk,
  2290. .clksel = utmi_p2_gfclk_sel,
  2291. .init = &omap2_init_clksel_parent,
  2292. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2293. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2294. .ops = &clkops_null,
  2295. .recalc = &omap2_clksel_recalc,
  2296. };
  2297. static struct clk usb_host_hs_utmi_p2_clk = {
  2298. .name = "usb_host_hs_utmi_p2_clk",
  2299. .ops = &clkops_omap2_dflt,
  2300. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2301. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2302. .clkdm_name = "l3_init_clkdm",
  2303. .parent = &utmi_p2_gfclk,
  2304. .recalc = &followparent_recalc,
  2305. };
  2306. static struct clk usb_host_hs_utmi_p3_clk = {
  2307. .name = "usb_host_hs_utmi_p3_clk",
  2308. .ops = &clkops_omap2_dflt,
  2309. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2310. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2311. .clkdm_name = "l3_init_clkdm",
  2312. .parent = &init_60m_fclk,
  2313. .recalc = &followparent_recalc,
  2314. };
  2315. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2316. .name = "usb_host_hs_hsic480m_p1_clk",
  2317. .ops = &clkops_omap2_dflt,
  2318. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2319. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2320. .clkdm_name = "l3_init_clkdm",
  2321. .parent = &dpll_usb_m2_ck,
  2322. .recalc = &followparent_recalc,
  2323. };
  2324. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2325. .name = "usb_host_hs_hsic60m_p1_clk",
  2326. .ops = &clkops_omap2_dflt,
  2327. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2328. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2329. .clkdm_name = "l3_init_clkdm",
  2330. .parent = &init_60m_fclk,
  2331. .recalc = &followparent_recalc,
  2332. };
  2333. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2334. .name = "usb_host_hs_hsic60m_p2_clk",
  2335. .ops = &clkops_omap2_dflt,
  2336. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2337. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2338. .clkdm_name = "l3_init_clkdm",
  2339. .parent = &init_60m_fclk,
  2340. .recalc = &followparent_recalc,
  2341. };
  2342. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2343. .name = "usb_host_hs_hsic480m_p2_clk",
  2344. .ops = &clkops_omap2_dflt,
  2345. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2346. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2347. .clkdm_name = "l3_init_clkdm",
  2348. .parent = &dpll_usb_m2_ck,
  2349. .recalc = &followparent_recalc,
  2350. };
  2351. static struct clk usb_host_hs_func48mclk = {
  2352. .name = "usb_host_hs_func48mclk",
  2353. .ops = &clkops_omap2_dflt,
  2354. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2355. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2356. .clkdm_name = "l3_init_clkdm",
  2357. .parent = &func_48mc_fclk,
  2358. .recalc = &followparent_recalc,
  2359. };
  2360. static struct clk usb_host_hs_fck = {
  2361. .name = "usb_host_hs_fck",
  2362. .ops = &clkops_omap2_dflt,
  2363. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2364. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2365. .clkdm_name = "l3_init_clkdm",
  2366. .parent = &init_60m_fclk,
  2367. .recalc = &followparent_recalc,
  2368. };
  2369. static const struct clksel otg_60m_gfclk_sel[] = {
  2370. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2371. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2372. { .parent = NULL },
  2373. };
  2374. static struct clk otg_60m_gfclk = {
  2375. .name = "otg_60m_gfclk",
  2376. .parent = &utmi_phy_clkout_ck,
  2377. .clksel = otg_60m_gfclk_sel,
  2378. .init = &omap2_init_clksel_parent,
  2379. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2380. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2381. .ops = &clkops_null,
  2382. .recalc = &omap2_clksel_recalc,
  2383. };
  2384. static struct clk usb_otg_hs_xclk = {
  2385. .name = "usb_otg_hs_xclk",
  2386. .ops = &clkops_omap2_dflt,
  2387. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2388. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2389. .clkdm_name = "l3_init_clkdm",
  2390. .parent = &otg_60m_gfclk,
  2391. .recalc = &followparent_recalc,
  2392. };
  2393. static struct clk usb_otg_hs_ick = {
  2394. .name = "usb_otg_hs_ick",
  2395. .ops = &clkops_omap2_dflt,
  2396. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2397. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2398. .clkdm_name = "l3_init_clkdm",
  2399. .parent = &l3_div_ck,
  2400. .recalc = &followparent_recalc,
  2401. };
  2402. static struct clk usb_phy_cm_clk32k = {
  2403. .name = "usb_phy_cm_clk32k",
  2404. .ops = &clkops_omap2_dflt,
  2405. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2406. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2407. .clkdm_name = "l4_ao_clkdm",
  2408. .parent = &sys_32k_ck,
  2409. .recalc = &followparent_recalc,
  2410. };
  2411. static struct clk usb_tll_hs_usb_ch2_clk = {
  2412. .name = "usb_tll_hs_usb_ch2_clk",
  2413. .ops = &clkops_omap2_dflt,
  2414. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2415. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2416. .clkdm_name = "l3_init_clkdm",
  2417. .parent = &init_60m_fclk,
  2418. .recalc = &followparent_recalc,
  2419. };
  2420. static struct clk usb_tll_hs_usb_ch0_clk = {
  2421. .name = "usb_tll_hs_usb_ch0_clk",
  2422. .ops = &clkops_omap2_dflt,
  2423. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2424. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2425. .clkdm_name = "l3_init_clkdm",
  2426. .parent = &init_60m_fclk,
  2427. .recalc = &followparent_recalc,
  2428. };
  2429. static struct clk usb_tll_hs_usb_ch1_clk = {
  2430. .name = "usb_tll_hs_usb_ch1_clk",
  2431. .ops = &clkops_omap2_dflt,
  2432. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2433. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2434. .clkdm_name = "l3_init_clkdm",
  2435. .parent = &init_60m_fclk,
  2436. .recalc = &followparent_recalc,
  2437. };
  2438. static struct clk usb_tll_hs_ick = {
  2439. .name = "usb_tll_hs_ick",
  2440. .ops = &clkops_omap2_dflt,
  2441. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2442. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2443. .clkdm_name = "l3_init_clkdm",
  2444. .parent = &l4_div_ck,
  2445. .recalc = &followparent_recalc,
  2446. };
  2447. static const struct clksel_rate div2_14to18_rates[] = {
  2448. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2449. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2450. { .div = 0 },
  2451. };
  2452. static const struct clksel usim_fclk_div[] = {
  2453. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2454. { .parent = NULL },
  2455. };
  2456. static struct clk usim_ck = {
  2457. .name = "usim_ck",
  2458. .parent = &dpll_per_m4x2_ck,
  2459. .clksel = usim_fclk_div,
  2460. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2461. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2462. .ops = &clkops_null,
  2463. .recalc = &omap2_clksel_recalc,
  2464. .round_rate = &omap2_clksel_round_rate,
  2465. .set_rate = &omap2_clksel_set_rate,
  2466. };
  2467. static struct clk usim_fclk = {
  2468. .name = "usim_fclk",
  2469. .ops = &clkops_omap2_dflt,
  2470. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2471. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2472. .clkdm_name = "l4_wkup_clkdm",
  2473. .parent = &usim_ck,
  2474. .recalc = &followparent_recalc,
  2475. };
  2476. static struct clk usim_fck = {
  2477. .name = "usim_fck",
  2478. .ops = &clkops_omap2_dflt,
  2479. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2480. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2481. .clkdm_name = "l4_wkup_clkdm",
  2482. .parent = &sys_32k_ck,
  2483. .recalc = &followparent_recalc,
  2484. };
  2485. static struct clk wd_timer2_fck = {
  2486. .name = "wd_timer2_fck",
  2487. .ops = &clkops_omap2_dflt,
  2488. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2489. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2490. .clkdm_name = "l4_wkup_clkdm",
  2491. .parent = &sys_32k_ck,
  2492. .recalc = &followparent_recalc,
  2493. };
  2494. static struct clk wd_timer3_fck = {
  2495. .name = "wd_timer3_fck",
  2496. .ops = &clkops_omap2_dflt,
  2497. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2498. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2499. .clkdm_name = "abe_clkdm",
  2500. .parent = &sys_32k_ck,
  2501. .recalc = &followparent_recalc,
  2502. };
  2503. /* Remaining optional clocks */
  2504. static const struct clksel stm_clk_div_div[] = {
  2505. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2506. { .parent = NULL },
  2507. };
  2508. static struct clk stm_clk_div_ck = {
  2509. .name = "stm_clk_div_ck",
  2510. .parent = &pmd_stm_clock_mux_ck,
  2511. .clksel = stm_clk_div_div,
  2512. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2513. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2514. .ops = &clkops_null,
  2515. .recalc = &omap2_clksel_recalc,
  2516. .round_rate = &omap2_clksel_round_rate,
  2517. .set_rate = &omap2_clksel_set_rate,
  2518. };
  2519. static const struct clksel trace_clk_div_div[] = {
  2520. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2521. { .parent = NULL },
  2522. };
  2523. static struct clk trace_clk_div_ck = {
  2524. .name = "trace_clk_div_ck",
  2525. .parent = &pmd_trace_clk_mux_ck,
  2526. .clksel = trace_clk_div_div,
  2527. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2528. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2529. .ops = &clkops_null,
  2530. .recalc = &omap2_clksel_recalc,
  2531. .round_rate = &omap2_clksel_round_rate,
  2532. .set_rate = &omap2_clksel_set_rate,
  2533. };
  2534. /* SCRM aux clk nodes */
  2535. static const struct clksel auxclk_src_sel[] = {
  2536. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2537. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2538. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2539. { .parent = NULL },
  2540. };
  2541. static const struct clksel_rate div16_1to16_rates[] = {
  2542. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  2543. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  2544. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  2545. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  2546. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  2547. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  2548. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  2549. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  2550. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  2551. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  2552. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  2553. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  2554. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  2555. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  2556. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  2557. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  2558. { .div = 0 },
  2559. };
  2560. static struct clk auxclk0_src_ck = {
  2561. .name = "auxclk0_src_ck",
  2562. .parent = &sys_clkin_ck,
  2563. .init = &omap2_init_clksel_parent,
  2564. .ops = &clkops_omap2_dflt,
  2565. .clksel = auxclk_src_sel,
  2566. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2567. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2568. .recalc = &omap2_clksel_recalc,
  2569. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2570. .enable_bit = OMAP4_ENABLE_SHIFT,
  2571. };
  2572. static const struct clksel auxclk0_sel[] = {
  2573. { .parent = &auxclk0_src_ck, .rates = div16_1to16_rates },
  2574. { .parent = NULL },
  2575. };
  2576. static struct clk auxclk0_ck = {
  2577. .name = "auxclk0_ck",
  2578. .parent = &auxclk0_src_ck,
  2579. .clksel = auxclk0_sel,
  2580. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2581. .clksel_mask = OMAP4_CLKDIV_MASK,
  2582. .ops = &clkops_null,
  2583. .recalc = &omap2_clksel_recalc,
  2584. .round_rate = &omap2_clksel_round_rate,
  2585. .set_rate = &omap2_clksel_set_rate,
  2586. };
  2587. static struct clk auxclk1_src_ck = {
  2588. .name = "auxclk1_src_ck",
  2589. .parent = &sys_clkin_ck,
  2590. .init = &omap2_init_clksel_parent,
  2591. .ops = &clkops_omap2_dflt,
  2592. .clksel = auxclk_src_sel,
  2593. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2594. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2595. .recalc = &omap2_clksel_recalc,
  2596. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2597. .enable_bit = OMAP4_ENABLE_SHIFT,
  2598. };
  2599. static const struct clksel auxclk1_sel[] = {
  2600. { .parent = &auxclk1_src_ck, .rates = div16_1to16_rates },
  2601. { .parent = NULL },
  2602. };
  2603. static struct clk auxclk1_ck = {
  2604. .name = "auxclk1_ck",
  2605. .parent = &auxclk1_src_ck,
  2606. .clksel = auxclk1_sel,
  2607. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2608. .clksel_mask = OMAP4_CLKDIV_MASK,
  2609. .ops = &clkops_null,
  2610. .recalc = &omap2_clksel_recalc,
  2611. .round_rate = &omap2_clksel_round_rate,
  2612. .set_rate = &omap2_clksel_set_rate,
  2613. };
  2614. static struct clk auxclk2_src_ck = {
  2615. .name = "auxclk2_src_ck",
  2616. .parent = &sys_clkin_ck,
  2617. .init = &omap2_init_clksel_parent,
  2618. .ops = &clkops_omap2_dflt,
  2619. .clksel = auxclk_src_sel,
  2620. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2621. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2622. .recalc = &omap2_clksel_recalc,
  2623. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2624. .enable_bit = OMAP4_ENABLE_SHIFT,
  2625. };
  2626. static const struct clksel auxclk2_sel[] = {
  2627. { .parent = &auxclk2_src_ck, .rates = div16_1to16_rates },
  2628. { .parent = NULL },
  2629. };
  2630. static struct clk auxclk2_ck = {
  2631. .name = "auxclk2_ck",
  2632. .parent = &auxclk2_src_ck,
  2633. .clksel = auxclk2_sel,
  2634. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2635. .clksel_mask = OMAP4_CLKDIV_MASK,
  2636. .ops = &clkops_null,
  2637. .recalc = &omap2_clksel_recalc,
  2638. .round_rate = &omap2_clksel_round_rate,
  2639. .set_rate = &omap2_clksel_set_rate,
  2640. };
  2641. static struct clk auxclk3_src_ck = {
  2642. .name = "auxclk3_src_ck",
  2643. .parent = &sys_clkin_ck,
  2644. .init = &omap2_init_clksel_parent,
  2645. .ops = &clkops_omap2_dflt,
  2646. .clksel = auxclk_src_sel,
  2647. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2648. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2649. .recalc = &omap2_clksel_recalc,
  2650. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2651. .enable_bit = OMAP4_ENABLE_SHIFT,
  2652. };
  2653. static const struct clksel auxclk3_sel[] = {
  2654. { .parent = &auxclk3_src_ck, .rates = div16_1to16_rates },
  2655. { .parent = NULL },
  2656. };
  2657. static struct clk auxclk3_ck = {
  2658. .name = "auxclk3_ck",
  2659. .parent = &auxclk3_src_ck,
  2660. .clksel = auxclk3_sel,
  2661. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2662. .clksel_mask = OMAP4_CLKDIV_MASK,
  2663. .ops = &clkops_null,
  2664. .recalc = &omap2_clksel_recalc,
  2665. .round_rate = &omap2_clksel_round_rate,
  2666. .set_rate = &omap2_clksel_set_rate,
  2667. };
  2668. static struct clk auxclk4_src_ck = {
  2669. .name = "auxclk4_src_ck",
  2670. .parent = &sys_clkin_ck,
  2671. .init = &omap2_init_clksel_parent,
  2672. .ops = &clkops_omap2_dflt,
  2673. .clksel = auxclk_src_sel,
  2674. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2675. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2676. .recalc = &omap2_clksel_recalc,
  2677. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2678. .enable_bit = OMAP4_ENABLE_SHIFT,
  2679. };
  2680. static const struct clksel auxclk4_sel[] = {
  2681. { .parent = &auxclk4_src_ck, .rates = div16_1to16_rates },
  2682. { .parent = NULL },
  2683. };
  2684. static struct clk auxclk4_ck = {
  2685. .name = "auxclk4_ck",
  2686. .parent = &auxclk4_src_ck,
  2687. .clksel = auxclk4_sel,
  2688. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2689. .clksel_mask = OMAP4_CLKDIV_MASK,
  2690. .ops = &clkops_null,
  2691. .recalc = &omap2_clksel_recalc,
  2692. .round_rate = &omap2_clksel_round_rate,
  2693. .set_rate = &omap2_clksel_set_rate,
  2694. };
  2695. static struct clk auxclk5_src_ck = {
  2696. .name = "auxclk5_src_ck",
  2697. .parent = &sys_clkin_ck,
  2698. .init = &omap2_init_clksel_parent,
  2699. .ops = &clkops_omap2_dflt,
  2700. .clksel = auxclk_src_sel,
  2701. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2702. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2703. .recalc = &omap2_clksel_recalc,
  2704. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2705. .enable_bit = OMAP4_ENABLE_SHIFT,
  2706. };
  2707. static const struct clksel auxclk5_sel[] = {
  2708. { .parent = &auxclk5_src_ck, .rates = div16_1to16_rates },
  2709. { .parent = NULL },
  2710. };
  2711. static struct clk auxclk5_ck = {
  2712. .name = "auxclk5_ck",
  2713. .parent = &auxclk5_src_ck,
  2714. .clksel = auxclk5_sel,
  2715. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2716. .clksel_mask = OMAP4_CLKDIV_MASK,
  2717. .ops = &clkops_null,
  2718. .recalc = &omap2_clksel_recalc,
  2719. .round_rate = &omap2_clksel_round_rate,
  2720. .set_rate = &omap2_clksel_set_rate,
  2721. };
  2722. static const struct clksel auxclkreq_sel[] = {
  2723. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2724. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2725. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2726. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2727. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2728. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2729. { .parent = NULL },
  2730. };
  2731. static struct clk auxclkreq0_ck = {
  2732. .name = "auxclkreq0_ck",
  2733. .parent = &auxclk0_ck,
  2734. .init = &omap2_init_clksel_parent,
  2735. .ops = &clkops_null,
  2736. .clksel = auxclkreq_sel,
  2737. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2738. .clksel_mask = OMAP4_MAPPING_MASK,
  2739. .recalc = &omap2_clksel_recalc,
  2740. };
  2741. static struct clk auxclkreq1_ck = {
  2742. .name = "auxclkreq1_ck",
  2743. .parent = &auxclk1_ck,
  2744. .init = &omap2_init_clksel_parent,
  2745. .ops = &clkops_null,
  2746. .clksel = auxclkreq_sel,
  2747. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2748. .clksel_mask = OMAP4_MAPPING_MASK,
  2749. .recalc = &omap2_clksel_recalc,
  2750. };
  2751. static struct clk auxclkreq2_ck = {
  2752. .name = "auxclkreq2_ck",
  2753. .parent = &auxclk2_ck,
  2754. .init = &omap2_init_clksel_parent,
  2755. .ops = &clkops_null,
  2756. .clksel = auxclkreq_sel,
  2757. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2758. .clksel_mask = OMAP4_MAPPING_MASK,
  2759. .recalc = &omap2_clksel_recalc,
  2760. };
  2761. static struct clk auxclkreq3_ck = {
  2762. .name = "auxclkreq3_ck",
  2763. .parent = &auxclk3_ck,
  2764. .init = &omap2_init_clksel_parent,
  2765. .ops = &clkops_null,
  2766. .clksel = auxclkreq_sel,
  2767. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2768. .clksel_mask = OMAP4_MAPPING_MASK,
  2769. .recalc = &omap2_clksel_recalc,
  2770. };
  2771. static struct clk auxclkreq4_ck = {
  2772. .name = "auxclkreq4_ck",
  2773. .parent = &auxclk4_ck,
  2774. .init = &omap2_init_clksel_parent,
  2775. .ops = &clkops_null,
  2776. .clksel = auxclkreq_sel,
  2777. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2778. .clksel_mask = OMAP4_MAPPING_MASK,
  2779. .recalc = &omap2_clksel_recalc,
  2780. };
  2781. static struct clk auxclkreq5_ck = {
  2782. .name = "auxclkreq5_ck",
  2783. .parent = &auxclk5_ck,
  2784. .init = &omap2_init_clksel_parent,
  2785. .ops = &clkops_null,
  2786. .clksel = auxclkreq_sel,
  2787. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2788. .clksel_mask = OMAP4_MAPPING_MASK,
  2789. .recalc = &omap2_clksel_recalc,
  2790. };
  2791. /*
  2792. * clkdev
  2793. */
  2794. static struct omap_clk omap44xx_clks[] = {
  2795. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2796. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2797. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2798. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2799. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2800. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2801. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2802. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2803. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2804. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2805. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2806. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2807. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2808. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2809. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2810. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2811. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2812. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2813. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2814. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2815. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2816. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2817. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2818. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2819. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2820. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2821. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2822. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2823. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2824. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2825. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2826. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2827. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2828. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2829. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2830. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2831. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2832. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2833. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2834. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2835. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2836. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2837. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2838. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2839. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2840. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2841. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2842. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2843. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2844. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2845. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2846. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2847. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2848. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2849. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2850. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2851. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2852. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2853. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2854. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2855. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2856. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2857. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2858. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2859. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2860. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2861. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2862. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2863. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2864. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2865. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2866. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2867. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2868. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2869. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2870. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2871. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2872. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2873. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2874. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  2875. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2876. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2877. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2878. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2879. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2880. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2881. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2882. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2883. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2884. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2885. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  2886. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2887. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  2888. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2889. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2890. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2891. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2892. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2893. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2894. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2895. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  2896. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2897. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2898. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2899. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2900. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2901. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2902. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2903. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2904. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2905. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2906. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2907. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2908. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2909. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2910. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2911. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2912. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2913. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2914. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2915. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  2916. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2917. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  2918. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  2919. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  2920. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  2921. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2922. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2923. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2924. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2925. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2926. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2927. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2928. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2929. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2930. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2931. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  2932. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2933. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  2934. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2935. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  2936. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2937. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  2938. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2939. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  2940. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  2941. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  2942. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  2943. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  2944. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  2945. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  2946. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  2947. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  2948. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2949. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2950. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2951. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2952. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2953. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2954. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2955. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2956. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2957. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2958. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2959. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2960. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2961. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2962. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2963. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2964. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2965. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2966. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2967. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2968. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2969. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2970. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2971. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2972. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2973. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2974. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2975. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2976. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2977. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2978. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2979. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2980. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2981. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  2982. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2983. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2984. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2985. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2986. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2987. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2988. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2989. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2990. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2991. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2992. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  2993. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2994. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2995. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  2996. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2997. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2998. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2999. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  3000. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  3001. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  3002. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  3003. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  3004. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  3005. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  3006. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  3007. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  3008. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  3009. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  3010. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  3011. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  3012. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  3013. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  3014. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  3015. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  3016. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  3017. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  3018. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  3019. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  3020. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  3021. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  3022. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  3023. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  3024. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  3025. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  3026. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  3027. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  3028. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  3029. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  3030. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  3031. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  3032. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  3033. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  3034. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  3035. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  3036. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  3037. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  3038. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  3039. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  3040. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  3041. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  3042. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  3043. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  3044. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  3045. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  3046. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  3047. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  3048. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  3049. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  3050. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  3051. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  3052. CLK("omap_timer.1", "32k_ck", &sys_32k_ck, CK_443X),
  3053. CLK("omap_timer.2", "32k_ck", &sys_32k_ck, CK_443X),
  3054. CLK("omap_timer.3", "32k_ck", &sys_32k_ck, CK_443X),
  3055. CLK("omap_timer.4", "32k_ck", &sys_32k_ck, CK_443X),
  3056. CLK("omap_timer.5", "32k_ck", &sys_32k_ck, CK_443X),
  3057. CLK("omap_timer.6", "32k_ck", &sys_32k_ck, CK_443X),
  3058. CLK("omap_timer.7", "32k_ck", &sys_32k_ck, CK_443X),
  3059. CLK("omap_timer.8", "32k_ck", &sys_32k_ck, CK_443X),
  3060. CLK("omap_timer.9", "32k_ck", &sys_32k_ck, CK_443X),
  3061. CLK("omap_timer.10", "32k_ck", &sys_32k_ck, CK_443X),
  3062. CLK("omap_timer.11", "32k_ck", &sys_32k_ck, CK_443X),
  3063. CLK("omap_timer.1", "sys_ck", &sys_clkin_ck, CK_443X),
  3064. CLK("omap_timer.2", "sys_ck", &sys_clkin_ck, CK_443X),
  3065. CLK("omap_timer.3", "sys_ck", &sys_clkin_ck, CK_443X),
  3066. CLK("omap_timer.4", "sys_ck", &sys_clkin_ck, CK_443X),
  3067. CLK("omap_timer.9", "sys_ck", &sys_clkin_ck, CK_443X),
  3068. CLK("omap_timer.10", "sys_ck", &sys_clkin_ck, CK_443X),
  3069. CLK("omap_timer.11", "sys_ck", &sys_clkin_ck, CK_443X),
  3070. CLK("omap_timer.5", "sys_ck", &syc_clk_div_ck, CK_443X),
  3071. CLK("omap_timer.6", "sys_ck", &syc_clk_div_ck, CK_443X),
  3072. CLK("omap_timer.7", "sys_ck", &syc_clk_div_ck, CK_443X),
  3073. CLK("omap_timer.8", "sys_ck", &syc_clk_div_ck, CK_443X),
  3074. };
  3075. int __init omap4xxx_clk_init(void)
  3076. {
  3077. struct omap_clk *c;
  3078. u32 cpu_clkflg;
  3079. if (cpu_is_omap443x()) {
  3080. cpu_mask = RATE_IN_4430;
  3081. cpu_clkflg = CK_443X;
  3082. } else if (cpu_is_omap446x()) {
  3083. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  3084. cpu_clkflg = CK_446X | CK_443X;
  3085. } else {
  3086. return 0;
  3087. }
  3088. clk_init(&omap2_clk_functions);
  3089. /*
  3090. * Must stay commented until all OMAP SoC drivers are
  3091. * converted to runtime PM, or drivers may start crashing
  3092. *
  3093. * omap2_clk_disable_clkdm_control();
  3094. */
  3095. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3096. c++)
  3097. clk_preinit(c->lk.clk);
  3098. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3099. c++)
  3100. if (c->cpu & cpu_clkflg) {
  3101. clkdev_add(&c->lk);
  3102. clk_register(c->lk.clk);
  3103. omap2_init_clk_clkdm(c->lk.clk);
  3104. }
  3105. /* Disable autoidle on all clocks; let the PM code enable it later */
  3106. omap_clk_disable_autoidle_all();
  3107. recalculate_root_clocks();
  3108. /*
  3109. * Only enable those clocks we will need, let the drivers
  3110. * enable other clocks as necessary
  3111. */
  3112. clk_enable_init_clocks();
  3113. return 0;
  3114. }