common.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. * arch/arm/mach-lpc32xx/common.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/err.h>
  23. #include <linux/i2c.h>
  24. #include <linux/i2c-pnx.h>
  25. #include <linux/io.h>
  26. #include <asm/mach/map.h>
  27. #include <mach/hardware.h>
  28. #include <mach/platform.h>
  29. #include "common.h"
  30. /*
  31. * Returns the unique ID for the device
  32. */
  33. void lpc32xx_get_uid(u32 devid[4])
  34. {
  35. int i;
  36. for (i = 0; i < 4; i++)
  37. devid[i] = __raw_readl(LPC32XX_CLKPWR_DEVID(i << 2));
  38. }
  39. /*
  40. * Returns SYSCLK source
  41. * 0 = PLL397, 1 = main oscillator
  42. */
  43. int clk_is_sysclk_mainosc(void)
  44. {
  45. if ((__raw_readl(LPC32XX_CLKPWR_SYSCLK_CTRL) &
  46. LPC32XX_CLKPWR_SYSCTRL_SYSCLKMUX) == 0)
  47. return 1;
  48. return 0;
  49. }
  50. /*
  51. * System reset via the watchdog timer
  52. */
  53. static void lpc32xx_watchdog_reset(void)
  54. {
  55. /* Make sure WDT clocks are enabled */
  56. __raw_writel(LPC32XX_CLKPWR_PWMCLK_WDOG_EN,
  57. LPC32XX_CLKPWR_TIMER_CLK_CTRL);
  58. /* Instant assert of RESETOUT_N with pulse length 1mS */
  59. __raw_writel(13000, io_p2v(LPC32XX_WDTIM_BASE + 0x18));
  60. __raw_writel(0x70, io_p2v(LPC32XX_WDTIM_BASE + 0xC));
  61. }
  62. /*
  63. * Detects and returns IRAM size for the device variation
  64. */
  65. #define LPC32XX_IRAM_BANK_SIZE SZ_128K
  66. static u32 iram_size;
  67. u32 lpc32xx_return_iram_size(void)
  68. {
  69. if (iram_size == 0) {
  70. u32 savedval1, savedval2;
  71. void __iomem *iramptr1, *iramptr2;
  72. iramptr1 = io_p2v(LPC32XX_IRAM_BASE);
  73. iramptr2 = io_p2v(LPC32XX_IRAM_BASE + LPC32XX_IRAM_BANK_SIZE);
  74. savedval1 = __raw_readl(iramptr1);
  75. savedval2 = __raw_readl(iramptr2);
  76. if (savedval1 == savedval2) {
  77. __raw_writel(savedval2 + 1, iramptr2);
  78. if (__raw_readl(iramptr1) == savedval2 + 1)
  79. iram_size = LPC32XX_IRAM_BANK_SIZE;
  80. else
  81. iram_size = LPC32XX_IRAM_BANK_SIZE * 2;
  82. __raw_writel(savedval2, iramptr2);
  83. } else
  84. iram_size = LPC32XX_IRAM_BANK_SIZE * 2;
  85. }
  86. return iram_size;
  87. }
  88. /*
  89. * Computes PLL rate from PLL register and input clock
  90. */
  91. u32 clk_check_pll_setup(u32 ifreq, struct clk_pll_setup *pllsetup)
  92. {
  93. u32 ilfreq, p, m, n, fcco, fref, cfreq;
  94. int mode;
  95. /*
  96. * PLL requirements
  97. * ifreq must be >= 1MHz and <= 20MHz
  98. * FCCO must be >= 156MHz and <= 320MHz
  99. * FREF must be >= 1MHz and <= 27MHz
  100. * Assume the passed input data is not valid
  101. */
  102. ilfreq = ifreq;
  103. m = pllsetup->pll_m;
  104. n = pllsetup->pll_n;
  105. p = pllsetup->pll_p;
  106. mode = (pllsetup->cco_bypass_b15 << 2) |
  107. (pllsetup->direct_output_b14 << 1) |
  108. pllsetup->fdbk_div_ctrl_b13;
  109. switch (mode) {
  110. case 0x0: /* Non-integer mode */
  111. cfreq = (m * ilfreq) / (2 * p * n);
  112. fcco = (m * ilfreq) / n;
  113. fref = ilfreq / n;
  114. break;
  115. case 0x1: /* integer mode */
  116. cfreq = (m * ilfreq) / n;
  117. fcco = (m * ilfreq) / (n * 2 * p);
  118. fref = ilfreq / n;
  119. break;
  120. case 0x2:
  121. case 0x3: /* Direct mode */
  122. cfreq = (m * ilfreq) / n;
  123. fcco = cfreq;
  124. fref = ilfreq / n;
  125. break;
  126. case 0x4:
  127. case 0x5: /* Bypass mode */
  128. cfreq = ilfreq / (2 * p);
  129. fcco = 156000000;
  130. fref = 1000000;
  131. break;
  132. case 0x6:
  133. case 0x7: /* Direct bypass mode */
  134. default:
  135. cfreq = ilfreq;
  136. fcco = 156000000;
  137. fref = 1000000;
  138. break;
  139. }
  140. if (fcco < 156000000 || fcco > 320000000)
  141. cfreq = 0;
  142. if (fref < 1000000 || fref > 27000000)
  143. cfreq = 0;
  144. return (u32) cfreq;
  145. }
  146. u32 clk_get_pclk_div(void)
  147. {
  148. return 1 + ((__raw_readl(LPC32XX_CLKPWR_HCLK_DIV) >> 2) & 0x1F);
  149. }
  150. static struct map_desc lpc32xx_io_desc[] __initdata = {
  151. {
  152. .virtual = IO_ADDRESS(LPC32XX_AHB0_START),
  153. .pfn = __phys_to_pfn(LPC32XX_AHB0_START),
  154. .length = LPC32XX_AHB0_SIZE,
  155. .type = MT_DEVICE
  156. },
  157. {
  158. .virtual = IO_ADDRESS(LPC32XX_AHB1_START),
  159. .pfn = __phys_to_pfn(LPC32XX_AHB1_START),
  160. .length = LPC32XX_AHB1_SIZE,
  161. .type = MT_DEVICE
  162. },
  163. {
  164. .virtual = IO_ADDRESS(LPC32XX_FABAPB_START),
  165. .pfn = __phys_to_pfn(LPC32XX_FABAPB_START),
  166. .length = LPC32XX_FABAPB_SIZE,
  167. .type = MT_DEVICE
  168. },
  169. {
  170. .virtual = IO_ADDRESS(LPC32XX_IRAM_BASE),
  171. .pfn = __phys_to_pfn(LPC32XX_IRAM_BASE),
  172. .length = (LPC32XX_IRAM_BANK_SIZE * 2),
  173. .type = MT_DEVICE
  174. },
  175. };
  176. void __init lpc32xx_map_io(void)
  177. {
  178. iotable_init(lpc32xx_io_desc, ARRAY_SIZE(lpc32xx_io_desc));
  179. }
  180. void lpc23xx_restart(char mode, const char *cmd)
  181. {
  182. switch (mode) {
  183. case 's':
  184. case 'h':
  185. lpc32xx_watchdog_reset();
  186. break;
  187. default:
  188. /* Do nothing */
  189. break;
  190. }
  191. /* Wait for watchdog to reset system */
  192. while (1)
  193. ;
  194. }
  195. static int __init lpc32xx_display_uid(void)
  196. {
  197. u32 uid[4];
  198. lpc32xx_get_uid(uid);
  199. printk(KERN_INFO "LPC32XX unique ID: %08x%08x%08x%08x\n",
  200. uid[3], uid[2], uid[1], uid[0]);
  201. return 1;
  202. }
  203. arch_initcall(lpc32xx_display_uid);