clk-pllv2.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. #include <linux/kernel.h>
  2. #include <linux/clk.h>
  3. #include <linux/io.h>
  4. #include <linux/errno.h>
  5. #include <linux/delay.h>
  6. #include <linux/slab.h>
  7. #include <linux/err.h>
  8. #include <asm/div64.h>
  9. #include "clk.h"
  10. #define to_clk_pllv2(clk) (container_of(clk, struct clk_pllv2, clk))
  11. /* PLL Register Offsets */
  12. #define MXC_PLL_DP_CTL 0x00
  13. #define MXC_PLL_DP_CONFIG 0x04
  14. #define MXC_PLL_DP_OP 0x08
  15. #define MXC_PLL_DP_MFD 0x0C
  16. #define MXC_PLL_DP_MFN 0x10
  17. #define MXC_PLL_DP_MFNMINUS 0x14
  18. #define MXC_PLL_DP_MFNPLUS 0x18
  19. #define MXC_PLL_DP_HFS_OP 0x1C
  20. #define MXC_PLL_DP_HFS_MFD 0x20
  21. #define MXC_PLL_DP_HFS_MFN 0x24
  22. #define MXC_PLL_DP_MFN_TOGC 0x28
  23. #define MXC_PLL_DP_DESTAT 0x2c
  24. /* PLL Register Bit definitions */
  25. #define MXC_PLL_DP_CTL_MUL_CTRL 0x2000
  26. #define MXC_PLL_DP_CTL_DPDCK0_2_EN 0x1000
  27. #define MXC_PLL_DP_CTL_DPDCK0_2_OFFSET 12
  28. #define MXC_PLL_DP_CTL_ADE 0x800
  29. #define MXC_PLL_DP_CTL_REF_CLK_DIV 0x400
  30. #define MXC_PLL_DP_CTL_REF_CLK_SEL_MASK (3 << 8)
  31. #define MXC_PLL_DP_CTL_REF_CLK_SEL_OFFSET 8
  32. #define MXC_PLL_DP_CTL_HFSM 0x80
  33. #define MXC_PLL_DP_CTL_PRE 0x40
  34. #define MXC_PLL_DP_CTL_UPEN 0x20
  35. #define MXC_PLL_DP_CTL_RST 0x10
  36. #define MXC_PLL_DP_CTL_RCP 0x8
  37. #define MXC_PLL_DP_CTL_PLM 0x4
  38. #define MXC_PLL_DP_CTL_BRM0 0x2
  39. #define MXC_PLL_DP_CTL_LRF 0x1
  40. #define MXC_PLL_DP_CONFIG_BIST 0x8
  41. #define MXC_PLL_DP_CONFIG_SJC_CE 0x4
  42. #define MXC_PLL_DP_CONFIG_AREN 0x2
  43. #define MXC_PLL_DP_CONFIG_LDREQ 0x1
  44. #define MXC_PLL_DP_OP_MFI_OFFSET 4
  45. #define MXC_PLL_DP_OP_MFI_MASK (0xF << 4)
  46. #define MXC_PLL_DP_OP_PDF_OFFSET 0
  47. #define MXC_PLL_DP_OP_PDF_MASK 0xF
  48. #define MXC_PLL_DP_MFD_OFFSET 0
  49. #define MXC_PLL_DP_MFD_MASK 0x07FFFFFF
  50. #define MXC_PLL_DP_MFN_OFFSET 0x0
  51. #define MXC_PLL_DP_MFN_MASK 0x07FFFFFF
  52. #define MXC_PLL_DP_MFN_TOGC_TOG_DIS (1 << 17)
  53. #define MXC_PLL_DP_MFN_TOGC_TOG_EN (1 << 16)
  54. #define MXC_PLL_DP_MFN_TOGC_CNT_OFFSET 0x0
  55. #define MXC_PLL_DP_MFN_TOGC_CNT_MASK 0xFFFF
  56. #define MXC_PLL_DP_DESTAT_TOG_SEL (1 << 31)
  57. #define MXC_PLL_DP_DESTAT_MFN 0x07FFFFFF
  58. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  59. struct clk_pllv2 {
  60. struct clk_hw hw;
  61. void __iomem *base;
  62. };
  63. static unsigned long clk_pllv2_recalc_rate(struct clk_hw *hw,
  64. unsigned long parent_rate)
  65. {
  66. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  67. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  68. void __iomem *pllbase;
  69. s64 temp;
  70. struct clk_pllv2 *pll = to_clk_pllv2(hw);
  71. pllbase = pll->base;
  72. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  73. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  74. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  75. if (pll_hfsm == 0) {
  76. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  77. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  78. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  79. } else {
  80. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  81. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  82. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  83. }
  84. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  85. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  86. mfi = (mfi <= 5) ? 5 : mfi;
  87. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  88. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  89. /* Sign extend to 32-bits */
  90. if (mfn >= 0x04000000) {
  91. mfn |= 0xFC000000;
  92. mfn_abs = -mfn;
  93. }
  94. ref_clk = 2 * parent_rate;
  95. if (dbl != 0)
  96. ref_clk *= 2;
  97. ref_clk /= (pdf + 1);
  98. temp = (u64) ref_clk * mfn_abs;
  99. do_div(temp, mfd + 1);
  100. if (mfn < 0)
  101. temp = -temp;
  102. temp = (ref_clk * mfi) + temp;
  103. return temp;
  104. }
  105. static int clk_pllv2_set_rate(struct clk_hw *hw, unsigned long rate,
  106. unsigned long parent_rate)
  107. {
  108. struct clk_pllv2 *pll = to_clk_pllv2(hw);
  109. u32 reg;
  110. void __iomem *pllbase;
  111. long mfi, pdf, mfn, mfd = 999999;
  112. s64 temp64;
  113. unsigned long quad_parent_rate;
  114. unsigned long pll_hfsm, dp_ctl;
  115. pllbase = pll->base;
  116. quad_parent_rate = 4 * parent_rate;
  117. pdf = mfi = -1;
  118. while (++pdf < 16 && mfi < 5)
  119. mfi = rate * (pdf+1) / quad_parent_rate;
  120. if (mfi > 15)
  121. return -EINVAL;
  122. pdf--;
  123. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  124. do_div(temp64, quad_parent_rate/1000000);
  125. mfn = (long)temp64;
  126. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  127. /* use dpdck0_2 */
  128. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  129. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  130. if (pll_hfsm == 0) {
  131. reg = mfi << 4 | pdf;
  132. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  133. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  134. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  135. } else {
  136. reg = mfi << 4 | pdf;
  137. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  138. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  139. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  140. }
  141. return 0;
  142. }
  143. static long clk_pllv2_round_rate(struct clk_hw *hw, unsigned long rate,
  144. unsigned long *prate)
  145. {
  146. return rate;
  147. }
  148. static int clk_pllv2_prepare(struct clk_hw *hw)
  149. {
  150. struct clk_pllv2 *pll = to_clk_pllv2(hw);
  151. u32 reg;
  152. void __iomem *pllbase;
  153. int i = 0;
  154. pllbase = pll->base;
  155. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  156. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  157. /* Wait for lock */
  158. do {
  159. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  160. if (reg & MXC_PLL_DP_CTL_LRF)
  161. break;
  162. udelay(1);
  163. } while (++i < MAX_DPLL_WAIT_TRIES);
  164. if (i == MAX_DPLL_WAIT_TRIES) {
  165. pr_err("MX5: pll locking failed\n");
  166. return -EINVAL;
  167. }
  168. return 0;
  169. }
  170. static void clk_pllv2_unprepare(struct clk_hw *hw)
  171. {
  172. struct clk_pllv2 *pll = to_clk_pllv2(hw);
  173. u32 reg;
  174. void __iomem *pllbase;
  175. pllbase = pll->base;
  176. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  177. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  178. }
  179. struct clk_ops clk_pllv2_ops = {
  180. .prepare = clk_pllv2_prepare,
  181. .unprepare = clk_pllv2_unprepare,
  182. .recalc_rate = clk_pllv2_recalc_rate,
  183. .round_rate = clk_pllv2_round_rate,
  184. .set_rate = clk_pllv2_set_rate,
  185. };
  186. struct clk *imx_clk_pllv2(const char *name, const char *parent,
  187. void __iomem *base)
  188. {
  189. struct clk_pllv2 *pll;
  190. struct clk *clk;
  191. struct clk_init_data init;
  192. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  193. if (!pll)
  194. return ERR_PTR(-ENOMEM);
  195. pll->base = base;
  196. init.name = name;
  197. init.ops = &clk_pllv2_ops;
  198. init.flags = 0;
  199. init.parent_names = &parent;
  200. init.num_parents = 1;
  201. pll->hw.init = &init;
  202. clk = clk_register(NULL, &pll->hw);
  203. if (IS_ERR(clk))
  204. kfree(pll);
  205. return clk;
  206. }