clock-exynos5.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433
  1. /*
  2. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Clock support for EXYNOS5 SoCs
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #ifdef CONFIG_PM_SLEEP
  27. static struct sleep_save exynos5_clock_save[] = {
  28. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
  29. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
  30. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
  31. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
  32. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
  33. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
  34. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
  35. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
  36. SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
  37. SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
  38. SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
  39. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
  40. SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
  41. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
  42. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
  43. SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
  44. SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
  45. SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
  46. SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
  47. SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
  48. SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
  49. SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
  55. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
  56. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
  57. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
  58. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
  59. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
  60. SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
  61. SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
  62. SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
  63. SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
  64. SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
  65. SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
  66. SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
  67. SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
  68. SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
  69. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
  70. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
  71. SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
  72. SAVE_ITEM(EXYNOS5_EPLL_CON0),
  73. SAVE_ITEM(EXYNOS5_EPLL_CON1),
  74. SAVE_ITEM(EXYNOS5_EPLL_CON2),
  75. SAVE_ITEM(EXYNOS5_VPLL_CON0),
  76. SAVE_ITEM(EXYNOS5_VPLL_CON1),
  77. SAVE_ITEM(EXYNOS5_VPLL_CON2),
  78. };
  79. #endif
  80. static struct clk exynos5_clk_sclk_dptxphy = {
  81. .name = "sclk_dptx",
  82. };
  83. static struct clk exynos5_clk_sclk_hdmi24m = {
  84. .name = "sclk_hdmi24m",
  85. .rate = 24000000,
  86. };
  87. static struct clk exynos5_clk_sclk_hdmi27m = {
  88. .name = "sclk_hdmi27m",
  89. .rate = 27000000,
  90. };
  91. static struct clk exynos5_clk_sclk_hdmiphy = {
  92. .name = "sclk_hdmiphy",
  93. };
  94. static struct clk exynos5_clk_sclk_usbphy = {
  95. .name = "sclk_usbphy",
  96. .rate = 48000000,
  97. };
  98. static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  99. {
  100. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
  101. }
  102. static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
  103. {
  104. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
  105. }
  106. static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  107. {
  108. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
  109. }
  110. static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
  111. {
  112. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
  113. }
  114. static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
  115. {
  116. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
  117. }
  118. static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
  119. {
  120. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
  121. }
  122. static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
  123. {
  124. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
  125. }
  126. static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
  127. {
  128. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
  129. }
  130. static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  131. {
  132. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
  133. }
  134. static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
  135. {
  136. return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
  137. }
  138. static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
  141. }
  142. static int exynos5_clk_ip_gps_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GPS, clk, enable);
  145. }
  146. static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
  149. }
  150. static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
  153. }
  154. static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
  157. }
  158. static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
  161. }
  162. static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
  163. {
  164. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
  165. }
  166. static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
  167. {
  168. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
  169. }
  170. /* Core list of CMU_CPU side */
  171. static struct clksrc_clk exynos5_clk_mout_apll = {
  172. .clk = {
  173. .name = "mout_apll",
  174. },
  175. .sources = &clk_src_apll,
  176. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
  177. };
  178. static struct clksrc_clk exynos5_clk_sclk_apll = {
  179. .clk = {
  180. .name = "sclk_apll",
  181. .parent = &exynos5_clk_mout_apll.clk,
  182. },
  183. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
  184. };
  185. static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
  186. .clk = {
  187. .name = "mout_bpll_fout",
  188. },
  189. .sources = &clk_src_bpll_fout,
  190. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
  191. };
  192. static struct clk *exynos5_clk_src_bpll_list[] = {
  193. [0] = &clk_fin_bpll,
  194. [1] = &exynos5_clk_mout_bpll_fout.clk,
  195. };
  196. static struct clksrc_sources exynos5_clk_src_bpll = {
  197. .sources = exynos5_clk_src_bpll_list,
  198. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
  199. };
  200. static struct clksrc_clk exynos5_clk_mout_bpll = {
  201. .clk = {
  202. .name = "mout_bpll",
  203. },
  204. .sources = &exynos5_clk_src_bpll,
  205. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
  206. };
  207. static struct clk *exynos5_clk_src_bpll_user_list[] = {
  208. [0] = &clk_fin_mpll,
  209. [1] = &exynos5_clk_mout_bpll.clk,
  210. };
  211. static struct clksrc_sources exynos5_clk_src_bpll_user = {
  212. .sources = exynos5_clk_src_bpll_user_list,
  213. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
  214. };
  215. static struct clksrc_clk exynos5_clk_mout_bpll_user = {
  216. .clk = {
  217. .name = "mout_bpll_user",
  218. },
  219. .sources = &exynos5_clk_src_bpll_user,
  220. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
  221. };
  222. static struct clksrc_clk exynos5_clk_mout_cpll = {
  223. .clk = {
  224. .name = "mout_cpll",
  225. },
  226. .sources = &clk_src_cpll,
  227. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
  228. };
  229. static struct clksrc_clk exynos5_clk_mout_epll = {
  230. .clk = {
  231. .name = "mout_epll",
  232. },
  233. .sources = &clk_src_epll,
  234. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
  235. };
  236. static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
  237. .clk = {
  238. .name = "mout_mpll_fout",
  239. },
  240. .sources = &clk_src_mpll_fout,
  241. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
  242. };
  243. static struct clk *exynos5_clk_src_mpll_list[] = {
  244. [0] = &clk_fin_mpll,
  245. [1] = &exynos5_clk_mout_mpll_fout.clk,
  246. };
  247. static struct clksrc_sources exynos5_clk_src_mpll = {
  248. .sources = exynos5_clk_src_mpll_list,
  249. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
  250. };
  251. struct clksrc_clk exynos5_clk_mout_mpll = {
  252. .clk = {
  253. .name = "mout_mpll",
  254. },
  255. .sources = &exynos5_clk_src_mpll,
  256. .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
  257. };
  258. static struct clk *exynos_clkset_vpllsrc_list[] = {
  259. [0] = &clk_fin_vpll,
  260. [1] = &exynos5_clk_sclk_hdmi27m,
  261. };
  262. static struct clksrc_sources exynos5_clkset_vpllsrc = {
  263. .sources = exynos_clkset_vpllsrc_list,
  264. .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
  265. };
  266. static struct clksrc_clk exynos5_clk_vpllsrc = {
  267. .clk = {
  268. .name = "vpll_src",
  269. .enable = exynos5_clksrc_mask_top_ctrl,
  270. .ctrlbit = (1 << 0),
  271. },
  272. .sources = &exynos5_clkset_vpllsrc,
  273. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
  274. };
  275. static struct clk *exynos5_clkset_sclk_vpll_list[] = {
  276. [0] = &exynos5_clk_vpllsrc.clk,
  277. [1] = &clk_fout_vpll,
  278. };
  279. static struct clksrc_sources exynos5_clkset_sclk_vpll = {
  280. .sources = exynos5_clkset_sclk_vpll_list,
  281. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
  282. };
  283. static struct clksrc_clk exynos5_clk_sclk_vpll = {
  284. .clk = {
  285. .name = "sclk_vpll",
  286. },
  287. .sources = &exynos5_clkset_sclk_vpll,
  288. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
  289. };
  290. static struct clksrc_clk exynos5_clk_sclk_pixel = {
  291. .clk = {
  292. .name = "sclk_pixel",
  293. .parent = &exynos5_clk_sclk_vpll.clk,
  294. },
  295. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
  296. };
  297. static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
  298. [0] = &exynos5_clk_sclk_pixel.clk,
  299. [1] = &exynos5_clk_sclk_hdmiphy,
  300. };
  301. static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
  302. .sources = exynos5_clkset_sclk_hdmi_list,
  303. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
  304. };
  305. static struct clksrc_clk exynos5_clk_sclk_hdmi = {
  306. .clk = {
  307. .name = "sclk_hdmi",
  308. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  309. .ctrlbit = (1 << 20),
  310. },
  311. .sources = &exynos5_clkset_sclk_hdmi,
  312. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
  313. };
  314. static struct clksrc_clk *exynos5_sclk_tv[] = {
  315. &exynos5_clk_sclk_pixel,
  316. &exynos5_clk_sclk_hdmi,
  317. };
  318. static struct clk *exynos5_clk_src_mpll_user_list[] = {
  319. [0] = &clk_fin_mpll,
  320. [1] = &exynos5_clk_mout_mpll.clk,
  321. };
  322. static struct clksrc_sources exynos5_clk_src_mpll_user = {
  323. .sources = exynos5_clk_src_mpll_user_list,
  324. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
  325. };
  326. static struct clksrc_clk exynos5_clk_mout_mpll_user = {
  327. .clk = {
  328. .name = "mout_mpll_user",
  329. },
  330. .sources = &exynos5_clk_src_mpll_user,
  331. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
  332. };
  333. static struct clk *exynos5_clkset_mout_cpu_list[] = {
  334. [0] = &exynos5_clk_mout_apll.clk,
  335. [1] = &exynos5_clk_mout_mpll.clk,
  336. };
  337. static struct clksrc_sources exynos5_clkset_mout_cpu = {
  338. .sources = exynos5_clkset_mout_cpu_list,
  339. .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
  340. };
  341. static struct clksrc_clk exynos5_clk_mout_cpu = {
  342. .clk = {
  343. .name = "mout_cpu",
  344. },
  345. .sources = &exynos5_clkset_mout_cpu,
  346. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
  347. };
  348. static struct clksrc_clk exynos5_clk_dout_armclk = {
  349. .clk = {
  350. .name = "dout_armclk",
  351. .parent = &exynos5_clk_mout_cpu.clk,
  352. },
  353. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
  354. };
  355. static struct clksrc_clk exynos5_clk_dout_arm2clk = {
  356. .clk = {
  357. .name = "dout_arm2clk",
  358. .parent = &exynos5_clk_dout_armclk.clk,
  359. },
  360. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
  361. };
  362. static struct clk exynos5_clk_armclk = {
  363. .name = "armclk",
  364. .parent = &exynos5_clk_dout_arm2clk.clk,
  365. };
  366. /* Core list of CMU_CDREX side */
  367. static struct clk *exynos5_clkset_cdrex_list[] = {
  368. [0] = &exynos5_clk_mout_mpll.clk,
  369. [1] = &exynos5_clk_mout_bpll.clk,
  370. };
  371. static struct clksrc_sources exynos5_clkset_cdrex = {
  372. .sources = exynos5_clkset_cdrex_list,
  373. .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
  374. };
  375. static struct clksrc_clk exynos5_clk_cdrex = {
  376. .clk = {
  377. .name = "clk_cdrex",
  378. },
  379. .sources = &exynos5_clkset_cdrex,
  380. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
  381. .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
  382. };
  383. static struct clksrc_clk exynos5_clk_aclk_acp = {
  384. .clk = {
  385. .name = "aclk_acp",
  386. .parent = &exynos5_clk_mout_mpll.clk,
  387. },
  388. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
  389. };
  390. static struct clksrc_clk exynos5_clk_pclk_acp = {
  391. .clk = {
  392. .name = "pclk_acp",
  393. .parent = &exynos5_clk_aclk_acp.clk,
  394. },
  395. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
  396. };
  397. /* Core list of CMU_TOP side */
  398. struct clk *exynos5_clkset_aclk_top_list[] = {
  399. [0] = &exynos5_clk_mout_mpll_user.clk,
  400. [1] = &exynos5_clk_mout_bpll_user.clk,
  401. };
  402. struct clksrc_sources exynos5_clkset_aclk = {
  403. .sources = exynos5_clkset_aclk_top_list,
  404. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
  405. };
  406. static struct clksrc_clk exynos5_clk_aclk_400 = {
  407. .clk = {
  408. .name = "aclk_400",
  409. },
  410. .sources = &exynos5_clkset_aclk,
  411. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  412. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  413. };
  414. struct clk *exynos5_clkset_aclk_333_166_list[] = {
  415. [0] = &exynos5_clk_mout_cpll.clk,
  416. [1] = &exynos5_clk_mout_mpll_user.clk,
  417. };
  418. struct clksrc_sources exynos5_clkset_aclk_333_166 = {
  419. .sources = exynos5_clkset_aclk_333_166_list,
  420. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
  421. };
  422. static struct clksrc_clk exynos5_clk_aclk_333 = {
  423. .clk = {
  424. .name = "aclk_333",
  425. },
  426. .sources = &exynos5_clkset_aclk_333_166,
  427. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
  428. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
  429. };
  430. static struct clksrc_clk exynos5_clk_aclk_166 = {
  431. .clk = {
  432. .name = "aclk_166",
  433. },
  434. .sources = &exynos5_clkset_aclk_333_166,
  435. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
  436. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
  437. };
  438. static struct clksrc_clk exynos5_clk_aclk_266 = {
  439. .clk = {
  440. .name = "aclk_266",
  441. .parent = &exynos5_clk_mout_mpll_user.clk,
  442. },
  443. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
  444. };
  445. static struct clksrc_clk exynos5_clk_aclk_200 = {
  446. .clk = {
  447. .name = "aclk_200",
  448. },
  449. .sources = &exynos5_clkset_aclk,
  450. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
  451. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
  452. };
  453. static struct clksrc_clk exynos5_clk_aclk_66_pre = {
  454. .clk = {
  455. .name = "aclk_66_pre",
  456. .parent = &exynos5_clk_mout_mpll_user.clk,
  457. },
  458. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
  459. };
  460. static struct clksrc_clk exynos5_clk_aclk_66 = {
  461. .clk = {
  462. .name = "aclk_66",
  463. .parent = &exynos5_clk_aclk_66_pre.clk,
  464. },
  465. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
  466. };
  467. static struct clk exynos5_init_clocks_off[] = {
  468. {
  469. .name = "timers",
  470. .parent = &exynos5_clk_aclk_66.clk,
  471. .enable = exynos5_clk_ip_peric_ctrl,
  472. .ctrlbit = (1 << 24),
  473. }, {
  474. .name = "rtc",
  475. .parent = &exynos5_clk_aclk_66.clk,
  476. .enable = exynos5_clk_ip_peris_ctrl,
  477. .ctrlbit = (1 << 20),
  478. }, {
  479. .name = "watchdog",
  480. .parent = &exynos5_clk_aclk_66.clk,
  481. .enable = exynos5_clk_ip_peris_ctrl,
  482. .ctrlbit = (1 << 19),
  483. }, {
  484. .name = "hsmmc",
  485. .devname = "exynos4-sdhci.0",
  486. .parent = &exynos5_clk_aclk_200.clk,
  487. .enable = exynos5_clk_ip_fsys_ctrl,
  488. .ctrlbit = (1 << 12),
  489. }, {
  490. .name = "hsmmc",
  491. .devname = "exynos4-sdhci.1",
  492. .parent = &exynos5_clk_aclk_200.clk,
  493. .enable = exynos5_clk_ip_fsys_ctrl,
  494. .ctrlbit = (1 << 13),
  495. }, {
  496. .name = "hsmmc",
  497. .devname = "exynos4-sdhci.2",
  498. .parent = &exynos5_clk_aclk_200.clk,
  499. .enable = exynos5_clk_ip_fsys_ctrl,
  500. .ctrlbit = (1 << 14),
  501. }, {
  502. .name = "hsmmc",
  503. .devname = "exynos4-sdhci.3",
  504. .parent = &exynos5_clk_aclk_200.clk,
  505. .enable = exynos5_clk_ip_fsys_ctrl,
  506. .ctrlbit = (1 << 15),
  507. }, {
  508. .name = "dwmci",
  509. .parent = &exynos5_clk_aclk_200.clk,
  510. .enable = exynos5_clk_ip_fsys_ctrl,
  511. .ctrlbit = (1 << 16),
  512. }, {
  513. .name = "sata",
  514. .devname = "ahci",
  515. .enable = exynos5_clk_ip_fsys_ctrl,
  516. .ctrlbit = (1 << 6),
  517. }, {
  518. .name = "sata_phy",
  519. .enable = exynos5_clk_ip_fsys_ctrl,
  520. .ctrlbit = (1 << 24),
  521. }, {
  522. .name = "sata_phy_i2c",
  523. .enable = exynos5_clk_ip_fsys_ctrl,
  524. .ctrlbit = (1 << 25),
  525. }, {
  526. .name = "mfc",
  527. .devname = "s5p-mfc",
  528. .enable = exynos5_clk_ip_mfc_ctrl,
  529. .ctrlbit = (1 << 0),
  530. }, {
  531. .name = "hdmi",
  532. .devname = "exynos4-hdmi",
  533. .enable = exynos5_clk_ip_disp1_ctrl,
  534. .ctrlbit = (1 << 6),
  535. }, {
  536. .name = "mixer",
  537. .devname = "s5p-mixer",
  538. .enable = exynos5_clk_ip_disp1_ctrl,
  539. .ctrlbit = (1 << 5),
  540. }, {
  541. .name = "jpeg",
  542. .enable = exynos5_clk_ip_gen_ctrl,
  543. .ctrlbit = (1 << 2),
  544. }, {
  545. .name = "dsim0",
  546. .enable = exynos5_clk_ip_disp1_ctrl,
  547. .ctrlbit = (1 << 3),
  548. }, {
  549. .name = "iis",
  550. .devname = "samsung-i2s.1",
  551. .enable = exynos5_clk_ip_peric_ctrl,
  552. .ctrlbit = (1 << 20),
  553. }, {
  554. .name = "iis",
  555. .devname = "samsung-i2s.2",
  556. .enable = exynos5_clk_ip_peric_ctrl,
  557. .ctrlbit = (1 << 21),
  558. }, {
  559. .name = "pcm",
  560. .devname = "samsung-pcm.1",
  561. .enable = exynos5_clk_ip_peric_ctrl,
  562. .ctrlbit = (1 << 22),
  563. }, {
  564. .name = "pcm",
  565. .devname = "samsung-pcm.2",
  566. .enable = exynos5_clk_ip_peric_ctrl,
  567. .ctrlbit = (1 << 23),
  568. }, {
  569. .name = "spdif",
  570. .devname = "samsung-spdif",
  571. .enable = exynos5_clk_ip_peric_ctrl,
  572. .ctrlbit = (1 << 26),
  573. }, {
  574. .name = "ac97",
  575. .devname = "samsung-ac97",
  576. .enable = exynos5_clk_ip_peric_ctrl,
  577. .ctrlbit = (1 << 27),
  578. }, {
  579. .name = "usbhost",
  580. .enable = exynos5_clk_ip_fsys_ctrl ,
  581. .ctrlbit = (1 << 18),
  582. }, {
  583. .name = "usbotg",
  584. .enable = exynos5_clk_ip_fsys_ctrl,
  585. .ctrlbit = (1 << 7),
  586. }, {
  587. .name = "gps",
  588. .enable = exynos5_clk_ip_gps_ctrl,
  589. .ctrlbit = ((1 << 3) | (1 << 2) | (1 << 0)),
  590. }, {
  591. .name = "nfcon",
  592. .enable = exynos5_clk_ip_fsys_ctrl,
  593. .ctrlbit = (1 << 22),
  594. }, {
  595. .name = "iop",
  596. .enable = exynos5_clk_ip_fsys_ctrl,
  597. .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
  598. }, {
  599. .name = "core_iop",
  600. .enable = exynos5_clk_ip_core_ctrl,
  601. .ctrlbit = ((1 << 21) | (1 << 3)),
  602. }, {
  603. .name = "mcu_iop",
  604. .enable = exynos5_clk_ip_fsys_ctrl,
  605. .ctrlbit = (1 << 0),
  606. }, {
  607. .name = "i2c",
  608. .devname = "s3c2440-i2c.0",
  609. .parent = &exynos5_clk_aclk_66.clk,
  610. .enable = exynos5_clk_ip_peric_ctrl,
  611. .ctrlbit = (1 << 6),
  612. }, {
  613. .name = "i2c",
  614. .devname = "s3c2440-i2c.1",
  615. .parent = &exynos5_clk_aclk_66.clk,
  616. .enable = exynos5_clk_ip_peric_ctrl,
  617. .ctrlbit = (1 << 7),
  618. }, {
  619. .name = "i2c",
  620. .devname = "s3c2440-i2c.2",
  621. .parent = &exynos5_clk_aclk_66.clk,
  622. .enable = exynos5_clk_ip_peric_ctrl,
  623. .ctrlbit = (1 << 8),
  624. }, {
  625. .name = "i2c",
  626. .devname = "s3c2440-i2c.3",
  627. .parent = &exynos5_clk_aclk_66.clk,
  628. .enable = exynos5_clk_ip_peric_ctrl,
  629. .ctrlbit = (1 << 9),
  630. }, {
  631. .name = "i2c",
  632. .devname = "s3c2440-i2c.4",
  633. .parent = &exynos5_clk_aclk_66.clk,
  634. .enable = exynos5_clk_ip_peric_ctrl,
  635. .ctrlbit = (1 << 10),
  636. }, {
  637. .name = "i2c",
  638. .devname = "s3c2440-i2c.5",
  639. .parent = &exynos5_clk_aclk_66.clk,
  640. .enable = exynos5_clk_ip_peric_ctrl,
  641. .ctrlbit = (1 << 11),
  642. }, {
  643. .name = "i2c",
  644. .devname = "s3c2440-i2c.6",
  645. .parent = &exynos5_clk_aclk_66.clk,
  646. .enable = exynos5_clk_ip_peric_ctrl,
  647. .ctrlbit = (1 << 12),
  648. }, {
  649. .name = "i2c",
  650. .devname = "s3c2440-i2c.7",
  651. .parent = &exynos5_clk_aclk_66.clk,
  652. .enable = exynos5_clk_ip_peric_ctrl,
  653. .ctrlbit = (1 << 13),
  654. }, {
  655. .name = "i2c",
  656. .devname = "s3c2440-hdmiphy-i2c",
  657. .parent = &exynos5_clk_aclk_66.clk,
  658. .enable = exynos5_clk_ip_peric_ctrl,
  659. .ctrlbit = (1 << 14),
  660. }, {
  661. .name = SYSMMU_CLOCK_NAME,
  662. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  663. .enable = &exynos5_clk_ip_mfc_ctrl,
  664. .ctrlbit = (1 << 1),
  665. }, {
  666. .name = SYSMMU_CLOCK_NAME,
  667. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  668. .enable = &exynos5_clk_ip_mfc_ctrl,
  669. .ctrlbit = (1 << 2),
  670. }, {
  671. .name = SYSMMU_CLOCK_NAME,
  672. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  673. .enable = &exynos5_clk_ip_disp1_ctrl,
  674. .ctrlbit = (1 << 9)
  675. }, {
  676. .name = SYSMMU_CLOCK_NAME,
  677. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  678. .enable = &exynos5_clk_ip_gen_ctrl,
  679. .ctrlbit = (1 << 7),
  680. }, {
  681. .name = SYSMMU_CLOCK_NAME,
  682. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  683. .enable = &exynos5_clk_ip_gen_ctrl,
  684. .ctrlbit = (1 << 6)
  685. }, {
  686. .name = SYSMMU_CLOCK_NAME,
  687. .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
  688. .enable = &exynos5_clk_ip_gscl_ctrl,
  689. .ctrlbit = (1 << 7),
  690. }, {
  691. .name = SYSMMU_CLOCK_NAME,
  692. .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
  693. .enable = &exynos5_clk_ip_gscl_ctrl,
  694. .ctrlbit = (1 << 8),
  695. }, {
  696. .name = SYSMMU_CLOCK_NAME,
  697. .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
  698. .enable = &exynos5_clk_ip_gscl_ctrl,
  699. .ctrlbit = (1 << 9),
  700. }, {
  701. .name = SYSMMU_CLOCK_NAME,
  702. .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
  703. .enable = &exynos5_clk_ip_gscl_ctrl,
  704. .ctrlbit = (1 << 10),
  705. }, {
  706. .name = SYSMMU_CLOCK_NAME,
  707. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  708. .enable = &exynos5_clk_ip_isp0_ctrl,
  709. .ctrlbit = (0x3F << 8),
  710. }, {
  711. .name = SYSMMU_CLOCK_NAME2,
  712. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  713. .enable = &exynos5_clk_ip_isp1_ctrl,
  714. .ctrlbit = (0xF << 4),
  715. }, {
  716. .name = SYSMMU_CLOCK_NAME,
  717. .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
  718. .enable = &exynos5_clk_ip_gscl_ctrl,
  719. .ctrlbit = (1 << 11),
  720. }, {
  721. .name = SYSMMU_CLOCK_NAME,
  722. .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
  723. .enable = &exynos5_clk_ip_gscl_ctrl,
  724. .ctrlbit = (1 << 12),
  725. }, {
  726. .name = SYSMMU_CLOCK_NAME,
  727. .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
  728. .enable = &exynos5_clk_ip_acp_ctrl,
  729. .ctrlbit = (1 << 7)
  730. }
  731. };
  732. static struct clk exynos5_init_clocks_on[] = {
  733. {
  734. .name = "uart",
  735. .devname = "s5pv210-uart.0",
  736. .enable = exynos5_clk_ip_peric_ctrl,
  737. .ctrlbit = (1 << 0),
  738. }, {
  739. .name = "uart",
  740. .devname = "s5pv210-uart.1",
  741. .enable = exynos5_clk_ip_peric_ctrl,
  742. .ctrlbit = (1 << 1),
  743. }, {
  744. .name = "uart",
  745. .devname = "s5pv210-uart.2",
  746. .enable = exynos5_clk_ip_peric_ctrl,
  747. .ctrlbit = (1 << 2),
  748. }, {
  749. .name = "uart",
  750. .devname = "s5pv210-uart.3",
  751. .enable = exynos5_clk_ip_peric_ctrl,
  752. .ctrlbit = (1 << 3),
  753. }, {
  754. .name = "uart",
  755. .devname = "s5pv210-uart.4",
  756. .enable = exynos5_clk_ip_peric_ctrl,
  757. .ctrlbit = (1 << 4),
  758. }, {
  759. .name = "uart",
  760. .devname = "s5pv210-uart.5",
  761. .enable = exynos5_clk_ip_peric_ctrl,
  762. .ctrlbit = (1 << 5),
  763. }
  764. };
  765. static struct clk exynos5_clk_pdma0 = {
  766. .name = "dma",
  767. .devname = "dma-pl330.0",
  768. .enable = exynos5_clk_ip_fsys_ctrl,
  769. .ctrlbit = (1 << 1),
  770. };
  771. static struct clk exynos5_clk_pdma1 = {
  772. .name = "dma",
  773. .devname = "dma-pl330.1",
  774. .enable = exynos5_clk_ip_fsys_ctrl,
  775. .ctrlbit = (1 << 2),
  776. };
  777. static struct clk exynos5_clk_mdma1 = {
  778. .name = "dma",
  779. .devname = "dma-pl330.2",
  780. .enable = exynos5_clk_ip_gen_ctrl,
  781. .ctrlbit = (1 << 4),
  782. };
  783. struct clk *exynos5_clkset_group_list[] = {
  784. [0] = &clk_ext_xtal_mux,
  785. [1] = NULL,
  786. [2] = &exynos5_clk_sclk_hdmi24m,
  787. [3] = &exynos5_clk_sclk_dptxphy,
  788. [4] = &exynos5_clk_sclk_usbphy,
  789. [5] = &exynos5_clk_sclk_hdmiphy,
  790. [6] = &exynos5_clk_mout_mpll_user.clk,
  791. [7] = &exynos5_clk_mout_epll.clk,
  792. [8] = &exynos5_clk_sclk_vpll.clk,
  793. [9] = &exynos5_clk_mout_cpll.clk,
  794. };
  795. struct clksrc_sources exynos5_clkset_group = {
  796. .sources = exynos5_clkset_group_list,
  797. .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
  798. };
  799. /* Possible clock sources for aclk_266_gscl_sub Mux */
  800. static struct clk *clk_src_gscl_266_list[] = {
  801. [0] = &clk_ext_xtal_mux,
  802. [1] = &exynos5_clk_aclk_266.clk,
  803. };
  804. static struct clksrc_sources clk_src_gscl_266 = {
  805. .sources = clk_src_gscl_266_list,
  806. .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
  807. };
  808. static struct clksrc_clk exynos5_clk_dout_mmc0 = {
  809. .clk = {
  810. .name = "dout_mmc0",
  811. },
  812. .sources = &exynos5_clkset_group,
  813. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
  814. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  815. };
  816. static struct clksrc_clk exynos5_clk_dout_mmc1 = {
  817. .clk = {
  818. .name = "dout_mmc1",
  819. },
  820. .sources = &exynos5_clkset_group,
  821. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
  822. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  823. };
  824. static struct clksrc_clk exynos5_clk_dout_mmc2 = {
  825. .clk = {
  826. .name = "dout_mmc2",
  827. },
  828. .sources = &exynos5_clkset_group,
  829. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
  830. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  831. };
  832. static struct clksrc_clk exynos5_clk_dout_mmc3 = {
  833. .clk = {
  834. .name = "dout_mmc3",
  835. },
  836. .sources = &exynos5_clkset_group,
  837. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
  838. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  839. };
  840. static struct clksrc_clk exynos5_clk_dout_mmc4 = {
  841. .clk = {
  842. .name = "dout_mmc4",
  843. },
  844. .sources = &exynos5_clkset_group,
  845. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
  846. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  847. };
  848. static struct clksrc_clk exynos5_clk_sclk_uart0 = {
  849. .clk = {
  850. .name = "uclk1",
  851. .devname = "exynos4210-uart.0",
  852. .enable = exynos5_clksrc_mask_peric0_ctrl,
  853. .ctrlbit = (1 << 0),
  854. },
  855. .sources = &exynos5_clkset_group,
  856. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
  857. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
  858. };
  859. static struct clksrc_clk exynos5_clk_sclk_uart1 = {
  860. .clk = {
  861. .name = "uclk1",
  862. .devname = "exynos4210-uart.1",
  863. .enable = exynos5_clksrc_mask_peric0_ctrl,
  864. .ctrlbit = (1 << 4),
  865. },
  866. .sources = &exynos5_clkset_group,
  867. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
  868. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
  869. };
  870. static struct clksrc_clk exynos5_clk_sclk_uart2 = {
  871. .clk = {
  872. .name = "uclk1",
  873. .devname = "exynos4210-uart.2",
  874. .enable = exynos5_clksrc_mask_peric0_ctrl,
  875. .ctrlbit = (1 << 8),
  876. },
  877. .sources = &exynos5_clkset_group,
  878. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
  879. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
  880. };
  881. static struct clksrc_clk exynos5_clk_sclk_uart3 = {
  882. .clk = {
  883. .name = "uclk1",
  884. .devname = "exynos4210-uart.3",
  885. .enable = exynos5_clksrc_mask_peric0_ctrl,
  886. .ctrlbit = (1 << 12),
  887. },
  888. .sources = &exynos5_clkset_group,
  889. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
  890. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
  891. };
  892. static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
  893. .clk = {
  894. .name = "sclk_mmc",
  895. .devname = "exynos4-sdhci.0",
  896. .parent = &exynos5_clk_dout_mmc0.clk,
  897. .enable = exynos5_clksrc_mask_fsys_ctrl,
  898. .ctrlbit = (1 << 0),
  899. },
  900. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  901. };
  902. static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
  903. .clk = {
  904. .name = "sclk_mmc",
  905. .devname = "exynos4-sdhci.1",
  906. .parent = &exynos5_clk_dout_mmc1.clk,
  907. .enable = exynos5_clksrc_mask_fsys_ctrl,
  908. .ctrlbit = (1 << 4),
  909. },
  910. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  911. };
  912. static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
  913. .clk = {
  914. .name = "sclk_mmc",
  915. .devname = "exynos4-sdhci.2",
  916. .parent = &exynos5_clk_dout_mmc2.clk,
  917. .enable = exynos5_clksrc_mask_fsys_ctrl,
  918. .ctrlbit = (1 << 8),
  919. },
  920. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  921. };
  922. static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
  923. .clk = {
  924. .name = "sclk_mmc",
  925. .devname = "exynos4-sdhci.3",
  926. .parent = &exynos5_clk_dout_mmc3.clk,
  927. .enable = exynos5_clksrc_mask_fsys_ctrl,
  928. .ctrlbit = (1 << 12),
  929. },
  930. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  931. };
  932. static struct clksrc_clk exynos5_clksrcs[] = {
  933. {
  934. .clk = {
  935. .name = "sclk_dwmci",
  936. .parent = &exynos5_clk_dout_mmc4.clk,
  937. .enable = exynos5_clksrc_mask_fsys_ctrl,
  938. .ctrlbit = (1 << 16),
  939. },
  940. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  941. }, {
  942. .clk = {
  943. .name = "sclk_fimd",
  944. .devname = "s3cfb.1",
  945. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  946. .ctrlbit = (1 << 0),
  947. },
  948. .sources = &exynos5_clkset_group,
  949. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
  950. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
  951. }, {
  952. .clk = {
  953. .name = "aclk_266_gscl",
  954. },
  955. .sources = &clk_src_gscl_266,
  956. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
  957. }, {
  958. .clk = {
  959. .name = "sclk_g3d",
  960. .devname = "mali-t604.0",
  961. .enable = exynos5_clk_block_ctrl,
  962. .ctrlbit = (1 << 1),
  963. },
  964. .sources = &exynos5_clkset_aclk,
  965. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  966. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  967. }, {
  968. .clk = {
  969. .name = "sclk_gscl_wrap",
  970. .devname = "s5p-mipi-csis.0",
  971. .enable = exynos5_clksrc_mask_gscl_ctrl,
  972. .ctrlbit = (1 << 24),
  973. },
  974. .sources = &exynos5_clkset_group,
  975. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
  976. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
  977. }, {
  978. .clk = {
  979. .name = "sclk_gscl_wrap",
  980. .devname = "s5p-mipi-csis.1",
  981. .enable = exynos5_clksrc_mask_gscl_ctrl,
  982. .ctrlbit = (1 << 28),
  983. },
  984. .sources = &exynos5_clkset_group,
  985. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
  986. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
  987. }, {
  988. .clk = {
  989. .name = "sclk_cam0",
  990. .enable = exynos5_clksrc_mask_gscl_ctrl,
  991. .ctrlbit = (1 << 16),
  992. },
  993. .sources = &exynos5_clkset_group,
  994. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
  995. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
  996. }, {
  997. .clk = {
  998. .name = "sclk_cam1",
  999. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1000. .ctrlbit = (1 << 20),
  1001. },
  1002. .sources = &exynos5_clkset_group,
  1003. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
  1004. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
  1005. }, {
  1006. .clk = {
  1007. .name = "sclk_jpeg",
  1008. .parent = &exynos5_clk_mout_cpll.clk,
  1009. },
  1010. .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
  1011. },
  1012. };
  1013. /* Clock initialization code */
  1014. static struct clksrc_clk *exynos5_sysclks[] = {
  1015. &exynos5_clk_mout_apll,
  1016. &exynos5_clk_sclk_apll,
  1017. &exynos5_clk_mout_bpll,
  1018. &exynos5_clk_mout_bpll_fout,
  1019. &exynos5_clk_mout_bpll_user,
  1020. &exynos5_clk_mout_cpll,
  1021. &exynos5_clk_mout_epll,
  1022. &exynos5_clk_mout_mpll,
  1023. &exynos5_clk_mout_mpll_fout,
  1024. &exynos5_clk_mout_mpll_user,
  1025. &exynos5_clk_vpllsrc,
  1026. &exynos5_clk_sclk_vpll,
  1027. &exynos5_clk_mout_cpu,
  1028. &exynos5_clk_dout_armclk,
  1029. &exynos5_clk_dout_arm2clk,
  1030. &exynos5_clk_cdrex,
  1031. &exynos5_clk_aclk_400,
  1032. &exynos5_clk_aclk_333,
  1033. &exynos5_clk_aclk_266,
  1034. &exynos5_clk_aclk_200,
  1035. &exynos5_clk_aclk_166,
  1036. &exynos5_clk_aclk_66_pre,
  1037. &exynos5_clk_aclk_66,
  1038. &exynos5_clk_dout_mmc0,
  1039. &exynos5_clk_dout_mmc1,
  1040. &exynos5_clk_dout_mmc2,
  1041. &exynos5_clk_dout_mmc3,
  1042. &exynos5_clk_dout_mmc4,
  1043. &exynos5_clk_aclk_acp,
  1044. &exynos5_clk_pclk_acp,
  1045. };
  1046. static struct clk *exynos5_clk_cdev[] = {
  1047. &exynos5_clk_pdma0,
  1048. &exynos5_clk_pdma1,
  1049. &exynos5_clk_mdma1,
  1050. };
  1051. static struct clksrc_clk *exynos5_clksrc_cdev[] = {
  1052. &exynos5_clk_sclk_uart0,
  1053. &exynos5_clk_sclk_uart1,
  1054. &exynos5_clk_sclk_uart2,
  1055. &exynos5_clk_sclk_uart3,
  1056. &exynos5_clk_sclk_mmc0,
  1057. &exynos5_clk_sclk_mmc1,
  1058. &exynos5_clk_sclk_mmc2,
  1059. &exynos5_clk_sclk_mmc3,
  1060. };
  1061. static struct clk_lookup exynos5_clk_lookup[] = {
  1062. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
  1063. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
  1064. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
  1065. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
  1066. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
  1067. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
  1068. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
  1069. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
  1070. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
  1071. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
  1072. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
  1073. };
  1074. static unsigned long exynos5_epll_get_rate(struct clk *clk)
  1075. {
  1076. return clk->rate;
  1077. }
  1078. static struct clk *exynos5_clks[] __initdata = {
  1079. &exynos5_clk_sclk_hdmi27m,
  1080. &exynos5_clk_sclk_hdmiphy,
  1081. &clk_fout_bpll,
  1082. &clk_fout_bpll_div2,
  1083. &clk_fout_cpll,
  1084. &clk_fout_mpll_div2,
  1085. &exynos5_clk_armclk,
  1086. };
  1087. static u32 epll_div[][6] = {
  1088. { 192000000, 0, 48, 3, 1, 0 },
  1089. { 180000000, 0, 45, 3, 1, 0 },
  1090. { 73728000, 1, 73, 3, 3, 47710 },
  1091. { 67737600, 1, 90, 4, 3, 20762 },
  1092. { 49152000, 0, 49, 3, 3, 9961 },
  1093. { 45158400, 0, 45, 3, 3, 10381 },
  1094. { 180633600, 0, 45, 3, 1, 10381 },
  1095. };
  1096. static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
  1097. {
  1098. unsigned int epll_con, epll_con_k;
  1099. unsigned int i;
  1100. unsigned int tmp;
  1101. unsigned int epll_rate;
  1102. unsigned int locktime;
  1103. unsigned int lockcnt;
  1104. /* Return if nothing changed */
  1105. if (clk->rate == rate)
  1106. return 0;
  1107. if (clk->parent)
  1108. epll_rate = clk_get_rate(clk->parent);
  1109. else
  1110. epll_rate = clk_ext_xtal_mux.rate;
  1111. if (epll_rate != 24000000) {
  1112. pr_err("Invalid Clock : recommended clock is 24MHz.\n");
  1113. return -EINVAL;
  1114. }
  1115. epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
  1116. epll_con &= ~(0x1 << 27 | \
  1117. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1118. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1119. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1120. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1121. if (epll_div[i][0] == rate) {
  1122. epll_con_k = epll_div[i][5] << 0;
  1123. epll_con |= epll_div[i][1] << 27;
  1124. epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1125. epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
  1126. epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
  1127. break;
  1128. }
  1129. }
  1130. if (i == ARRAY_SIZE(epll_div)) {
  1131. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1132. __func__);
  1133. return -EINVAL;
  1134. }
  1135. epll_rate /= 1000000;
  1136. /* 3000 max_cycls : specification data */
  1137. locktime = 3000 / epll_rate * epll_div[i][3];
  1138. lockcnt = locktime * 10000 / (10000 / epll_rate);
  1139. __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
  1140. __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
  1141. __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
  1142. do {
  1143. tmp = __raw_readl(EXYNOS5_EPLL_CON0);
  1144. } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
  1145. clk->rate = rate;
  1146. return 0;
  1147. }
  1148. static struct clk_ops exynos5_epll_ops = {
  1149. .get_rate = exynos5_epll_get_rate,
  1150. .set_rate = exynos5_epll_set_rate,
  1151. };
  1152. static int xtal_rate;
  1153. static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
  1154. {
  1155. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
  1156. }
  1157. static struct clk_ops exynos5_fout_apll_ops = {
  1158. .get_rate = exynos5_fout_apll_get_rate,
  1159. };
  1160. #ifdef CONFIG_PM
  1161. static int exynos5_clock_suspend(void)
  1162. {
  1163. s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1164. return 0;
  1165. }
  1166. static void exynos5_clock_resume(void)
  1167. {
  1168. s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1169. }
  1170. #else
  1171. #define exynos5_clock_suspend NULL
  1172. #define exynos5_clock_resume NULL
  1173. #endif
  1174. struct syscore_ops exynos5_clock_syscore_ops = {
  1175. .suspend = exynos5_clock_suspend,
  1176. .resume = exynos5_clock_resume,
  1177. };
  1178. void __init_or_cpufreq exynos5_setup_clocks(void)
  1179. {
  1180. struct clk *xtal_clk;
  1181. unsigned long apll;
  1182. unsigned long bpll;
  1183. unsigned long cpll;
  1184. unsigned long mpll;
  1185. unsigned long epll;
  1186. unsigned long vpll;
  1187. unsigned long vpllsrc;
  1188. unsigned long xtal;
  1189. unsigned long armclk;
  1190. unsigned long mout_cdrex;
  1191. unsigned long aclk_400;
  1192. unsigned long aclk_333;
  1193. unsigned long aclk_266;
  1194. unsigned long aclk_200;
  1195. unsigned long aclk_166;
  1196. unsigned long aclk_66;
  1197. unsigned int ptr;
  1198. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1199. xtal_clk = clk_get(NULL, "xtal");
  1200. BUG_ON(IS_ERR(xtal_clk));
  1201. xtal = clk_get_rate(xtal_clk);
  1202. xtal_rate = xtal;
  1203. clk_put(xtal_clk);
  1204. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1205. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
  1206. bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
  1207. cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
  1208. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
  1209. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
  1210. __raw_readl(EXYNOS5_EPLL_CON1));
  1211. vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
  1212. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
  1213. __raw_readl(EXYNOS5_VPLL_CON1));
  1214. clk_fout_apll.ops = &exynos5_fout_apll_ops;
  1215. clk_fout_bpll.rate = bpll;
  1216. clk_fout_bpll_div2.rate = bpll >> 1;
  1217. clk_fout_cpll.rate = cpll;
  1218. clk_fout_mpll.rate = mpll;
  1219. clk_fout_mpll_div2.rate = mpll >> 1;
  1220. clk_fout_epll.rate = epll;
  1221. clk_fout_vpll.rate = vpll;
  1222. printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
  1223. "M=%ld, E=%ld V=%ld",
  1224. apll, bpll, cpll, mpll, epll, vpll);
  1225. armclk = clk_get_rate(&exynos5_clk_armclk);
  1226. mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
  1227. aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
  1228. aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
  1229. aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
  1230. aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
  1231. aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
  1232. aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
  1233. printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
  1234. "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
  1235. "ACLK166=%ld, ACLK66=%ld\n",
  1236. armclk, mout_cdrex, aclk_400,
  1237. aclk_333, aclk_266, aclk_200,
  1238. aclk_166, aclk_66);
  1239. clk_fout_epll.ops = &exynos5_epll_ops;
  1240. if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
  1241. printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
  1242. clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
  1243. clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
  1244. clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
  1245. clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
  1246. clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
  1247. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
  1248. s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
  1249. }
  1250. void __init exynos5_register_clocks(void)
  1251. {
  1252. int ptr;
  1253. s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
  1254. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
  1255. s3c_register_clksrc(exynos5_sysclks[ptr], 1);
  1256. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
  1257. s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
  1258. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
  1259. s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
  1260. s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
  1261. s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
  1262. s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
  1263. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
  1264. s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
  1265. s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1266. s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1267. clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
  1268. register_syscore_ops(&exynos5_clock_syscore_ops);
  1269. s3c_pwmclk_init();
  1270. }